

#### THREE-INSTRUCTION PROGRAMMABLE

#### **PROCESSOR**

o Instruction Set − List of allowable instructions and their representation in memory, e.g.,

• Load instruction  $-0000 r_3 r_2 r_1 r_0 d_7 d_6 d_5 d_4 d_3 d_2 d_1 d_0$ 

• Store instruction  $\frac{1}{2}$ 0001  $r_3r_2r_1r_0 d_7d_6d_5d_4d_3d_2d_1d_0$ 

• Add instruction  $\sqrt{9010}$  ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>



Instructions in 0s and 1s - machine code

2

# A SIX-INSTRUCTION PROGRAMMABLE PROCESSOR

- Let's add three more instructions:
  - Load-constant instruction—0011 r<sub>3</sub>r<sub>2</sub>r<sub>1</sub>r<sub>0</sub> c<sub>7</sub>c<sub>6</sub>c<sub>5</sub>c<sub>4</sub>c<sub>3</sub>c<sub>2</sub>c<sub>1</sub>c<sub>0</sub>
    MOV Ra, #c—specifies the operation RF[a]=c
  - Subtract instruction—0100 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>
    - SUB Ra, Rb, Rc—specifies the operation RF[a]=RF[b] RF[c]
  - Jump-if-zero instruction—0101  $ra_3ra_2ra_1ra_0$   $o_7o_6o_5o_4o_3o_2o_1o_0$ 
    - JMPZ Ra, offset—specifies the operation PC = PC + offset if RF[a] is 0

TABLE 8.1 Six-instruction instruction set..

| Meaning                 |
|-------------------------|
| RF[a] = D[d]            |
| D[d] = RF[a]            |
| RF[a] = RF[b] + RF[c]   |
| RF[a] = C               |
| RF[a] = RF[b]-RF[c]     |
| PC=PC+offset if RF[a]=0 |
|                         |

TABLE 8.2 Instruction opcodes.

| Instruction     | Opcode |
|-----------------|--------|
| MOV Ra, d       | 0000   |
| MOV d, Ra       | 0001   |
| ADD Ra, Rb, Rc  | 0010   |
| MOV Ra, #C      | 0011   |
| SUB Ra, Rb, Rc  | 0100   |
| JMPZ Ra, offset | 0101   |

#### EXTENDING THE CONTROL-UNIT AND DATAPATH

1: The *load constant* instruction requires that the register file be able to load data from *IR[7..0]*, in addition to data from data memory or the ALU output. Thus, we widen the register file's multiplexer from 2x1 to 3x1, add another mux control signal, and also create a new signal coming from the controller labeled *RF\_W\_data*, which will connect with *IR[7..0]*.

- 2: The subtract instruction requires that we use an ALU capable of subtraction, so we add another ALU control signal.
- 3: The jump-if-zero instruction requires that we be able to detect if a register is zero, and that we be able to add /R[7..0] to the PC.

3a: We insert a datapath component to detect if the register file's *Rp* read port is all zeros (that component would just be a NOR gate).

3b: We also upgrade the *PC* register so it can be loaded with *PC* plus *IR[7..0]*. The adder used for this also subtracts 1 from the sum, to compensate for the fact that the *Fetch* state already added 1 to the *PC*.



#### CONTROLLER FSM FOR THE SIX-INSTRUCTION PROCESSOR



# INCREASE TWO MORE INSTRUCTIONS FOR THE PROGRAMMABLE PROCESSOR

- Let's add two more instructions:
  - *Jump* instruction—0110 0000  $o_7o_6o_5o_4o_3o_2o_1o_0$ 
    - JMP offset —specifies the operation PC = PC + offset
  - *Stop* instruction—0111 0000 0000 0000
    - Stop —specifies the operation : stop the processor and reset
- Let's add a start input signal stop output signal to your processor:



## **INTERFACE OF SPU (SYSTEM BLOCK)**



# INTERFACE OF SPU (TABLE LIST)(1/2)

| Signal name | I/O    | Width | Simple Description                                                   |
|-------------|--------|-------|----------------------------------------------------------------------|
| rst         | input  | 1     | Asynchronous reset (active high)                                     |
| clk         | input  | 1     | System clock (positive edge)                                         |
| start       | input  | 1     | This signal is to start the processor. (active high)                 |
| stop        | output | 1     | This signal represents that the processor has stopped. (active high) |
| im_r_data   | input  | 16    | 16-bit read data of instruction memory                               |
| im_addr     | output | 8     | 8-bit data address of instruction memory                             |
| im_rd       | output | 1     | read enable of instruction memory                                    |

# INTERFACE OF SPU (TABLE LIST)(2/2)

| Signal name | I/O    | Width | Simple Description                |
|-------------|--------|-------|-----------------------------------|
| dm_addr     | output | 8     | 8-bit data address of data memory |
| dm_r_data   | input  | 16    | 16-bit read data of data memory   |
| dm_rd       | output | 1     | read enable of data memory        |
| dm_w_data   | output | 16    | 16-bit write data of data memory  |
| dm_wr       | output | 1     | write enable of data memory       |

## FINAL PROJECT: 進行方式

登入工作站複製如下目錄:

DICS01> cd □ ~/SIP

DICS01> cp  $\square$  -r  $\square$  /home/C\_Share\_Linux/spu  $\square$  .



# FINAL PROJECT: SIM 下的檔案

| im_data.txt       | Instruction memory test data                                |
|-------------------|-------------------------------------------------------------|
| dm_data.txt       | Data memory test data                                       |
| spu_test.v        | 合成前的測試檔(自行修改)                                               |
| run_sim           | 合成前的執行測試 shell 檔<br>DICS01> sh run_sim                      |
| spu_syn_test.v    | 合成後的測試檔(搭配合成前的測試檔)                                          |
| run_syn_sim       | 合成後的執行測試 shell 檔<br>DICS01> sh run_syn_sim                  |
| run_syn_test_fsdb | 合成後的執行測試 shell 檔,產出 FSDB 波形檔<br>DICS01> sh run_syn_sim_fsdb |
| spu_syn.sdf       | 合成之後的時序資訊(合成之後產生)                                           |
| spu_test.fsdb     | FSDB 測試波形檔,執行測試 shell 檔之後產生                                 |

# FINAL PROJECT:繳交資料

- o 期末報告檔(PPT)
  - 說明此作業的工作站工作目錄
    - 工作帳號
    - •工作目錄請設定如下: ../../帳號/SIP/spu/ (請按照此命名)
  - 設計說明(含架構)
  - 電路合成圖(截圖)
  - 電路的 timing (setup & hold)
  - area 的資訊(截圖):越小分數越高(只看 cell 的部分)
  - 測試檔說明(須撰寫一段機器碼,測試到所有指令,自由發揮)
  - 合成前與合成後 timing 波形圖(截圖)(截一筆運算即可)
- o 請以組長帳號將簡報檔上傳到網路學員 Final Project
  - 其他檔案不用上傳,將所有檔案放在工作站指定目錄下即可
  - Deadline 2021/1/155 23:59
  - 2020/1/14 當天上台報告(10分鐘)(小組互評)

## FINAL PROJECT:分數價目表

- 老師評分(40%)
  - 完成 5-instruction (75分)
  - 完成 6-instruction (80分)
  - 完成 7-instruction (85分)
  - 完成 8-instruction (90分以上,依面積,最高 95分)
- 上台報告(各組互評)(40%)
  - 80分~95分
- 組內互評(10%)
- 人數(10%)
  - 3人:80分
  - 2人:85分
  - 1人: 100分

## FINAL PROJECT:更新 SIM 與 SYN

- 如果已經有修改這兩目錄下的資料, 先備份自己的資料
- o DICS01> cd □ ~/SIP/spu
- $\circ$  DICS01> rm  $\square$  -r  $\square$  sim
- $\circ$  DICS01> rm  $\square$  -r  $\square$  syn
- o DICS01> cp  $\Box$  -r  $\Box$  /home/C\_Share\_Linux/spu/sim  $\Box$  .
- o DICS01> cp  $\Box$  -r  $\Box$  /home/C\_Share\_Linux/spu/syn  $\Box$  .