



# **GPCD9TPXXXA**

## **Multi-Channel Sound Controller**

May 24, 2019

Version 1.5



## **Table of Contents**

| п | ٠. | ١. | _ | п |
|---|----|----|---|---|
| μ | 7  | ۸. |   | I |
|   |    |    |   |   |

| 1. | GENERAL DESCRIPTION                                                                                                                                              | 4  |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|    | FEATURES                                                                                                                                                         |    |
|    | APPLICATION FIELD                                                                                                                                                |    |
|    | BLOCK DIAGRAM                                                                                                                                                    |    |
|    | GPCD9TPXXXA FAMILY AND FEATURE LIST                                                                                                                              |    |
|    | SIGNAL DESCRIPTION                                                                                                                                               |    |
| -  | 6.1. Main Function Pin                                                                                                                                           |    |
|    | 6.2. LQFP48 PACKAGE PIN ASSIGNMENT                                                                                                                               | 8  |
|    | 6.2.1. GPCD9TP680A                                                                                                                                               | 8  |
|    | 6.2.2. GPCD9TP340A                                                                                                                                               | 10 |
|    | 6.2.3. GPCD9TP170A/GPCD9TP080A:                                                                                                                                  | 12 |
|    | 6.3. SOP16 PACKAGE PIN ASSIGNMENT                                                                                                                                | 14 |
|    | 6.3.1. GPCD9TP680A                                                                                                                                               | 14 |
|    | 6.3.2. GPCD9T340A/GPCD9T170A/GPCD9TP080A                                                                                                                         | 15 |
| 7. | FUNCTIONAL DESCRIPTIONS                                                                                                                                          | 16 |
|    | 7.1. SRAM                                                                                                                                                        | 16 |
|    | 7.2. ROM                                                                                                                                                         | 16 |
|    | 7.3. LOW VOLTAGE RESET                                                                                                                                           | 16 |
|    | 7.4. Interrupt                                                                                                                                                   | 16 |
|    | 7.5. HARDWARE PWMIO                                                                                                                                              | 16 |
|    | 7.6. I/O                                                                                                                                                         | 16 |
|    | 7.7. TIMER/COUNTER (TIMER A/TIMER B/TIMER C)                                                                                                                     | 16 |
|    | 7.8. SLEEP, WAKEUP AND WATCHDOG                                                                                                                                  |    |
|    | 7.8.1. Sleep and Wakeup                                                                                                                                          | 16 |
|    | 7.8.2. Watchdog                                                                                                                                                  |    |
|    | 7.9. SPEECH AND DAC                                                                                                                                              |    |
|    | 7.10.COMPARATOR                                                                                                                                                  |    |
|    | 7.11. CAPACITIVE TOUCH SENSOR (CTS) AND CTS TIMERS                                                                                                               |    |
|    | 7.12.SPI CONTROLLER                                                                                                                                              |    |
| 8. | ELECTRICAL SPECIFICATIONS                                                                                                                                        |    |
|    | 8.1. ABSOLUTE MAXIMUM RATINGS                                                                                                                                    |    |
|    | 8.2. DC CHARACTERISTICS (VDDIO/VDD_RGI=3.0V, TA=25°C)                                                                                                            |    |
|    | 8.3. DC CHARACTERISTICS (VDDIO/VDD_RGI=4.5V, TA=25°C)                                                                                                            |    |
|    | <ul> <li>8.4. AUDIO PWM CHARACTERISTICS (VDDIO/VDD_RGI/AVDD =4.5V, R<sub>L</sub>=8Ω, F=1KHz, TA=25℃)</li> <li>8.5. REGULATOR CHARACTERISTICS (TA=25℃)</li> </ul> |    |
|    | 8.6. THE EROSC RELATIONSHIP BETWEEN R <sub>OSC</sub> AND F <sub>OSC</sub> (TA=25°C)                                                                              |    |
|    | 8.6. THE EROSC RELATIONSHIP BETWEEN KOSC AND FOSC (TA=25 °C)                                                                                                     |    |
|    | 8.8. THE IROSC RELATIONSHIP BETWEEN VDD AND FOSC (TA=25°C)                                                                                                       |    |
| a  |                                                                                                                                                                  |    |
| Э. | 9.1. GPCD9TPXXXA APPLICATION CIRCUIT WITH EXTERNAL ROSC Mode (Rosc-mode)                                                                                         |    |
|    | 9.1. GPCD9TPXXXA APPLICATION CIRCUIT WITH EXTERNAL ROSC MODE (Rosc-MODE)                                                                                         |    |
|    |                                                                                                                                                                  |    |
| _  | 9.3. GPCD9TPXXXA CURRENT DAC APPLICATION CIRCUIT                                                                                                                 | 25 |



# **GPCD9TPXXXA**

| 9.4. GPCD9TPXXXA 32K X'TAL APPLICATION CIRCUIT | 26 |
|------------------------------------------------|----|
| 10. PACKAGE/PAD LOCATIONS                      | 27 |
| 10.1.Ordering Information                      | 27 |
| 10.2.Package Information                       | 27 |
| 10.2.1. LQFP 48                                | 27 |
| 10.2.2. SOP 16                                 | 28 |
| 11. DISCLAIMER                                 | 29 |
| 12 REVISION HISTORY                            |    |



## **MULTI-CHANNEL SOUND CONTROLLER**

#### 1.GENERAL DESCRIPTION

GPCD9TPXXXA series features a maximum of 2M-byte internal OTP ROM, up to 1024-byte working SRAM, three 12-bit timers, 16~32 general I/Os, two 12-bit current DAC and one 14-bit audio PWM driver. The microprocessor can implement software based on audio processing, function control and others. For audio processing, melody and speech can be mixed into one output. GPCD9TPxxxA is implemented with a high performance SPU voice engine to generate 8-channel high-quality sound voice in ADPCM/PCM format. It operates in a wide voltage range, from 2.2V through 5.5V, along with low voltage reset function. In addition, a sleep mode is designed to save powers for those applications with limited power resources available. A Serial Peripheral Interface (SPI) controller is also included to facilitate communication with other devices and components.

#### 2.FEATURES

- 8-bit micro-processor
- Max. of 1024-byte SRAM
- Operating voltage: 2.2V 5.5V
- Max. of CPU operating speed: 8.0MHz (Fosc=16MHz)
- Five wakeup sources
- 20 IRQs & 6 NMI Interrupts
- Internal built-in regulator to supply core power
- SPU(Sound Processing Unit) engine
  - Supports 4-bit ADPCM data format and TAG mode
  - Supports special tag, such as silence and event tags
  - 8-voice polyphony
- Two software channels with noise filter for high quality sound playback
- Low Voltage Detection
   8-level (2.2V/ 2.4V/ 2.6V/ 2.8V/ 3.0V/ 3.2V/ 3.4/ 3.6V) voltage
   detector

- Low Voltage Reset
- Peripherals
  - Max. of 32 I/O pins (IOA[7:0], IOB[7:0], IOC[7:0], IOD[7:0])
     (varied by IC)
  - 8~12 I/Os with high sink current (varied by IC)
  - Key wakeup/interrupt function
  - Built-in 32.768KHz oscillator circuit for real time clock function (X'tal or R-osc)
  - Built-in R-oscillator (external resistor is needed), X'tal or internal R-oscillator (only 16MHz available for IOSC) for system operating clock
  - Internal time base generator
  - Three 12-bit timer/counter, TMA with capture and comparison function, TMB/TMC with comparison function (Programmable and auto reload)
  - Watchdog function
  - 14-bit PWM driver for driving speaker directly
  - Two 12-bit current DACs
  - IR output
  - Max. of 12 hardware PWMIOs
  - One SPI serial interface I/Os
  - Hardware Touch function
  - One set built-in comparator with PGA.
- 8-channel SPU engine with ADPCM/PCM wave table
- Sleep mode to reduce power

#### 3.APPLICATION FIELD

- Talking instrument controller
- General music synthesizer
- General purpose controller
- High-end toy controller
- Intelligent education toy
- And more



## **4.BLOCK DIAGRAM**







## 5. GPCD9TPXXXA FAMILY AND FEATURE LIST

| Body                                        | GPCD9TP680A    | GPCD9TP340A    | GPCD9TP170A  | GPCD9TP080A  |
|---------------------------------------------|----------------|----------------|--------------|--------------|
| Voice Duration                              | 680 seconds    | 340 seconds    | 170 seconds  | 80 Sec.      |
| Working Voltage F <sub>osc</sub> = Max. 16M | 2.2~5.5V       | 2.2~5.5V       | 2.2~5.5V     | 2.2~5.5V     |
| RAM Size                                    | 1KB            | 1KB            | 1KB          | 1KB          |
| ROM Size                                    | 2MB            | 1MB            | 512KB        | 256KB        |
| MAX. ROM address                            | 0x1FFFFF       | 0x0FFFFF       | 0x07FFFF     | 0x03FFFF     |
| IO Pin                                      | 32 (IOA/B/C/D) | 32 (IOA/B/C/D) | 24 (IOA/B/D) | 24 (IOA/B/D) |
| SPU Channel                                 | 8              | 8              | 8            | 8            |
| Software Channel                            | 2              | 2              | 2            | 2            |
| SPI                                         | V              | V              | V            | V            |





## 6. SIGNAL DESCRIPTION

## 6.1. Main Function Pin

| Mnemonic                | Туре   | Description                                                   |
|-------------------------|--------|---------------------------------------------------------------|
| Dedicate IO             | -      |                                                               |
| VDDIO0                  | Р      | Power for IOA/IOD                                             |
| VSSIO0                  | G      | GND for all IOA/IOD                                           |
| VDDIO1                  | Р      | Power for IOB/IOC                                             |
| VSSIO1                  | G      | GND for all IOB/IOC                                           |
|                         |        | IOA: bi-directional I/O ports                                 |
| IOA0~IOA7               | I/O    | These pins can be programmed as wakeup I/O pins.              |
|                         |        | IOA1 shares with OTP_SDA; IOA2 share with OTP_SCK             |
| IOB0~IOB7               | I/O    | IOB: bi-directional I/O ports                                 |
| 10B0~10B7               | 1/0    | These pins can be programmed as wakeup I/O pins.              |
| IOC0~IOC7               | I/O    | IOC: bi-directional I/O ports                                 |
| 1000~1007               | 1/0    | These pins can be programmed as wakeup I/O pins.              |
| IOD0~IOD7               | I/O    | IOD: bi-directional I/O ports                                 |
| 1000~1007               | 1/0    | These pins can be programmed as wakeup I/O pins.              |
| Regulator - related pov | ver    |                                                               |
| VDD_RGI                 | Р      | Positive supply for regulator                                 |
| VSS                     | G      | Ground for Regulator                                          |
| VDD                     | Р      | Power output from regulator out                               |
| Clock (max. frequency:  | 16Mhz) |                                                               |
| XI                      | 0      | Crystal input or connected to VDD through a resistor for ROSC |
| XO                      | 0      | Crystal output                                                |
| Audio                   |        |                                                               |
| AVDD                    | Р      | Power for audio driver                                        |
| AVSS                    | G      | GND for audio driver                                          |
| AUD0                    | 0      | Audio output shares with AUDP and IDAC0                       |
| AUD1                    | 0      | Audio output shares with AUDN and IDAC1                       |
| Other Signal            |        |                                                               |
| TEST                    | ı      | TEST Mode selection pin, NC for normal application            |
| RESETB                  | ı      | System reset pin (active low)                                 |
| VPP                     | Р      | Internal OTP programming voltage, kept floating               |



## 6.2. LQFP48 Package Pin Assignment

#### 6.2.1. GPCD9TP680A







| Mnemonic         | Pin No.<br>(LQFP48) | Туре | Description                                                  |  |  |
|------------------|---------------------|------|--------------------------------------------------------------|--|--|
| Dedicated IO     | Dedicated IO        |      |                                                              |  |  |
| VDDIO0           | 27                  | Р    | Power for IOA/IOD                                            |  |  |
| VSSIO0           | 28                  | G    | GND for all IOA/IOD                                          |  |  |
| VDDIO1           | 10                  | Р    | Power for IOB/IOC                                            |  |  |
| VSSIO1           | 28                  | G    | GND for all IOB/IOC                                          |  |  |
|                  |                     |      | IOA: bi-directional I/O ports                                |  |  |
| IOA0~IOA7        | 19~26               | I/O  | These pins can be programmed as wakeup I/O pins.             |  |  |
|                  |                     |      | IOA1 shares with OTP_SDA; IOA2 share with OTP_SCK            |  |  |
| IOB0~IOB7        | 11~18               | I/O  | IOB: bi-directional I/O ports                                |  |  |
| 1060~1067        | 11~10               | 1/0  | These pins can be programmed as wakeup I/O pins.             |  |  |
| IOC0~IOC7        | 2~9                 | I/O  | IOC: bi-directional I/O ports                                |  |  |
| 1000~1007        | 2~9                 | 1/0  | These pins can be programmed as wakeup I/O pins.             |  |  |
| IOD0~IOD7        | 29~36               | I/O  | IOD: bi-directional I/O ports                                |  |  |
| 1000~1007        | 29~30               | 1/0  | These pins can be programmed as wakeup I/O pins.             |  |  |
| Regulator - rela | ted power           | ı    |                                                              |  |  |
| VDD_RGI          | 44                  | Р    | Positive supply for regulator                                |  |  |
| VSS              | 28                  | G    | Ground for regulator                                         |  |  |
| VDD              | 42                  | Р    | Power output from regulator out                              |  |  |
| Clock(Max. Free  | q. 16Mhz)           | ı    |                                                              |  |  |
| XI               | 47                  | 0    | Crystal input or connected to VDD through a resistor as ROSC |  |  |
| XO               | 48                  | 0    | Crystal output                                               |  |  |
| Audio            |                     | ı    |                                                              |  |  |
| AVDD             | 41                  | Р    | Power for audio driver                                       |  |  |
| AVSS             | 37, 39              | G    | GND for audio driver                                         |  |  |
| AUD0             | 40                  | 0    | Audio output shares with AUDP and IDAC0.                     |  |  |
| AUD1             | 38                  | 0    | Audio output shares with AUDN and IDAC1.                     |  |  |
| Other Signal     |                     | 1    |                                                              |  |  |
| TEST             | 46                  | I    | TEST Mode selection pin, NC for normal application           |  |  |
| RESETB           | 45                  | I    | System reset pin (active low)                                |  |  |
| VPP              | 43                  | Р    | Internal OTP programming voltage, kept floating              |  |  |



## 6.2.2. GPCD9TP340A







| Mnemonic         | Pin No.<br>(LQFP48) | Туре | Description                                                  |
|------------------|---------------------|------|--------------------------------------------------------------|
| Dedicate IO      |                     |      |                                                              |
| VDDIO0           | 27                  | Р    | Power for IOA/IOD                                            |
| VSSIO0           | 40                  | G    | GND for all IOA/IOD                                          |
| VDDIO1           | 8                   | Р    | Power for IOB/IOC                                            |
| VSSIO1           | 40                  | G    | GND for all IOB/IOC                                          |
|                  |                     |      | IOA: bi-directional I/O ports                                |
| IOA0~IOA7        | 19~26               | I/O  | These pins can be programmed as wakeup I/O pins.             |
|                  |                     |      | IOA1 shares with OTP_SDA; IOA2 share with OTP_SCK            |
| IOB0~IOB7        | 9~16                | I/O  | IOB: bi-directional I/O ports                                |
| IOBU~IOB7        | 9~10                | 1/0  | These pins can be programmed as wakeup I/O pins.             |
| IOC0~IOC7        | 48, 0~7             | I/O  | IOC: bi-directional I/O ports                                |
| 1000~1007        | 40, 0~7             | 1/0  | These pins can be programmed as wakeup I/O pins.             |
| IOD0~IOD7        | 28~35               | I/O  | IOD: bi-directional I/O ports                                |
| 1000~1007        | 20~33               | 1/0  | These pins can be programmed as wakeup I/O pins.             |
| Regulator - rela | ted power           | 1    |                                                              |
| VDD_RGI          | 43                  | Р    | Positive supply for regulator                                |
| VSS              | 40                  | G    | Ground for regulator                                         |
| VDD              | 42                  | Р    | Power output from regulator out                              |
| Clock (Max. Fre  | q. 16Mhz)           | 1    |                                                              |
| XI               | 46                  | 0    | Crystal input or connected to VDD through a resistor as ROSC |
| XO               | 47                  | 0    | Crystal output                                               |
| Audio            |                     | T    |                                                              |
| AVDD             | 38                  | Р    | Power for audio driver                                       |
| AVSS             | 36                  | G    | GND for audio driver                                         |
| AUD0             | 39                  | 0    | Audio output shares with AUDP and IDAC0.                     |
| AUD1             | 37                  | 0    | Audio output shares with AUDN and IDAC1.                     |
| Other Signal     |                     | 1    |                                                              |
| TEST             | 45                  | I    | TEST Mode selection pin, NC for normal application           |
| RESETB           | 44                  | ı    | System reset pin (active low)                                |
| VPP              | 41                  | Р    | Internal OTP programming voltage, kept floating              |



## 6.2.3. GPCD9TP170A/GPCD9TP080A:







| Mnemonic         | Pin No.<br>(LQFP48) | Туре | Description                                                                                                                      |  |  |  |
|------------------|---------------------|------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Dedicate IO      | Dedicate IO         |      |                                                                                                                                  |  |  |  |
| VDDIO0           | 27                  | Р    | Power for IOA/IOD                                                                                                                |  |  |  |
| VSSIO0           | 40                  | G    | GND for all IOA/IOD                                                                                                              |  |  |  |
| VDDIO1           | 8                   | Р    | Power for IOB/IOC                                                                                                                |  |  |  |
| VSSIO1           | 40                  | G    | GND for all IOB/IOC                                                                                                              |  |  |  |
| IOA0~IOA7        | 19~26               | I/O  | IOA: bi-directional I/O ports These pins can be programmed as wakeup I/O pins. IOA1 shares with OTP_SDA; IOA2 share with OTP_SCK |  |  |  |
| IOB0~IOB7        | 9~16                | I/O  | IOB: bi-directional I/O ports These pins can be programmed as wakeup I/O pins.                                                   |  |  |  |
| IOD0~IOD7        | 28~35               | I/O  | IOD: bi-directional I/O ports These pins can be programmed as wakeup I/O pins.                                                   |  |  |  |
| Regulator - rela | ted power           |      |                                                                                                                                  |  |  |  |
| VDD_RGI          | 43                  | Р    | Positive supply for regulator                                                                                                    |  |  |  |
| VSS              | 40                  | G    | Ground for regulator                                                                                                             |  |  |  |
| VDD              | 42                  | Р    | Power output from regulator out                                                                                                  |  |  |  |
| Clock (Max. Fre  | q. 16Mhz)           | 1    |                                                                                                                                  |  |  |  |
| XI               | 46                  | 0    | Crystal input or connected to VDD through a resistor as ROSC                                                                     |  |  |  |
| XO               | 47                  | 0    | Crystal output                                                                                                                   |  |  |  |
| Audio            |                     | 1    |                                                                                                                                  |  |  |  |
| AVDD             | 38                  | Р    | Power for audio driver                                                                                                           |  |  |  |
| AVSS             | 36                  | G    | GND for audio driver                                                                                                             |  |  |  |
| AUD0             | 39                  | 0    | Audio output shares with AUDP and IDAC0.                                                                                         |  |  |  |
| AUD1             | 37                  | 0    | Audio output shares with AUDN and IDAC1.                                                                                         |  |  |  |
| Other Signal     |                     | 1    |                                                                                                                                  |  |  |  |
| TEST             | 45                  | I    | TEST Mode selection pin, NC for normal application                                                                               |  |  |  |
| RESETB           | 44                  | I    | System reset pin (active low)                                                                                                    |  |  |  |
| VPP              | 41                  | Р    | Internal OTP programming voltage, kept floating                                                                                  |  |  |  |



## 6.3. SOP16 Package Pin Assignment

## 6.3.1. GPCD9TP680A



| Mnemonic            | Pin No.<br>(SOP16) | Туре | Description                                       |  |  |
|---------------------|--------------------|------|---------------------------------------------------|--|--|
| Dedicate IO         |                    |      |                                                   |  |  |
| VDDIO0/VDDIO1       | 13                 | Р    | Power for IOA/IOB/IOC/IOD                         |  |  |
| VSSIO0/VSSIO1       | 14                 | G    | GND for all IOA/IOB/IOC/IOD                       |  |  |
|                     |                    |      | IOA: bi-directional I/O ports                     |  |  |
| IOA1~2              | 2~3                | I/O  | These pins can be programmed as wakeup I/O pins.  |  |  |
|                     |                    |      | IOA1 shares with OTP_SDA; IOA2 share with OTP_SCK |  |  |
| IOB0~IOB2           | 15 16 1            | I/O  | IOB: bi-directional I/O ports                     |  |  |
| 1060~1062           | 15~16,1 I/O        | 1/0  | These pins can be programmed as wakeup I/O pins.  |  |  |
| IOD0~IOD            | 4~5                | I/O  | IOD: bi-directional I/O ports                     |  |  |
| 1000~100 4~5        |                    | 1/0  | These pins can be programmed as wakeup I/O pins.  |  |  |
| Regulator - related | d power            | ı    |                                                   |  |  |
| VDD_RGI             | 13                 | Р    | Positive supply for regulator                     |  |  |
| VSS                 | 14                 | G    | Ground for regulator                              |  |  |
| VDD                 | 12                 | Р    | Power output from regulator out                   |  |  |
| Audio               |                    | 1    |                                                   |  |  |
| AVDD                | 7                  | Р    | Power for audio driver                            |  |  |
| AVSS                | 6,8                | G    | GND for audio driver                              |  |  |
| AUD0                | 9                  | 0    | Audio output shares with AUDP and IDAC0.          |  |  |
| AUD1                | 10                 | 0    | Audio output shares with AUDN and IDAC1.          |  |  |
| Other Signal        | Other Signal       |      |                                                   |  |  |
| VPP                 | 11                 | Р    | Internal OTP programming voltage, kept floating   |  |  |

Note1: only internal R-oscillator (only 16MHz available for IOSC) for system operating clock

Note2: without SPI application.



## 6.3.2. GPCD9T340A/GPCD9T170A/GPCD9TP080A



| Mnemonic            | Pin No.<br>(SOP16) | Туре | Description                                       |  |  |
|---------------------|--------------------|------|---------------------------------------------------|--|--|
| Dedicate IO         |                    |      |                                                   |  |  |
| VDDIO0/VDDIO1       | 13                 | Р    | Power for IOA/IOB/IOC/IOD                         |  |  |
| VSSIO0/VSSIO1       | 14                 | G    | GND for all IOA/IOB/IOC/IOD                       |  |  |
|                     |                    |      | IOA: bi-directional I/O ports                     |  |  |
| IOA1~2              | 2~3                | I/O  | These pins can be programmed as wakeup I/O pins.  |  |  |
|                     |                    |      | IOA1 shares with OTP_SDA; IOA2 share with OTP_SCK |  |  |
| IODO IODO           | 45 40 4            | 1/0  | IOB: bi-directional I/O ports                     |  |  |
| IOB0~IOB2           | 15~16,1            | I/O  | These pins can be programmed as wakeup I/O pins.  |  |  |
| 1000 100            | 4.5                | 1/0  | IOD: bi-directional I/O ports                     |  |  |
| IOD0~IOD 4~5        |                    | I/O  | These pins can be programmed as wakeup I/O pins.  |  |  |
| Regulator - related | d power            |      |                                                   |  |  |
| VDD_RGI             | 13                 | Р    | Positive supply for regulator                     |  |  |
| VSS                 | 14                 | G    | Ground for regulator                              |  |  |
| VDD                 | 12                 | Р    | Power output from regulator out                   |  |  |
| Audio               |                    |      |                                                   |  |  |
| AVDD                | 7                  | Р    | Power for audio driver                            |  |  |
| AVSS                | 6,8                | G    | GND for audio driver                              |  |  |
| AUD0                | 10                 | 0    | Audio output shares with AUDP and IDAC0.          |  |  |
| AUD1                | 9                  | 0    | Audio output shares with AUDN and IDAC1.          |  |  |
| Other Signal        | Other Signal       |      |                                                   |  |  |
| VPP                 | 11                 | Р    | Internal OTP programming voltage, kept floating   |  |  |

Note1: only internal R-oscillator (only 16MHz available for IOSC) for system operating clock

Note2: without SPI application.





#### 7. FUNCTIONAL DESCRIPTIONS

#### 7.1. SRAM

The 1024-byte SRAM (including Stack) area is located in \$000000h~\$0003FFh.

#### 7.2. ROM

Up to 2M-byte of OTP ROM is available.

#### 7.3. Low Voltage Reset

GPCD9TPXXXA features an important feature, Low Voltage Reset (LVR). With the LVR function, a reset signal is generated to reset system when the operating voltage drops under LVR. Without LVR, CPU becomes unstable and abnormal when working voltage is too low.

#### 7.4. Interrupt

GPCD9TPXXXA has two interrupt (INT) modes: IRQ (interrupt Request) and NMI (Non-Mask Interrupt Request). The interrupt controller controls 20 IRQs and 6 NMIs. A NMI cannot be interrupted by any other IRQ.

| Interrupt Source | Interrupt Name | Priority |
|------------------|----------------|----------|
| Timer A          | NMI_TIMER_A    | NMI      |
| Timer B          | NMI_TIMER_B    | NMI      |
| Timer C          | NMI_TIMER_C    | NMI      |
| CPU_CLOCK/1024   | NMI_D1024      | NMI      |
| CPU_CLOCK/4096   | NMI_D4096      | NMI      |
| EXT              | NMI_EXT        | NMI      |
| Timer A          | IRQ_TIMER_A    | IRQ1     |
| Timer B          | IRQ_TIMER_B    | IRQ2     |
| Timer C          | IRQ_TIMER_C    | IRQ3     |
| CPU_CLOCK/1024   | IRQ_D1024      | IRQ4     |
| CPU_CLOCK/4096   | IRQ_D4096      | IRQ5     |
| 16 Hz            | IRQ_16Hz       | IRQ6     |
| TBL              | IRQ_TBL        | IRQ7     |
| KEY              | IRQ_KEY        | IRQ8     |
| EXT              | IRQ_EXT        | IRQ9     |
| SPU              | IRQ_SPU        | IRQ10    |
| SPI              | IRQ_SPI        | IRQ11    |
| QD1_F            | IRQ_QD1_F      | IRQ12    |
| QD1_B            | IRQ_QD1_B      | IRQ13    |
| QD2_F            | IRQ_QD2_F      | IRQ14    |
| QD2_B            | IRQ_QD2_B      | IRQ15    |
| CTS_TMA          | IRQ_CTS_TMA    | IRQ16    |
| CTS_TMB          | IRQ_CTS_TMB    | IRQ17    |
| SPUFIFO          | IRQ_SPUFIFO    | IRQ18    |
| CMPIO            | IRQ_CMPIO      | IRQ19    |

#### 7.5. Hardware PWMIO

Hardware PWMIO supports 12 LED outputs (IOA[3:0],IOB[3:0], IOD[7:4]) with 256-level brightness control. The clock source of PWMIO can be selected by user's request.

#### 7.6. I/O

The purpose of input and output ports is to communicate with other devices. Four programmable I/O ports are built-in, including Port A, B, C, and D. All Ports are general I/O with programmable wake-up capability and pull low function. In addition to general I/O function, I/O also provides some special functions in certain pins.

#### 7.7. Timer/Counter (Timer A/Timer B/Timer C)

Three 12-bit timers are embedded in GPCD9TPxxxA: Timer A, Timer B and Timer C. These three timers all have 12-bit up counter and a preload register and programmable clock source. Timer A/B can also be the clock source of the software channel 1/2 respectively. The clock source of each timer can be set individually. Two clock sources, including CPU clock and external clock, can be selected individually or their combination to be timer's clock source. Besides, capture and comparison function are supported by TMA. Comparison is supported by TMB and TMC.

#### 7.8. Sleep, Wakeup and Watchdog

#### 7.8.1. Sleep and Wakeup

Sleep mode is to save power by stopping clock while device is not in use. When sleep acts, the device runs from operating mode to standby mode. Wake-up from sleep mode is to turn back to operating mode.

- (1) Sleep: After power on reset, IC starts working until a sleep command is given. When a sleep signal is accepted, IC will turn off system clock and enter sleep mode.
- (2) Wake-up: While a wakeup signal is generated, GPCD9TPxxxA is waking up from sleep mode. While wake-up completed, program counter will continue to execute the next command.

## 7.8.2. Watchdog

The purpose of watchdog is to monitor system's operation normally. Within a certain period, watchdog must be cleared. It protects the system from incorrect code execution by generating a system reset when software is failed to clear watchdog flag within around 0.67 seconds.





#### 7.9. Speech and DAC

The GPCD9TPXXXA uses a high performance SPU voice engine to archive 8-channel voice with ADPCM/PCM code. The SPU also supports automatic zero-crossing concatenating function. A hardware multiplier is also embedded in this SPU for software using. Moreover, two 14-bit software channels with noise filter is also supported. There is one 14-bit PWM driver for direct audio output and two 12-bit current DACs for stereo.

In 14-bit PWM application, the long traces will cause EMI issue. Usually the ferrite bead filters and capacitors are used to reduce the high frequency emissions. The suggested layout guide, please reference to section 9.1 \cdot 9.2 and PCB layout guideline file.

#### 7.10. Comparator

A set of comparator is embedded in GPCD9TPXXXA. Users can using the comparator to sample specific signal.

#### 7.11. Capacitive Touch Sensor (CTS) and CTS Timers

GPCD9TPXXXA provides hardware Capacitive Touch Sensor. It provide that the ability to perform capacitive sensing, decision making, responsive actions and other duties pertinent to the system as well.

#### 7.12. SPI Controller

A Serial Peripheral Interface (SPI) controller is built-in GPCD9TPXXXA to facilitate communicating with other devices and components. There are four control signals on SPI including SPITX(SDO), and SPIRX(SDI), SPICLK(SCK) and SPICSN; the four signals are shared with PortA3, PorA2, PortA1 and PortA0 or PortB7, PortB6, PortB5 and PortB4 or PortC3, PortC2, PortC1 and PortC0 or PortD3, PortD2, PortD1 and PortD0. While SPI module is enabled by corresponding control bit. These four pins cannot be GPIOs and any setting on corresponding GPIO control register will have no effect. Four types of timing are supported as follows:



Master Mode, SPO = 0, SPH=0



Master Mode, SPO = 0, SPH=1



Master Mode, SPO = 1, SPH=0





Master Mode, SPO = 1, SPH=1



## 8. ELECTRICAL SPECIFICATIONS

#### 8.1. Absolute Maximum Ratings

| Characteristics       | Symbol           | Ratings                        |
|-----------------------|------------------|--------------------------------|
| DC Supply Voltage     | V <sub>+</sub>   | < 7.0V                         |
| Input Voltage Range   | V <sub>IN</sub>  | -0.5V to V <sub>+</sub> + 0.5V |
| Operating Temperature | T <sub>A</sub>   | 0°C to +70°C                   |
| Storage Temperature   | Т <sub>ѕто</sub> | -50°C to +150°C                |

Note: Stresses beyond those given in the Absolute Maximum Rating table may cause permanent damage to the device. For normal operational conditions see DC Electrical Characteristics.

## 8.2. DC Characteristics (VDDIO/VDD\_RGI=3.0V, TA=25℃)

|                                                          |                   | Limit     |      |           |      |                                                                     |  |
|----------------------------------------------------------|-------------------|-----------|------|-----------|------|---------------------------------------------------------------------|--|
| Characteristics                                          | Symbol            | Min.      | Тур. | Max.      | Unit | Test Condition                                                      |  |
| Operating Voltage                                        | VDD               | 2.2       | 3.0  | 3.6       | V    | For 2-battery                                                       |  |
| Operating Current-1                                      | I <sub>OP1</sub>  | -         | 8    | 11        | mA   | VDDIO/AVDD /VDD_RGI=3.0V F <sub>CPU</sub> = 8MHz , PWM on, no load  |  |
| Operating Current-2                                      | I <sub>OP2</sub>  | -         | 6    | 8         | mA   | VDDIO/AVDD /VDD_RGI=3.0V F <sub>CPU</sub> = 8MHz , PWM off, no load |  |
| Standby Current                                          | I <sub>STBY</sub> | -         | -    | 7         | μА   | VDDIO/AVDD/VDD_RGI=3.0V                                             |  |
| OSC Frequency                                            | Fosc              | -         | -    | 16        | MHz  | VDDIO/AVDD/VDD_RGI=3.0V                                             |  |
| Input High Level-1                                       | $V_{IH}$          | 0.7*VDDIO | 1    | -         | V    | With Schmitt trigger                                                |  |
| Input Low Level-1                                        | $V_{IL}$          | -         | -    | 0.3*VDDIO | V    | With Schmitt trigger                                                |  |
| Input High Level-2                                       | $V_{IH}$          | 0.6*VDDIO | -    | -         | V    | Without Schmitt trigger                                             |  |
| Input Low Level-2                                        | $V_{IL}$          | -         | -    | 0.4*VDDIO | V    | Without Schmitt trigger                                             |  |
| Output High Current<br>(IOA/B/C/D[7:0])*                 | I <sub>OH</sub>   | 3.5       | 5    | 6.5       | mA   | VDDIO/AVDD/VDD_RGI=3.0V,<br>V <sub>OH</sub> =2.1V                   |  |
| Output Low Sink Current (IOA/B/C[7:4], IOC/D[3:0])       | I <sub>OL1</sub>  | 7         | 10   | 13        | mA   | VDDIO/AVDD/VDD_RGI=3.0V,<br>V <sub>OL</sub> =0.9V                   |  |
| Output Low Sink Current<br>(IOA/B[3:0], IOD[7:4])        | I <sub>OL2</sub>  | 10        | 20   | 30        | mA   | VDDIO/AVDD/VDD_RGI=3.0V,<br>V <sub>OL</sub> =0.9V                   |  |
| Input Pull-Low Resistor-1<br>(IOA/B/C/D[7:0])            | R <sub>PL</sub>   | 550       | 800  | 1100      | Kohm | VDDIO/AVDD/VDD_RGI=3.0V,<br>Vin=3.0V                                |  |
| Input Pull-Low Resistor-2<br>(IOA/B/C/D[7:0])            | R <sub>PL</sub>   | 55        | 80   | 110       | Kohm | VDDIO/AVDD/VDD_RGI=3.0V,<br>Vin=3.0V                                |  |
| Input Pull-High Resistor<br>(IOA/B/C/D[7:0])             | R <sub>PH</sub>   | 55        | 80   | 110       | Kohm | VDDIO/AVDD/VDD_RGI=3.0V,<br>Vin=VSS                                 |  |
| IROSC16M Frequency deviation for chip (lot deviation) ** | Fі16M             | -1        | -    | +1        | %    | VDDIO/AVDD/VDD_RGI=3.0V                                             |  |
| IROSC16M Frequency deviation for LQFP48                  | FI16M-LQFP48      | -3        | -    | +3        | %    | VDDIO/AVDD/VDD_RGI=3.0V                                             |  |
| EROSC16M Frequency deviation(lot deviation)              | FE16M             | -7        | -    | +7        | %    | VDDIO/AVDD/VDD_RGI=3.0V                                             |  |

\*Note: IOC[7:0] are available on GPCD9T680A/GPCD9TP340A.

<sup>\*\*</sup>Note: IROSC16M Frequency deviation is without epoxy on chip.



## 8.3. DC Characteristics (VDDIO/VDD\_RGI=4.5V, TA=25℃)

|                            |                   | Limit   |      |         |        |                                                                    |  |
|----------------------------|-------------------|---------|------|---------|--------|--------------------------------------------------------------------|--|
| Characteristics            | Symbol            | Min.    | Тур. | Max.    | Unit   | Test Condition                                                     |  |
| Operating Voltage          | VDD               | 2.2     | 4.5  | 5.5     | V      | For 3-battery                                                      |  |
| Operating Current-1        | I <sub>OP1</sub>  | -       | 11   | 15      | mA     | VDDIO/AVDD/VDD_RGI=4.5V F <sub>CPU</sub> = 8MHz , PWM on, no load  |  |
| Operating Current-2        | I <sub>OP2</sub>  | -       | 7    | 10      | mA     | VDDIO/AVDD/VDD_RGI=4.5V F <sub>CPU</sub> = 8MHz , PWM off, no load |  |
| Standby Current            | I <sub>STBY</sub> | -       | -    | 7       | μА     | VDDIO/AVDD/VDD_RGI=4.5V                                            |  |
| OSC Frequency              | Fosc              | -       | -    | 16      | MHz    | VDDIO/AVDD/VDD_RGI=4.5V                                            |  |
| Input High Level-1         | V <sub>IH</sub>   | 0.7*VDD | -    | -       | V      | With Schmitt trigger                                               |  |
| Input Low Level-1          | V <sub>IL</sub>   | -       | -    | 0.3*VDD | V      | With Schmitt trigger                                               |  |
| Input High Level-2         | V <sub>IH</sub>   | 0.6*VDD | -    | -       | V      | Without Schmitt trigger                                            |  |
| Input Low Level-2          | V <sub>IL</sub>   | -       | -    | 0.4*VDD | V      | Without Schmitt trigger                                            |  |
| Output High Current        | I <sub>OH</sub>   | 7       | 10   | 13      | mA     | VDDIO/AVDD/VDD_RGI=4.5V,                                           |  |
| (IOA/B/C/D[7:0])           | ЮН                | ,       | 10   | 13      | IIIA   | V <sub>OH</sub> =3.15V                                             |  |
| Output Low Sink Current    | I <sub>OL1</sub>  | 14      | 20   | 26      | mA     | VDDIO/AVDD/VDD_RGI=4.5V,                                           |  |
| (IOA/B/C[7:4], IOC/D[3:0]) | IOL1              | 1-7     | 20   | 20      | IIIA   | V <sub>OL</sub> =1.35V                                             |  |
| Output Low Sink Current    | I <sub>OL2</sub>  | 20      | 40   | 60      | mA     | VDDIO/AVDD/VDD_RGI=4.5V,                                           |  |
| (IOA/B[3:0], IOD[7:4])     | IOL2              | 20      | 40   | 00      | IIIA   | V <sub>OL</sub> =1.35V                                             |  |
| Input Pull-Low Resistor-1  | R <sub>PL</sub>   | 550     | 800  | 1100    | Kohm   | VDDIO/AVDD/VDD_RGI=4.5V,                                           |  |
| (IOA/B/C/D[7:0]) *         | TYPL              | 000     |      | 1100    | ROIIII | Vin=4.5V                                                           |  |
| Input Pull-Low Resistor-2  | R <sub>PL</sub>   | 55      | 80   | 110     | Kohm   | VDDIO/AVDD/VDD_RGI=4.5V,                                           |  |
| (IOA/B/C/D[7:0]) *         | TYPL              |         |      | 110     | ROIIII | Vin=4.5V                                                           |  |
| Input Pull-High Resistor   | R <sub>PH</sub>   | 55      | 80   | 110     | Kohm   | VDDIO/AVDD/VDD_RGI=4.5V,                                           |  |
| (IOA/B/C/D[7:0])           | TOPH              |         |      | 110     | Romin  | Vin=VSS                                                            |  |
| IROSC16M Frequency         |                   |         |      |         |        |                                                                    |  |
| deviation for chip (lot    | FI16M             | -1      | -    | +1      | %      | VDDIO/AVDD/VDD_RGI=4.5V                                            |  |
| deviation)**               |                   |         |      |         |        |                                                                    |  |
| IROSC16M Frequency         | FI16M-LQFP48      | -3      | -    | +3      | %      | VDDIO/AVDD/VDD_RGI=4.5V                                            |  |
| deviation for LQFP48       | . 11000 Eq. 1 40  |         |      |         | ,,,    | 122.0,, 120, 120, 130, 130, 130, 130, 130, 130, 130, 13            |  |
| EROSC16M Frequency         | FE16M             | -7      | _    | +7      | %      | VDDIO/AVDD/VDD_RGI=4.5V                                            |  |
| deviation(lot deviation)   | 1 = 1 = 11        | •       |      |         |        |                                                                    |  |

<sup>\*</sup>Note: IOC[7:0] are available on GPCD9T680A/GPCD9TP340A.

## 8.4. Audio PWM Characteristics (VDDIO/VDD\_RGI/AVDD =4.5V, $R_L$ =8 $\Omega$ , f=1KHz, TA=25 $^{\circ}$ C)

| Characteristics       | Symbol |      |      |      |       |
|-----------------------|--------|------|------|------|-------|
|                       |        | Min. | Тур. | Max. | Unit  |
| DAC Resolution        | RESO   | -    | -    | 14   | bit   |
| THD+n(5V@0.7W)        |        | -    | 1    | -    | %     |
| Noise at No Signal    | -      | -    | -100 | -    | dBr A |
| Dynamic Range (-60dB) | -      | -    | -80  | =    | dBr A |

<sup>\*\*</sup>Note: IROSC16M Frequency deviation is without epoxy on chip.



## 8.5. Regulator Characteristics (TA=25 $^{\circ}$ C)

|                        |         | Limit |      |      |      |                                                           |  |
|------------------------|---------|-------|------|------|------|-----------------------------------------------------------|--|
| Characteristics        | Symbol  | Min.  | Тур. | Max. | Unit | Test Condition                                            |  |
| Input Voltage          | VREGI   | 2.1   | -    | 5.5  | V    |                                                           |  |
| Maximum Current Output | IREGO   |       | -    | 40   | mA   | VDD_RGI (Regulator in )= 4.5V,△VDD (Regulator out) <100mV |  |
| Output Voltage         | V3_REGO | 3.14  | 3.3  | 3.47 | V    | VDD_RGI > 3.5V and V3_REGO is 3.3V                        |  |
| Standby Current        | IREGS   | ı     | 2.5  | -    | uA   |                                                           |  |

## 8.6. The EROSC Relationship between Rosc and Fosc (TA=25℃)



## 8.7. The EROSC Relationship between VDD and Fosc (TA=25°C)





## 8.8. The IROSC Relationship between VDD and $F_{OSC}$ (TA=25°C)





#### 9. APPLICATION CIRCUITS

#### 9.1. GPCD9TPXXXA Application Circuit with External ROSC Mode (Rosc-mode)



Note\*1: These capacitor values are for design guidance only. Adding 10uF and 0.1uF capacitors in parallel to each power group are recommended for noise sensitive application. The recommended features are ESR=0.05~1 \, \Omega\$

Note\*2: R1=33K ohm for 16MHz clock and R1=43K ohm for 12MHz clock.

Note\*3: Bead1/2 are optional for EMI sensitive application. The beads are used to reduce the high frequency emissions. For better EMI performance select bead which offers highest impedance at high frequencies, so that it will attenuate the signals at higher frequencies. Bead1/2 should be as close as possible to VDDB/VSSB/AVSS.

Note\*4: Bead3/4 are optional for EMI sensitive application. If bead1/2 don't reduce the EMI effectively, please add bead3/4 to enhance EMI performance. Bead3/4 should be as close as possible to AUD0/AUD1/AVSS.

Note\*5: The typical value of C4/5 is 1.5nF, and could be modified in different loading. C4/5 should be as close as possible to AUD0/AUD1/AVSS.



## 9.2. GPCD9TPXXXA Application Circuit with 16MHz X'tal (XTAL-mode)



Note\*1: These capacitor values are for design guidance only. Adding 10uF and 0.1uF capacitors in parallel to each power group are recommended for noise sensitive application. The recommended features are ESR=0.05~1 \, \Omega\$

Note\*2: These capacitor values are for design guidance only. The recommended features are ESR=11.2~60K and C4=C5=18~28pF (including PCB parasitic loading, for example, user should apply additional 12~22pF on XI and XO if PCB parasitic loading is 6pF)

Note\*3: 16MHz X'tal or 12Mhz X'tal can be used for different speed applications.

Note\*4: Bead1/2 are optional for EMI sensitive application. The beads are used to reduce the high frequency emissions. For better EMI performance select bead which offers highest impedance at high frequencies, so that it will attenuate the signals at higher frequencies. Bead1/2 should be as close as possible to VDDB/VSSB/AVSS.

Note\*5: Bead3/4 are optional for EMI sensitive application. If bead1/2 don't reduce the EMI effectively, please add bead3/4 to enhance EMI performance. Bead3/4 should be as close as possible to AUD0/AUD1/AVSS.

Note\*6: The typical value of C4/5 is 1.5nF, and could be modified in different loading. C4/5 should be as close as possible to AUD0/AUD1/AVSS.





## 9.3. GPCD9TPXXXA Current DAC Application Circuit







## 9.4. GPCD9TPXXXA 32K X'tal Application Circuit



**Note\*:** These capacitor values are for design guidance only. The recommended 32K XTAL features are ESR=11.2~60K and C1=C2 =26~36pF (including PCB parasitic loading, for example, user should apply additional 20~30pF on X32I and X32O if PCB parasitic loading is 6pF)



## 10. PACKAGE/PAD LOCATIONS

#### 10.1. Ordering Information

| Product Number         | Package Type           |
|------------------------|------------------------|
| GPCD9TPXXXA-NnnV-C     | Chip form              |
| GPCD9TPXXXA-NnnV-QL23x | Green Package – LQFP48 |
| GPCD9TPXXXA-NnnV-HS03x | Green Package – SOP16  |

Note1: Code number is assigned for customer.

**Note2:** Code number (N = A - Z or 0 - 9, nn = 00 - 99); version (V = A - Z).

**Note3:** Package form number (x = 1 - 9, serial number).

## 10.2. Package Information

#### 10.2.1.LQFP 48





VARIATIONS (ALL DIMENSIONS SHOWN IN MM)

| SYMBOLS | MIN. MAX. |      |  |  |  |
|---------|-----------|------|--|--|--|
| A       |           | 1.6  |  |  |  |
| A1      | 0.05      | 0.15 |  |  |  |
| A2      | 1.35      | 1.45 |  |  |  |
| c1      | 0.09      | 0.16 |  |  |  |
| D       | 9.00 BSC  |      |  |  |  |
| D1      | 7.00 BSC  |      |  |  |  |
| E       | 9.00 BSC  |      |  |  |  |
| E1      | 7.00 BSC  |      |  |  |  |
| е       | 0.5 BSC   |      |  |  |  |
| b       | 0.17      | 0.27 |  |  |  |
| L       | 0.45      | 0.75 |  |  |  |
| L1      | 1 REF     |      |  |  |  |

#### NOTES:

- 1.JEDEC OUTLINE:MS-026 BBC
- 1.JEDEC OUTLINE:MS-026 BBC
  2.DIMENSIONS D1 AND E1 DO NOT INCLUDE
  MOLD PROTRUSION. ALLOWABLE PROTRUSION IS
  0.25mm PER SIDE. D1 AND E1 ARE MAXIMUM
  PLASTIC BODY SIZE DIMENSIONS IMCLUDING
  MOLD MISMATCH.
  3.DIMENSION b DOES NOT INCLUDE DAMBAR
  PROTRUSION.ALLOWABLE DAMBAR PROTRUSION
  SHALL NOT CAUSE THE LEAD WIDTH TO
  EXCEED THE MAXIMUM b DIMENSION BY MORE
  THAN 0.08mm THAN 0.08mm.





## 10.2.2.SOP 16





| SYMBOLS | MIN.  | MAX.  |
|---------|-------|-------|
| Α       | 0.053 | 0.069 |
| A1      | 0.004 | 0.010 |
| D       | 0.386 | 0.394 |
| E       | 0.150 | 0.157 |
| Н       | 0.228 | 0.244 |
| L       | 0.016 | 0.050 |
| ď       | 0     | 8     |

UNIT : INCH

- NOTES:
  1.JEDEC OUTLINE: MS-012 AC
  2.DIMENSIONS "D" DOES NOT INCLUDE MOLD FLASH,
  PROTRUSIONS OR GATE BURRS MOLD FLASH, PROTRUSIONS AND CATE BURRS SHALL NOT EXCEED .15mm (.006in)
  PER SIDE.
- DOES NOT INCLUDE INTER-LEAD FLASH, OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED .25mm (.010in) PER SIDE.





#### 11. DISCLAIMER

The information appearing in this publication is believed to be accurate.

Integrated circuits sold by Generalplus Technology are covered by the warranty and patent indemnification provisions stipulated in the terms of sale only. GENERALPLUS makes no warranty, express, statutory implied or by description regarding the information in this publication or regarding the freedom of the described chip(s) from patent infringement. FURTHERMORE, GENERALPLUS MAKES NO WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PURPOSE. GENERALPLUS reserves the right to halt production or alter the specifications and prices at any time without notice. Accordingly, the reader is cautioned to verify that the data sheets and other information in this publication are current before placing orders. Products described herein are intended for use in normal commercial applications. Applications involving unusual environmental or reliability requirements, e.g. military equipment or medical life support equipment, are specifically not recommended without additional processing by GENERALPLUS for such applications. Please note that application circuits illustrated in this document are for reference purposes only.





## 12. REVISION HISTORY

| Date          | Revision # | Description                                                                      | Page      |
|---------------|------------|----------------------------------------------------------------------------------|-----------|
| May 24, 2019  | 1.5        | 1. Remove NMI → SPUFIFO                                                          | 4,16      |
|               |            | 2. Modify 8.1 Operating Temperature range                                        | 19        |
| Mar. 14, 2018 | 1.4        | Add GPCD9TP080A information.                                                     | 6,12,15   |
| Dec. 28, 2017 | 1.3        | 1.Modify Feature for Peripherals information.                                    | 4,        |
|               |            | 2.Modify SIGNAL DESCRIPTIONS                                                     | 7,8,10,12 |
|               |            | 3.Add Package SOP-16 information.                                                | 14,15,27, |
|               |            |                                                                                  | 28,       |
|               |            | 4.Modify DC Characteristics for IROSC16M/EROSC16M Frequency deviation and notes. | 19,20,    |
|               |            | 5.Modify FUNCTIONAL DESCRIPTIONS for Speech and DAC information.                 | 17,       |
|               |            | 6.Modify Audio PWM Characteristics.                                              | 20,       |
|               |            | 7.Add The IROSC16M Relationship between VDD and FOSC.                            | 22,       |
|               |            | 8. Modify APPLICATION CIRCUITS for EMI effects.                                  | 23,24     |
| Sep. 28, 2017 | 1.2        | Add GPCD9TP680A information.                                                     | 6, 8      |
| Aug. 15, 2017 | 1.1        | 1.Correct Block Diagram.                                                         | 5,        |
|               |            | 2.Add IROSC16M and EROSC specification.                                          | 19,       |
|               |            | 3.Modify application circuits notices.                                           | 23,24     |
| Jun. 20, 2017 | 1.0        | Original                                                                         | 24        |