## HIDA SWITCH

| Page | Description                         |
|------|-------------------------------------|
| 1    | SCHEMATIC PAGE LISTING              |
| 2    | SYSTEM BLOCK DIAGRAM                |
| 3    | T1020 DDR3L MEMORY INTERFACE        |
| 4    | DDR ICS                             |
| 5    | T1020 IFC INTERFACE                 |
| 6    | FLASH, RESET & UART                 |
| 7    | T1020 SYS                           |
| 8    | T1020 ETHERNET and SERDES INTERFACE |
| 9    | T1020 QE & USB                      |
| 10   | T1020 POWER SUPPLY                  |
| 11   | T1020 PLL FILTERs and GROUND        |
| 12   | RGMII ETHERNET PHY                  |
| 13   | RGMII ETHERNET PHY GROUND           |
| 14   | RGMII ETHERNET MAGNETICS            |
| 15   | SGMII ETHERNET PHY                  |
| 16   | SGMII ETHERNET PHY GROUND           |
| 17   | SGMII ETHERNET MAGNETICS            |
| 18   | QSGMII PHY 1                        |
| 19   | QSGMII PHY 2                        |
| 20   | QSGMII MAGNETICS & CLOCK            |
| 21   | CPLD & CLOCK                        |
| 22   | POWER & CONNECTORS                  |

| Version Control |         |                             |  |  |  |  |  |
|-----------------|---------|-----------------------------|--|--|--|--|--|
| Version         | Date    | Modifications               |  |  |  |  |  |
| V0.1            | 2015/02 | First release of Schematics |  |  |  |  |  |
|                 |         |                             |  |  |  |  |  |
|                 |         |                             |  |  |  |  |  |
|                 |         |                             |  |  |  |  |  |
|                 |         |                             |  |  |  |  |  |
|                 |         |                             |  |  |  |  |  |

| Titl      | е  | T1040RDB                    |                            |   |   |    |          |
|-----------|----|-----------------------------|----------------------------|---|---|----|----------|
| Size<br>B | 1  | Document Number <doc></doc> | Design Engineer<br>MICETEK |   |   |    | Rev<br>A |
| Da        | e: | Thursday, February 19, 2015 | Shee                       | ŧ | 1 | of | 22       |









































