# 5LIH0: Digital Integrated Circuit Design Assignment 1

Siddhant Rajashekar Honnalli s.r.honnalli@student.tue.nl, 1328492

### I. INTRODUCTION

In order to design a custom IC, the first step is to specify the design parameters according to the application requirements. For designing an inverter for minimum load, the length and width of pmos and nmos transistors are the major design parameters. The next step involves creating a schematic of inverter in the cadence tool. Figure 1 shows this implementation. After this, the inverter is connected to the load and power supply as shown in figure 2. The circuit is simulated, and output waveforms are checked. Once the above steps are successful, the layout of inverter can be developed in the tool according to the design specification and design rules of 45nm process[1] and layout verification is performed. The last steps involve PEX analysis and post-layout simulation.

### II. LAB DESCRIPTION

## A. Schematic Entry.



Fig. 1. The circuit schematic of an inverter.



Fig. 2. Schematic simulation of an inverter.

In this step, the pmos and nmos transistors are selected from the NSCU\_Devices\_FreePDK45 library and the inverter is designed as shown in figure 1 with VDD, GND, IN and OUT connections. This design is abstracted into a inverter layer shown as inv in figure 2. Now, this inverter can be used to design further circuits.

In the schematic simulation, the inverter is simulated by connecting to input source, VDD, GND and a load as shown in figure 2. Below is the output waveform of the simulation.



Fig. 3. Schematic simulation output waveform of an inverter.

At this step, by keeping W/L ratio of nmos transistor and length(L) of pmos transistor fixed, the width(W) of pmos transistor is varied until equal rise and fall time output waveforms are obtained. In the assignment, the inverter is designed for 0 F capacitance load and at W=170nm of nmos transistor, equal rise and fall times in the output waveform were observed.

## B. Layout Edit

In this step, the layout of the inverter is designed according to transistors parameters designed in schematic simulation step and according to the design rules mentioned in [1]. The active layer defines the

openings in the SiO2 covering the substrate. N-implant or P-implant layers indicates where to implant n-type or p-type atoms. The polysilicon layer is the gate layer that connects n and p regions. The n-well and p-well layers form the substrate layers of the inverter. The contacts are used to serve as electrical connection points of individual layers. The metal layer M1 connects the contacts. The VTG layer is used to indicate the general threshold voltage.



Fig. 4. The layout of an inverter.

Once the layout is edited and saved, design rule check is performed to check whether the layout is designed in accordance to the design rules. Upon successful check, output shown in figure 5 is obtained.



Fig. 5. DRC check output

The next step is to perform layout versus schematic design check to make sure the pin mapping, number of devices and parameters are mapped correctly. Upon successful check, output shown in figure 6 is obtained.



Fig. 6. Output LVS check

### III. RESULTS

After performing all the steps mentioned in section II, the inverter was designed and simulated with loads and results were tabulated.

| SL.no | Load       | Schematic       |                   | Layout          |                   |
|-------|------------|-----------------|-------------------|-----------------|-------------------|
|       |            | Transition time | Propagation Delay | Transition time | Propagation Delay |
|       |            |                 | Tr= 33.448 ps     |                 | Tr= 46.0158ps     |
| 1     | 0 F        | 6.6303 ps       | Tf = 32.3864 ps   | 10.056ps        | Tf = 44.963ps     |
| 2     | 50f F      | -               | -                 | -               | -                 |
|       |            | . 7.5           | Tr= 35.384 ps     | 44.050          | Tr= 48.670 ps     |
| 3     | 1 Inverter | 9.745 ps        | Tf = 34.508 ps    | 14.269 ps       | Tf = 47.798 ps    |
|       |            |                 | Tr= 40.616 ps     |                 | Tr= 55.412 ps     |
| 4     | F04        | 19.472 ps       | Tf = 40.343 ps    |                 | Tf = 56.676 ps    |
| 5     | 500f F     | -               | -                 | -               | -                 |

Fig. 7. Output results

Since the inverter was designed for minimum load, it cannot drive higher loads (50 fF, 500 fF). At such loads the output waveform observed is shown in figure 8 and 9.



Fig.8. Output waveform for 50f F load capacitance



Fig.9. Output waveform for 500f F load capacitance



Fig. 10. Connection diagram of inverter with a load

The low and high noise margins is calculated using the equations,  $NM_L = V_{IL} - V_{OL}$  and  $NM_H = V_{OH} - V_{IH}$  represent the levels of noise that can be sustained when chain of inverters are connected. From figure 11, estimated value of  $V_{IL}$  is 0.44V and  $V_{IH}$  is 0.57V. This implies,  $NM_L = 0.44 - 0 = 0.44V$  and  $NM_H = 1 - 0.57 = 0.43V$ , respectively.



Fig. 11. VTC curve of inverter with  $V_{dc}=1V$  and  $V_{dd}=1V$ .

PEX analysis output:

**DESIGN "INV"** 

; DATE "Sat Nov 30 18:25:51 2019"

; VENDOR "Mentor Graphics Corp."

; PROGRAM "Calibre xRC v2017.3\_38.30"

; CIRCUIT TEMPERATURE 27C

; NOMINAL TEMPERATURE 27C

;

mgc\_rve\_device\_template "PMOS\_VTL" "D" "G" "S" "b" mgc\_rve\_device\_template "NMOS\_VTL" "D" "G" "S" "b" mgc\_rve\_device\_template "PMOS\_VTH" "D" "G" "S" "b" mgc\_rve\_device\_template "NMOS\_VTH" "D" "G" "S" "b" mgc\_rve\_device\_template "PMOS\_VTG" "D" "G" "S" "b" mgc\_rve\_device\_template "NMOS\_VTG" "D" "G" "S" "b" mgc\_rve\_device\_template "NMOS\_VTG" "D" "G" "S" "b" mgc\_rve\_device\_template "PMOS\_THKOX" "D" "G" "S" "b" mgc\_rve\_device\_template "PMOS\_THKOX" "D" "G" "S" "b"

mgc\_rve\_device\_template "NMOS\_THKOX" "D" "G" "S" "b"

mgc\_rve\_device\_template "v" "P" "M"
mgc\_rve\_device\_template "f" "P" "M"
mgc\_rve\_parasitic\_template "c" "r" "l" "k" "h"

mgc\_rve\_cell\_start "inv" "IN" "GND" "VDD" "OUT"
mr\_pi "NMOS\_VTG" "MM1" '( "MM1\_d" "MM1\_g" "MM1\_s" "MM1\_b") '( ("1" 5e-08) ("w" 9e-08) ("ad" 9.45e-15) ("as" 9.45e-15) ("pd" 3.9e-07) ("ps" 3.9e-07) ("lpe" 3) ) '(0.18 0.2275)

mr\_pi "PMOS\_VTG" "MM0" '( "MM0\_d" "MM0\_g" "MM0\_s" "MM0\_b") '( ("1" 5e-08) ("w" 1.7e-07) ("ad" 1.785e-14) ("as" 1.785e-14) ("pd" 5.5e-07) ("ps" 5.5e-07) ("lpe" 3) ) '(0.18 0.6575)

mr\_ni "IN" 160.931 6.197e-17 6.07403e-17 '( "MM0\_g" "MM1\_g" )

mr\_pp 'c "ciIN\_14" '("c\_13\_p" "0") 0.00824647f
mr\_pp 'c "ciIN\_15" '("IN" "0") 0.00561454f
mr\_pp 'c "ciIN\_16" '("MM0\_g" "0") 0.0265828f
mr\_pp 'c "ciIN\_17" '("MM1\_g" "0") 0.0215262f
mr\_pp 'r "rIN\_18" '("IN\_11" "c\_13\_p") 5.98
mr\_pp 'r "rIN\_19" '("IN\_11" "IN") 89.3538
mr\_pp 'r "rIN\_20" '("IN\_5" "c\_13\_p") 1.98872
mr\_pp 'r "rIN\_21" '("IN\_5" "MM0\_g") 32.76
mr\_pp 'r "rIN\_22" '("IN\_1" "c\_13\_p") 1.98872
mr\_pp 'r "rIN\_23" '("IN\_1" "c\_13\_p") 1.98872

mr\_ni "GND" 1.17063 3.24428e-17 3.83552e-17 '( "MM1\_b" "MM1\_s" )

mr\_pp 'c "ciGND\_10" '("c\_17\_n" "0") 0.0144724f
mr\_pp 'c "ciGND\_11" '("c\_20\_p" "0") 0.00797735f
mr\_pp 'c "ciGND\_12" '("MM1\_s" "0") 0.00999306f
mr\_pp 'r "rGND\_13" '("c\_17\_n" "GND") 0.158333
mr\_pp 'r "rGND\_14" '("MM1\_b" "c\_20\_p") 0.143886
mr\_pp 'r "rGND\_15" '("MM1\_b" "c\_17\_n") 0.093799
mr\_pp 'r "rGND\_16" '("MM1\_s" "c\_20\_p") 0.774615

mr\_ni "VDD" 1.43755 3.53582e-17 3.05084e-17 '(
"MM0\_b" "MM0\_s" )

mr\_pp 'c "ciVDD\_10" '("c\_27\_n" "0") 0.0149844f
mr\_pp 'c "ciVDD\_11" '("c\_30\_n" "0") 0.00811453f
mr\_pp 'c "ciVDD\_12" '("MM0\_s" "0") 0.0122593f
mr\_pp 'r "rVDD\_13" '("c\_27\_n" "VDD") 0.186275
mr\_pp 'r "rVDD\_14" '("MM0\_b" "c\_30\_n") 0.150135
mr\_pp 'r "rVDD\_15" '("MM0\_b" "c\_27\_n") 0.0926758
mr\_pp 'r "rVDD\_16" '("MM0\_s" "c\_30\_n") 1.00846

mr\_ni "OUT" 1.99727 3.17332e-17 8.02297e-17 '(
"MM0\_d" "MM1\_d" )

mr\_pp 'c "ciOUT\_12" '("c\_40\_n" "0") 0.00434881f
mr\_pp 'c "ciOUT\_13" '("OUT" "0") 0.00991329f
mr\_pp 'c "ciOUT\_14" '("c\_37\_n" "0") 0.00426963f
mr\_pp 'c "ciOUT\_15" '("MM0\_d" "0") 0.00677398f
mr\_pp 'c "ciOUT\_16" '("MM1\_d" "0") 0.00642745f
mr\_pp 'r "rOUT\_17" '("OUT\_4" "c\_40\_n") 0.23192
mr\_pp 'r "rOUT\_18" '("OUT\_4" "OUT") 0.352511
mr\_pp 'r "rOUT\_19" '("c\_37\_n" "OUT\_15") 0.23192
mr\_pp 'r "rOUT\_20" '("c\_37\_n" "OUT") 0.304
mr\_pp 'r "rOUT\_21" '("MM0\_d" "c\_40\_n") 0.453077
mr\_pp 'r "rOUT\_22" '("MM1\_d" "OUT\_15") 0.423846

mr\_pp 'c "cc\_1" '("MM1\_g" "MM1\_s") 0.00321486f mr\_pp 'c "cc\_2" '("IN" "MM1\_s") 0.0064247f mr\_pp 'c "cc\_3" '("MM1\_g" "c\_17\_n") 0.00162199f mr\_pp 'c "cc\_4" '("IN" "c\_17\_n") 8.50013e-19 mr\_pp 'c "cc\_5" '("MM0\_g" "MM0\_s") 0.00463848f mr\_pp 'c "cc\_6" '("IN" "MM0\_s") 0.00459791f mr\_pp 'c "cc\_7" '("MM0\_g" "c\_27\_n") 0.00166145f mr\_pp 'c "cc\_8" '("IN" "c\_27\_n") 6.61715e-19 mr\_pp 'c "cc\_9" '("MM1\_g" "MM1\_d") 0.0024949f mr\_pp 'c "cc\_10" '("MM0\_g" "MM0\_d") 0.00265309f mr\_pp 'c "cc\_11" '("MM1\_g" "c\_37\_n") 0.0031386f mr\_pp 'c "cc\_12" '("IN" "OUT") 0.0225054f mr\_pp 'c "cc\_13" '("c\_13\_p" "OUT") 0.0031386f mr\_pp 'c "cc\_14" '("MM0\_g" "c\_40\_n") 0.0031386f mr\_pp 'c "cc\_15" '("MM1\_s" "MM0\_s") 3.12887e-19 mr\_pp 'c "cc\_16" '("c\_20\_p" "c\_30\_n") 2.40087e-19 mr\_pp 'c "cc\_17" '("c\_17\_n" "c\_27\_n") 4.63025e-19 mr\_pp 'c "cc\_18" '("MM1\_s" "MM1\_d") 0.00899139f mr\_pp 'c "cc\_19" '("c\_17\_n" "MM1\_d") 0.0140458f mr\_pp 'c "cc\_20" '("c\_17\_n" "c\_37\_n") 0.00219039f mr\_pp 'c "cc\_21" '("MM0\_s" "MM0\_d") 0.00899139f mr\_pp 'c "cc\_22" '("c\_27\_n" "MM0\_d") 0.00723625f mr\_pp 'c "cc\_23" '("c\_27\_n" "c\_40\_n") 0.00170525f mgc\_rve\_cell\_end

## IV. PITFALLS AND CONCLUSION

The hands-on experience on designing an inverter was a very good learning experience for me. The tutorial videos were very helpful. One of the important tricks I learnt is to never design the layout until the length and width parameters are finalized in the schematic layout.

In conclusion, the goal of transistor sizing is to make the rise and fall time equal because it depends on the effective resistance of nmos and pmos transistor and the load capacitance.

## REFERENCES

[1]NSCU\_EDA\_Wiki,

https://www.eda.ncsu.edu/wiki/FreePDK45:Contents