```
Release 14.7 - xst P.20131013 (lin64)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
-->
Parameter TMPDIR set to xst/projnav.tmp
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.03 secs
-->
Parameter xsthdpdir set to xst
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.03 secs
-->
Reading design: Ripple Carry Addr 32bit.prj
TABLE OF CONTENTS
 1) Synthesis Options Summary
 2) HDL Parsing
 3) HDL Elaboration
 4) HDL Synthesis
    4.1) HDL Synthesis Report
 5) Advanced HDL Synthesis
    5.1) Advanced HDL Synthesis Report
 6) Low Level Synthesis
 7) Partition Report
 8) Design Summary
    8.1) Primitive and Black Box Usage
    8.2) Device utilization summary
    8.3) Partition Resource Summary
    8.4) Timing Report
       8.4.1) Clock Information
       8.4.2) Asynchronous Control Signals Information
       8.4.3) Timing Summary
       8.4.4) Timing Details
       8.4.5) Cross Clock Domains Report
              Synthesis Options Summary
---- Source Parameters
Input File Name
                           : "Ripple Carry Addr 32bit.prj"
Ignore Synthesis Constraint File: NO
---- Target Parameters
Output File Name
                            : "Ripple Carry Addr 32bit"
                          : NGC
Output Format
Target Device
                          : xc7a100t-1-csg324
---- Source Options
```

: Ripple Carry Addr 32bit

Top Module Name

Automatic FSM Extraction : YES FSM Encoding Algorithm : Auto

Safe Implementation : No FSM Style : LUT RAM Extraction : Yes RAM Style : Auto **ROM Extraction** : Yes Shift Register Extraction : YES ROM Style : Auto Resource Sharing : YES

Asynchronous To Synchronous : NO
Shift Register Minimum Size : 2
Use DSP Block : Auto
Automatic Register Balancing : No

## ---- Target Options

LUT Combining : Auto Reduce Control Sets : Auto Add IO Buffers : YES

Global Maximum Fanout : 100000
Add Generic Clock Buffer(BUFG) : 32
Register Duplication : YES
Optimize Instantiated Primitives : NO
Use Clock Enable : Auto
Use Synchronous Set : Auto
Use Synchronous Reset : Auto

Pack IO Registers into IOBs : Auto Equivalent register Removal : YES

## ---- General Options

Optimization Goal : Speed
Optimization Effort : 1
Power Reduction : NO
Keep Hierarchy : No

Netlist Hierarchy : As\_Optimized

RTL Output : Yes

Global Optimization : AllClockNets

Read Cores : YES
Write Timing Constraints : NO
Cross Clock Analysis : NO
Hierarchy Separator :/
Bus Delimiter : <>

Case Specifier : Maintain
Slice Utilization Ratio : 100
BRAM Utilization Ratio : 100
DSP48 Utilization Ratio : 100
Auto BRAM Packing : NO
Slice Utilization Ratio Delta : 5

\_\_\_\_\_

Analyzing Verilog file "/home/siddharth/Assignment\_3/half\_addr.v" into library work Parsing module <half addr>.

Analyzing Verilog file "/home/siddharth/Assignment\_3/full\_addr.v" into library work Parsing module <full addr>.

Analyzing Verilog file "/home/siddharth/Assignment\_3/Ripple\_Carry\_Addr\_8bit.v" into library work Parsing module <Ripple Carry Addr 8bit>.

Analyzing Verilog file "/home/siddharth/Assignment\_3/Ripple\_Carry\_Addr\_16bit.v" into library work Parsing module <Ripple Carry Addr 16bit>.

Analyzing Verilog file "/home/siddharth/Assignment\_3/Ripple\_Carry\_Addr\_32bit.v" into library work Parsing module <Ripple Carry Addr 32bit>.

\_\_\_\_\_

\* HDL Elaboration

·

Elaborating module < Ripple Carry Addr 32bit>.

Elaborating module < Ripple Carry Addr 16bit>.

Elaborating module < Ripple Carry Addr 8bit>.

Elaborating module <full addr>.

Elaborating module <half addr>.

\_\_\_\_\_

\* HDL Synthesis

Synthesizing Unit < Ripple Carry Addr 32bit>.

Related source file is "/home/siddharth/Assignment\_3/Ripple\_Carry\_Addr\_32bit.v". Summary:

no macro.

Unit < Ripple Carry Addr 32bit> synthesized.

Synthesizing Unit < Ripple Carry Addr 16bit>.

Related source file is "/home/siddharth/Assignment\_3/Ripple\_Carry\_Addr\_16bit.v".

Summary:

no macro.

Unit < Ripple Carry Addr 16bit> synthesized.

Synthesizing Unit < Ripple Carry Addr 8bit>.

Related source file is "/home/siddharth/Assignment\_3/Ripple\_Carry\_Addr\_8bit.v".

Summary:

no macro.

Unit < Ripple Carry Addr 8bit> synthesized.

Synthesizing Unit <full addr>.

Related source file is "/home/siddharth/Assignment 3/full addr.v".

Summary:

no macro.

Unit <full addr> synthesized.

Synthesizing Unit <half addr>.

Related source file is "/home/siddharth/Assignment 3/half addr.v".

| Summary:<br>Unit <half_addr< th=""><th>&gt; synthesized.</th></half_addr<> | > synthesized.                                                                                               |
|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| HDL Synthesis                                                              | Report                                                                                                       |
| Macro Statistics                                                           |                                                                                                              |
| # Xors                                                                     | : 64                                                                                                         |
| 1-bit xor2                                                                 | : 64                                                                                                         |
| * <i>f</i>                                                                 | Advanced HDL Synthesis *                                                                                     |
|                                                                            |                                                                                                              |
| Advanced HDL                                                               | Synthesis Report                                                                                             |
| Macro Statistics                                                           |                                                                                                              |
| # Xors                                                                     | : 64                                                                                                         |
| 1-bit xor2                                                                 | : 64                                                                                                         |
| *                                                                          | Low Level Synthesis *                                                                                        |
| Optimizing unit                                                            | <ripple_carry_addr_32bit></ripple_carry_addr_32bit>                                                          |
| Optimizing unit                                                            | <ripple_carry_addr_8bit></ripple_carry_addr_8bit>                                                            |
|                                                                            | ations timizing final netlist traint ratio of 100 (+ 5) on block Ripple_Carry_Addr_32bit, actual ratio is 0. |
| Final Macro Pro                                                            | cessing                                                                                                      |
| Final Register R                                                           | eport                                                                                                        |
| Found no macro                                                             |                                                                                                              |
| *                                                                          | Partition Report *                                                                                           |
| Partition Implem                                                           | nentation Status                                                                                             |
|                                                                            |                                                                                                              |

No Partitions were found in this design.

| * Desi                                                                                                                         | gn Summary                                                 | <del></del> :                    |              | <br> | ===: |
|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------|--------------|------|------|
| Top Level Output File                                                                                                          | Name : R                                                   | ipple_Carry_Add                  | lr_32bit.ngc |      |      |
| Primitive and Black Bo                                                                                                         | x Usage:                                                   |                                  |              |      |      |
| <br># BELS                                                                                                                     | <br>: 48                                                   |                                  |              |      |      |
| # LUT3                                                                                                                         | : 16                                                       |                                  |              |      |      |
| # LUT5                                                                                                                         | : 32                                                       |                                  |              |      |      |
| # IO Buffers                                                                                                                   | : 98                                                       |                                  |              |      |      |
| # IBUF                                                                                                                         | : 65                                                       |                                  |              |      |      |
| # OBUF                                                                                                                         | : 33                                                       |                                  |              |      |      |
| Device utilization sumr                                                                                                        | nary:                                                      |                                  |              |      |      |
| Selected Device : 7a10                                                                                                         | Otcsg324-1                                                 |                                  |              |      |      |
| Slice Logic Utilization:<br>Number of Slice LUTs<br>Number used as Log                                                         | : 48                                                       | 8 out of 63400<br>3 out of 63400 | 0%<br>0%     |      |      |
| Slice Logic Distribution Number of LUT Flip F Number with an unus Number with an unus Number of fully used Number of unique co | lop pairs used<br>ed Flip Flop:<br>ed LUT:<br>LUT-FF pairs | 48 out of 48<br>0 out of 48      | 0%           |      |      |
| TO TIVIL                                                                                                                       |                                                            |                                  |              |      |      |
| IO Utilization:                                                                                                                | 0.0                                                        |                                  |              |      |      |
| Number of IOs:<br>Number of bonded IOl                                                                                         | 98<br>Bs: 9                                                | 98 out of 210                    | 46%          |      |      |
| Specific Feature Utiliza                                                                                                       | ution:                                                     |                                  |              |      |      |
| Partition Resource Sum                                                                                                         | nmary:                                                     |                                  |              |      |      |
| No Partitions were for                                                                                                         | and in this desi                                           | gn.                              |              |      |      |
|                                                                                                                                |                                                            |                                  |              |      |      |

Timing Report

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.

## Clock Information: -----No clock signals found in this design Asynchronous Control Signals Information: \_\_\_\_\_ No asynchronous control signals found in this design Timing Summary: Speed Grade: -1 Minimum period: No path found Minimum input arrival time before clock: No path found Maximum output required time after clock: No path found Maximum combinational path delay: 11.559ns Timing Details: All values displayed in nanoseconds (ns) Timing constraint: Default path analysis Total number of paths / destination ports: 1153 / 33 -----Delay: 11.559ns (Levels of Logic = 18) Source: A < 1 > (PAD)S < 31 > (PAD)Destination: Data Path: A<1> to S<31>Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) 2 0.001 0.925 A 1 IBUF (A 1 IBUF) IBUF:I->O 3 0.124 0.550 rca 16bit 1/rca 8bit 1/fa1/cout1 (rca 16bit 1/rca 8bit 1/c2) LUT5:I0->O 3 0.124 0.550 rca 16bit 1/rca 8bit 1/fa3/cout1 (rca 16bit 1/rca 8bit 1/c4) LUT5:I3->O 3 0.124 0.550 rea 16bit 1/rea 8bit 1/fa5/cout1 (rea 16bit 1/rea 8bit 1/c6) LUT5:I3->O 3 0.124 0.550 rea 16bit 1/rea 8bit 1/fa7/cout1 (rea 16bit 1/temp cout) LUT5:I3->O 3 0.124 0.550 rca 16bit 1/rca 8bit 2/fa1/cout1 (rca 16bit 1/rca 8bit 2/c2) LUT5:I3->O 3 0.124 0.550 rea 16bit 1/rea 8bit 2/fa3/cout1 (rea 16bit 1/rea 8bit 2/c4) LUT5:I3->O 3 0.124 0.550 rca 16bit 1/rca 8bit 2/fa5/cout1 (rca 16bit 1/rca 8bit 2/c6) LUT5:I3->O 3 0.124 0.550 rca 16bit 1/rca 8bit 2/fa7/cout1 (temp cout) LUT5:I3->O 3 0.124 0.550 rca 16bit 2/rca 8bit 1/fa1/cout1 (rca 16bit 2/rca 8bit 1/c2) LUT5:I3->O 3 0.124 0.550 rca 16bit 2/rca 8bit 1/fa3/cout1 (rca 16bit 2/rca 8bit 1/c4) LUT5:I3->O 3 0.124 0.550 rca 16bit 2/rca 8bit 1/fa5/cout1 (rca 16bit 2/rca 8bit 1/c6) LUT5:I3->O 3 0.124 0.550 rca 16bit 2/rca 8bit 1/fa7/cout1 (rca 16bit 2/temp cout) LUT5:I3->O 3 0.124 0.550 rca 16bit 2/rca 8bit 2/fa1/cout1 (rca 16bit 2/rca 8bit 2/c2) LUT5:I3->O 3 0.124 0.550 rca\_16bit\_2/rca\_8bit\_2/fa3/cout1 (rca\_16bit\_2/rca\_8bit\_2/c4) LUT5:I3->O 3 0.124 0.550 rca 16bit 2/rca 8bit 2/fa5/cout1 (rca 16bit 2/rca 8bit 2/c6) LUT5:I3->O 1 0.124 0.399 rea 16bit 2/rea 8bit 2/fa7/ha2/Mxor sum xo<0>1 (S 31 OBUF) LUT5:I3->O S 31 OBUF (S<31>) OBUF:I->O 0.000

Total 11.559ns (1.985ns logic, 9.574ns route) (17.2% logic, 82.8% route)

| Cross Clock Domains Report:                                                              |  |
|------------------------------------------------------------------------------------------|--|
|                                                                                          |  |
| Total REAL time to Xst completion: 4.00 secs Total CPU time to Xst completion: 4.27 secs |  |
| >                                                                                        |  |

Total memory usage is 479668 kilobytes

Number of errors : 0 ( 0 filtered) Number of warnings : 0 ( 0 filtered) Number of infos : 0 ( 0 filtered)