```
Release 14.7 - xst P.20131013 (lin64)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
-->
Parameter TMPDIR set to xst/projnav.tmp
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.02 secs
-->
Parameter xsthdpdir set to xst
Total REAL time to Xst completion: 0.00 secs
Total CPU time to Xst completion: 0.02 secs
-->
Reading design: Ripple Carry Addr 64bit.prj
TABLE OF CONTENTS
 1) Synthesis Options Summary
 2) HDL Parsing
 3) HDL Elaboration
 4) HDL Synthesis
    4.1) HDL Synthesis Report
 5) Advanced HDL Synthesis
    5.1) Advanced HDL Synthesis Report
 6) Low Level Synthesis
 7) Partition Report
 8) Design Summary
    8.1) Primitive and Black Box Usage
    8.2) Device utilization summary
    8.3) Partition Resource Summary
    8.4) Timing Report
       8.4.1) Clock Information
       8.4.2) Asynchronous Control Signals Information
       8.4.3) Timing Summary
       8.4.4) Timing Details
       8.4.5) Cross Clock Domains Report
              Synthesis Options Summary
---- Source Parameters
Input File Name
                           : "Ripple Carry Addr 64bit.prj"
Ignore Synthesis Constraint File: NO
---- Target Parameters
Output File Name
                            : "Ripple Carry Addr 64bit"
Output Format
                          : NGC
Target Device
                          : xc7a100t-1-csg324
```

Top Module Name : Ripple\_Carry\_Addr\_64bit

---- Source Options

Automatic FSM Extraction : YES FSM Encoding Algorithm : Auto

Safe Implementation : No FSM Style : LUT RAM Extraction : Yes RAM Style : Auto **ROM Extraction** : Yes Shift Register Extraction : YES **ROM Style** : Auto Resource Sharing : YES

Asynchronous To Synchronous : NO
Shift Register Minimum Size : 2
Use DSP Block : Auto
Automatic Register Balancing : No

## ---- Target Options

LUT Combining : Auto Reduce Control Sets : Auto Add IO Buffers : YES

Global Maximum Fanout : 100000
Add Generic Clock Buffer(BUFG) : 32
Register Duplication : YES
Optimize Instantiated Primitives : NO
Use Clock Enable : Auto
Use Synchronous Set : Auto

Use Synchronous Reset : Auto
Pack IO Registers into IOBs
Equivalent register Removal : YES

## ---- General Options

Optimization Goal : Speed
Optimization Effort : 1
Power Reduction : NO
Keep Hierarchy : No

Netlist Hierarchy : As\_Optimized

RTL Output : Yes

Global Optimization : AllClockNets

Read Cores : YES
Write Timing Constraints : NO
Cross Clock Analysis : NO
Hierarchy Separator : /
Bus Delimiter : <>

Case Specifier : Maintain
Slice Utilization Ratio : 100
BRAM Utilization Ratio : 100
DSP48 Utilization Ratio : 100
Auto BRAM Packing : NO
Slice Utilization Ratio Delta : 5

\_\_\_\_\_

Analyzing Verilog file "/home/umang/Assignment\_3/half\_addr.v" into library work Parsing module <half addr>.

Analyzing Verilog file "/home/umang/Assignment\_3/full\_addr.v" into library work

Parsing module <full addr>.

Analyzing Verilog file "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_8bit.v" into library work Parsing module <Ripple Carry Addr 8bit>.

Analyzing Verilog file "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_16bit.v" into library work Parsing module <Ripple\_Carry\_Addr\_16bit>.

Analyzing Verilog file "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_32bit.v" into library work Parsing module <Ripple Carry Addr 32bit>.

Analyzing Verilog file "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_64bit.v" into library work Parsing module <Ripple Carry Addr 64bit>.

\_\_\_\_\_

\* HDL Elaboration

\_\_\_\_\_

Elaborating module < Ripple Carry Addr 64bit>.

Elaborating module < Ripple Carry Addr 32bit>.

Elaborating module < Ripple Carry Addr 16bit>.

Elaborating module < Ripple Carry Addr 8bit>.

Elaborating module <full addr>.

Elaborating module <half addr>.

HDL Synthesis

\_\_\_\_\_\_

Synthesizing Unit <Ripple\_Carry\_Addr\_64bit>.

Related source file is "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_64bit.v".

Summary:

no macro.

Unit < Ripple Carry Addr 64bit> synthesized.

Synthesizing Unit < Ripple Carry Addr 32bit>.

Related source file is "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_32bit.v".

Summary:

no macro.

Unit < Ripple Carry Addr 32bit> synthesized.

Synthesizing Unit < Ripple Carry Addr 16bit>.

Related source file is "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_16bit.v".

Summary:

no macro.

Unit < Ripple Carry Addr 16bit> synthesized.

Synthesizing Unit < Ripple Carry Addr 8bit>.

Related source file is "/home/umang/Assignment\_3/Ripple\_Carry\_Addr\_8bit.v".

Summary:

no macro.

| Unit < Ripple_Carry_Addr_8                                                                                                                                             | Bbit> synthesized.                  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|
| Synthesizing Unit <full_addr>. Related source file is "/home/umang/Assignment_3/full_addr.v". Summary: no macro. Unit <full_addr> synthesized.</full_addr></full_addr> |                                     |  |
| Synthesizing Unit <half_add<br>Related source file is "/ho<br/>Summary:<br/>Unit <half_addr> synthesize</half_addr></half_add<br>                                      | me/umang/Assignment_3/half_addr.v". |  |
| HDL Synthesis Report                                                                                                                                                   |                                     |  |
| Macro Statistics # Xors 1-bit xor2                                                                                                                                     | : 128<br>: 128                      |  |
| * Advanced H                                                                                                                                                           | DL Synthesis *                      |  |
| Advanced HDL Synthesis R                                                                                                                                               | eport                               |  |
| Macro Statistics # Xors 1-bit xor2                                                                                                                                     | : 128<br>: 128                      |  |
| * Low Level                                                                                                                                                            | Synthesis *                         |  |
| Optimizing unit <ripple_ca< td=""><td></td></ripple_ca<>                                                                                                               |                                     |  |
| Mapping all equations Building and optimizing fina                                                                                                                     |                                     |  |
| Final Macro Processing                                                                                                                                                 |                                     |  |
| ======================================                                                                                                                                 |                                     |  |
| Found no macro                                                                                                                                                         |                                     |  |

| * Partition Report *                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Partition Implementation Status                                                                                                                                                                                                                       |
| No Partitions were found in this design.                                                                                                                                                                                                              |
| *  Design Summary  *                                                                                                                                                                                                                                  |
| ======================================                                                                                                                                                                                                                |
| Top Level Output File Name : Ripple_Carry_Addr_64bit.ngc                                                                                                                                                                                              |
| Primitive and Black Box Usage:                                                                                                                                                                                                                        |
| # BELS : 96  # LUT3 : 32  # LUT5 : 64  # IO Buffers : 194  # IBUF : 129  # OBUF : 65                                                                                                                                                                  |
| Selected Device: 7a100tcsg324-1                                                                                                                                                                                                                       |
| Slice Logic Utilization:  Number of Slice LUTs:  Number used as Logic:  96 out of 63400 0%  Number used as Logic:  96 out of 63400 0%                                                                                                                 |
| Slice Logic Distribution:  Number of LUT Flip Flop pairs used: 96  Number with an unused Flip Flop: 96 out of 96 100%  Number with an unused LUT: 0 out of 96 0%  Number of fully used LUT-FF pairs: 0 out of 96 0%  Number of unique control sets: 0 |
| IO Utilization: Number of IOs: Number of bonded IOBs:  194  Number of bonded IOBs: 194 out of 210 92%                                                                                                                                                 |
| Specific Feature Utilization:                                                                                                                                                                                                                         |
| Partition Resource Summary:                                                                                                                                                                                                                           |

No Partitions were found in this design.

## Timing Report

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.

**Clock Information:** 

\_\_\_\_\_

No clock signals found in this design

Asynchronous Control Signals Information:

No asynchronous control signals found in this design

Timing Summary:

\_\_\_\_\_

Speed Grade: -1

Minimum period: No path found

Minimum input arrival time before clock: No path found Maximum output required time after clock: No path found

Maximum combinational path delay: 22.343ns

Timing Details:

All values displayed in nanoseconds (ns)

Timing constraint: Default path analysis

Total number of paths / destination ports: 4353 / 65

22.343ns (Levels of Logic = 34)

Delay: 22.343ns (Lev Source: A<1> (PAD) Destination: S<63>(PAD)

Data Path: A<1> to S<63>

Gate Net

Cell:in->out fanout Delay Delay Logical Name (Net Name)

IBUF:I->O 2 0.001 0.925 A\_1\_IBUF (A\_1\_IBUF) 3 0.124 0.550 rca 32bit 1/rca 16bit 1/rca 8bit 1/fa1/cout1 (rca 32bit 1/rca 16bit 1/rca LUT5:I0->O 8bit 1/c2) LUT5:I3->O 3 0.124 0.550 rea 32bit 1/rea 16bit 1/rea 8bit 1/fa3/cout1 (rea 32bit 1/rea 16bit 1/rea 8bit 1/c4) LUT5:I3->O 3 0.124 0.550 rea 32bit 1/rea 16bit 1/rea 8bit 1/fa5/cout1 (rea 32bit 1/rea 16bit 1/rea 8bit 1/c6) LUT5:I3->O 3 0.124 0.550 rca\_32bit\_1/rca\_16bit\_1/rca\_8bit\_1/fa7/cout1 (rca\_32bit\_1/rca\_16bit\_1/te

mp cout) LUT5:I3->O 3 0.124 0.550 rea 32bit 1/rea 16bit 1/rea 8bit 2/fa1/cout1 (rea 32bit 1/rea 16bit 1/rea

8bit 2/c2)

```
0.124  0.550 rca 32bit 1/rca 16bit 1/rca 8bit 2/fa3/cout1 (rca 32bit 1/rca 16bit 1/rca
  LUT5:I3->O
8bit 2/c4)
  LUT5:I3->O
                        0.124 0.550 rea 32bit 1/rea 16bit 1/rea 8bit 2/fa5/cout1 (rea 32bit 1/rea 16bit 1/rea
8bit 2/c6)
                               0.550 rca 32bit 1/rca 16bit 1/rca 8bit 2/fa7/cout1 (rca 32bit 1/temp cout)
  LUT5:I3->O
                               0.550 rca_32bit_1/rca_16bit_2/rca 8bit 1/fa1/cout1 (rca 32bit 1/rca 16bit 2/rca
  LUT5:I3->O
8bit 1/c2)
   LUT5:I3->O
                        0.124 0.550 rea 32bit 1/rea 16bit 2/rea 8bit 1/fa3/cout1 (rea 32bit 1/rea 16bit 2/rea
8bit 1/c4)
  LUT5:I3->O
                               0.550 rea 32bit 1/rea 16bit 2/rea 8bit 1/fa5/cout1 (rea 32bit 1/rea 16bit 2/rea
8bit 1/c6)
  LUT5:I3->O
                        0.124 0.550 rca 32bit 1/rca 16bit 2/rca 8bit 1/fa7/cout1 (rca 32bit 1/rca 16bit 2/te
mp cout)
  LUT5:I3->O
                               0.550 rea 32bit 1/rea 16bit 2/rea 8bit 2/fa1/cout1 (rea 32bit 1/rea 16bit 2/rea
8bit 2/c2)
  LUT5:I3->O
                               0.550 rea 32bit 1/rea 16bit 2/rea 8bit 2/fa3/cout1 (rea 32bit 1/rea 16bit 2/rea
8bit 2/c4)
   LUT5:I3->O
                        0.124 0.550 rca 32bit 1/rca 16bit 2/rca 8bit 2/fa5/cout1 (rca 32bit 1/rca 16bit 2/rca
8bit 2/c6)
  LUT5:I3->O
                               0.550 rca 32bit 1/rca 16bit 2/rca 8bit 2/fa7/cout1 (temp cout)
                        0.124 0.550 rea 32bit 2/rea 16bit 1/rea 8bit 1/fa1/cout1 (rea 32bit 2/rea 16bit 1/rea
  LUT5:I3->O
8bit 1/c2)
  LUT5:I3->O
                        0.124 0.550 rca 32bit 2/rca 16bit 1/rca 8bit 1/fa3/cout1 (rca 32bit 2/rca 16bit 1/rca
8bit 1/c4)
  LUT5:I3->O
                        0.124 0.550 rea 32bit 2/rea 16bit 1/rea 8bit 1/fa5/cout1 (rea 32bit 2/rea 16bit 1/rea
8bit 1/c6)
  LUT5:I3->O
                               0.550 rca 32bit 2/rca 16bit 1/rca 8bit 1/fa7/cout1 (rca 32bit 2/rca 16bit 1/te
mp cout)
  LUT5:I3->O
                               0.550 rea 32bit 2/rea 16bit 1/rea 8bit 2/fa1/cout1 (rea 32bit 2/rea 16bit 1/rea
8bit 2/c2)
   LUT5:I3->O
                        0.124 0.550 rea 32bit 2/rea 16bit 1/rea 8bit 2/fa3/cout1 (rea 32bit 2/rea 16bit 1/rea
8bit 2/c4)
  LUT5:I3->O
                        0.124 0.550 rea 32bit 2/rea 16bit 1/rea 8bit 2/fa5/cout1 (rea 32bit 2/rea 16bit 1/rea
8bit 2/c6)
  LUT5:I3->O
                        0.124 0.550 rca 32bit 2/rca 16bit 1/rca 8bit 2/fa7/cout1 (rca 32bit 2/temp cout)
  LUT5:I3->O
                               0.550 rca 32bit 2/rca 16bit 2/rca 8bit 1/fa1/cout1 (rca 32bit 2/rca 16bit 2/rca
8bit 1/c2)
   LUT5:I3->O
                        0.124 0.550 rca 32bit 2/rca 16bit 2/rca 8bit 1/fa3/cout1 (rca 32bit 2/rca 16bit 2/rca
8bit 1/c4)
  LUT5:I3->O
                        0.124 0.550 rca 32bit 2/rca 16bit 2/rca 8bit 1/fa5/cout1 (rca 32bit 2/rca 16bit 2/rca
8bit 1/c6)
  LUT5:I3->O
                        0.124 0.550 rca 32bit 2/rca 16bit 2/rca 8bit 1/fa7/cout1 (rca 32bit 2/rca 16bit 2/te
mp cout)
  LUT5:I3->O
                        0.124 0.550 rca 32bit 2/rca 16bit 2/rca 8bit 2/fa1/cout1 (rca 32bit 2/rca 16bit 2/rca
8bit 2/c2)
  LUT5:I3->O
                        0.124 0.550 rea 32bit 2/rea 16bit 2/rea 8bit 2/fa3/cout1 (rea 32bit 2/rea 16bit 2/rea
8bit 2/c4)
  LUT5:I3->O
                     3 0.124 0.550 rca 32bit 2/rca 16bit 2/rca 8bit 2/fa5/cout1 (rca 32bit 2/rca 16bit 2/rca
8bit 2/c6)
  LUT5:I3->O
                     1 0.124 0.399 rca 32bit 2/rca 16bit 2/rca 8bit 2/fa7/ha2/Mxor sum xo<0>1 (S 63 O
BUF)
  OBUF:I->O
                       0.000
                                   S 63 OBUF (S<63>)
```

22.343ns (3.969ns logic, 18.374ns route) (17.8% logic, 82.2% route)

Total

| Cross Clock Domains Report:                                                              |
|------------------------------------------------------------------------------------------|
| Total REAL time to Xst completion: 6.00 secs Total CPU time to Xst completion: 5.62 secs |
| >                                                                                        |

Total memory usage is 493876 kilobytes

Number of errors : 0 ( 0 filtered) Number of warnings : 0 ( 0 filtered) Number of infos : 0 ( 0 filtered)