This information is derived from development samples made available for evaluation. It does not necessarily imply that the device will go into regular production.

# PAL COLOUR ENCODER AND VIDEO SUMMER

The TEA1002 is mainly intended for video games, add-on teletext applications and colour bar generators for video test equipment. It is a bipolar integrated circuit which converts binary colour information into a PAL composite video output suitable for driving a v.h.f./u.h.f. modulator.

## QUICK REFERENCE DATA

| $V_P = V_{10-16}$              | nom.                                                         | 12 V                                                                |
|--------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------|
| IP = 110                       | typ.                                                         | 70 mA                                                               |
| V <sub>IL</sub><br>VIH         | <b>≼</b><br><i>≽</i>                                         | 0,8 V<br>2,0 V                                                      |
| V8-16(p-p)<br>Т <sub>ать</sub> | typ.<br>-20                                                  | 3 V<br>to +65 °C                                                    |
|                                | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>8-16(p-p)</sub> | $I_P = I_{10}$ typ.<br>$V_{1L} \leq V_{1H} \geq V_{8-16(p-p)}$ typ. |



Fig. 1 Block diagram.

### PACKAGE OUTLINE

18-lead DIL; plastic (SOT-102).





Fig. 2 Pinning diagram.

#### GENERAL DESCRIPTION

The TEA1002 PAL colour encoder and video summer IC has an internal 8,86 MHz oscillator from which the 4,43 MHz (R-Y) and B-Y) waveforms are generated. For use in TV games systems, a 3,54 MHz clock output is provided which is buffered via the 2621 sync generator IC. The TEA1002 accepts timing signals (composite sync burst gate, PAL switch and composite blanking) from the 2621 and 4-bit binary coded logic inputs giving colour information from the 2636 programmable video interface IC. The resulting output, which has an adjustable d.c. level, is a 16 colour (including black and white) composite video signal, based on 75% colour bars. Alternatively, with one of the colour inputs connected to ground and the d.c. adjustment disabled, the TEA1002 can be used as a general purpose video encoder providing standard 95% colour bars from RGB logic inputs, suitable for applications such as add-on teletext.

#### RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| Supply voltage (pin 10)                        | $V_P = V_{10-16}$ | max. 13,2 V                             |
|------------------------------------------------|-------------------|-----------------------------------------|
| Input voltage (pins 1, 2, 3, 4, 5, 12, 15, 18) |                   |                                         |
| HIGH                                           | $v_{IH}$          | max. V <sub>P</sub> V                   |
| Storage temperature range                      | T <sub>stg</sub>  | -25 to +125 °C                          |
| Operating ambient temperature range            | T <sub>amb</sub>  | $-20 \text{ to } +65  ^{\circ}\text{C}$ |



## CHARACTERISTICS

T<sub>amb</sub> = 25 °C; V<sub>P</sub> = 12 V; measured in Fig. 8; unless otherwise specified

| ditio                                                                                     | ·                                     | min. | typ.       | max. |         |
|-------------------------------------------------------------------------------------------|---------------------------------------|------|------------|------|---------|
| Supply voltage                                                                            | V <sub>P</sub> = V <sub>10-16</sub>   |      | 12         | 13,2 | v       |
| Supply current                                                                            | I <sub>P</sub> = I <sub>10</sub>      | _    | 70         |      | mΑ      |
| ,                                                                                         | 1 10                                  |      |            |      |         |
| Clock output (pin 17) (notes 1 and 2, Fig. 6)                                             |                                       |      |            |      |         |
| Clock cycle time                                                                          | T                                     | _    | 282        |      | ns      |
| Output voltage (peak-to-peak value)<br>measured into 30 pF load capacitance               | V <sub>17-16(p-p)</sub>               | 4    | _          | 6    | V       |
| Output rise time into 30 pF load                                                          | t <sub>r</sub>                        | _    | 4          | 30   | ns      |
| Output fall time into 30 pF load                                                          | t <sub>f</sub>                        |      | 10         | 30   | ns      |
| Clock pulse width LOW                                                                     |                                       |      |            |      |         |
| measured at +0,8 V after restoration                                                      | tĹ                                    | 100  | 140        | -    | ns      |
| Clock pulse width HIGH                                                                    | _                                     | 100  | 120        |      |         |
| measured at + 2,4 V after restoration                                                     | tH                                    | 100  | 130        | _    | ns      |
| Oscillator stability (pins 13, 14) (notes 3 and 4)                                        |                                       |      |            |      |         |
| Variation in internal 4,43 MHz reference clock frequency temperature range: -20 to +25 °C | $\Delta f_{OSC}/\Delta T$             | _    | -0,8       | _    | Hz/K    |
| + 25 to + 70 °C                                                                           | $\Delta f_{OSC}/\Delta T$             | -    | -2,6       |      | Hz/K    |
| supply voltage range: 10,8 to 13,2 V                                                      | $\Delta f_{\rm osc}/\Delta V_{\rm P}$ | -    | <b>–25</b> | _    | Hz/V    |
| Timing inputs (pins 5, 12, 15, 18) (Fig. 3)                                               | •                                     |      |            |      |         |
| Input voltage LOW                                                                         | VIL                                   | -    | -          | 8,0  | V       |
| Input voltage HIGH                                                                        | $v_{IH}$                              | 2    |            | ٧p   | V       |
| Input current LOW (d.c.); V <sub>I</sub> = 0 V                                            | l <sub>IL</sub>                       | _    | -          | 100  | μΑ      |
| Input current HIGH (d.c.); V <sub>I</sub> = 12 V                                          | lін                                   | _    | -          | 100  | μΑ      |
| Input capacitance                                                                         | Cl                                    | _    | _          | 10   | рF      |
| Input rise and fall times                                                                 | t <sub>r</sub> , t <sub>f</sub>       | -    | -          | 200  | ns      |
| Colour code inputs (pins 1, 2, 3, 4) (note 6)                                             |                                       |      |            |      |         |
| Input voltage LOW                                                                         | VIL                                   |      | -          | 0,8  | V       |
| Input voltage HIGH                                                                        | VIH                                   | 2    | -          | Vp   | V       |
| Input current LOW (d.c.); V <sub>1</sub> = 0 V                                            | ԿL                                    |      | -          | 100  | μΑ      |
| Input current HIGH (d.c.); V <sub>I</sub> = 12 V                                          | ¹ıн                                   | _    | -          | 100  | $\mu$ A |
| Input capacitance                                                                         | Cl                                    | _    | -          | 10   | рF      |
|                                                                                           |                                       |      | 1 1        |      |         |



| CHARACTERISTICS (continued)                                                     |                                        |                   |              | 1          |
|---------------------------------------------------------------------------------|----------------------------------------|-------------------|--------------|------------|
| Composite video output (pin 8) (note 5, Table 1)                                | min.                                   | typ.              | max.         |            |
| Output voltage (peak-to-peak value) sync tip to white                           | V <sub>8-16(p-p)</sub>                 |                   | 3            | _ V        |
| Residual chroma voltage on white (r.m.s. value) (4,43 MHz)                      | V <sub>8-16(rms)</sub>                 | -                 | 30           | _ mV       |
| Sync tip d.c. levels for $V_{9-16} = 12 \text{ V}$ for $V_{9-16} < 9 \text{ V}$ | V <sub>8-16</sub><br>V <sub>8-16</sub> | <del>-</del><br>- | 5,1<br>2,6   | - V<br>- V |
| D.C. output adjustment (pin 9)                                                  |                                        |                   |              |            |
| D.C. adjustment voltage range where $\Delta V_{8-16} = \Delta V_{9-16}$         | V <sub>9-16</sub>                      | 9,5               | _            | 12 V       |
| Applied voltages to guarantee<br>75% colour bars<br>95% colour bars             | V <sub>9-16</sub><br>V <sub>9-16</sub> | _ <b>4</b><br>_   | <br> -<br> - | - V        |
| Chroma band limiting (pin 11)                                                   |                                        |                   |              |            |
| Internal impedance at pin 11                                                    | Z <sub>i</sub>                         | _                 | 1,5          | – kΩ       |

#### Notes

- 1. This circuit assumes capacitive coupling to the N-MOS games IC (see Fig. 5).
- 2. The integrated circuit gates the CBF and CSYNC signals to provide a 'frame offset' which lengthens two clock periods by 56 ns every field. This provides a subcarrier/line frequency relationship of f<sub>SC</sub> = 283% f<sub>I</sub> + 25 Hz which gives an optimum picture response.
- 3. These figures hold for a typical quartz crystal as specified below:

Crystal catalogue no. 4322 143 04051, used in series with 20 pF trimmer capacitance (C<sub>I</sub>).

motional resistance (R1): typ. 15  $\Omega$ ; max. 60  $\Omega$ 

static capacitance (CO): typ. 5 pF; max. 6 pF.

- 4. These figures exclude the temperature dependence of the crystal and load capacitance (C<sub>1</sub>).
- 5. The chroma/luminance phase inequality can be compensated by an external delay line connected between pins 6 and 7 (see Fig. 8).

For measurements on the composite video output use the circuit as shown in Fig. 7.

6. To generate standard colour bar signals, pin 1 must be grounded externally.

#### APPLICATION INFORMATION

The function is described against the corresponding pin number

1. Inverting logic input

When this pin is connected to ground, the logic inputs on pins 2, 3 and 4 are decoded as R, G and B respectively and the chrominance signal at the output is at its full amplitude. If this pin is taken HIGH (> 2 V) the logic inputs are decoded as  $\overline{R}$ ,  $\overline{G}$  and  $\overline{B}$  and the chrominance signal is reduced to half its full amplitude (see Table 1).

- 2, 3, 4. Red, green and blue logic inputs
- 5. Composite sync input

This pin requires a negative logic composite sync signal (CSYNC). The signal is also gated with CBF to control a frame offset phase adjustment for the 3,54 MHz clock (see pins 13 and 14).





### 6, 7. Luminance delay line

The combined luminance and sync signal appearing at pin 6 must be d.c. coupled to pin 7 via an appropriate luminance delay line or resistor network. The resistors must have a tolerance of  $\pm$  5% (see Fig. 7).

## 8. Composite video output

The output is internally buffered by an emitter follower stage giving a nominal output voltage of 3 V sync-white. The d.c. level is temperature compensated and can be continuously adjusted over a nominally 2,5 V range via an input on pin 9.

#### 9. D.C. adjustment and colour bar switch

This pin provides the dual function of d.c. level adjustment for the composite video output stage and colour bar standard selection. An adjustment of  $V_{9-16}$  from 9,5 V to 12 V will cause a corresponding change of output sync tip level from 3 V to 5,5 V (nominal values).

With Vg.16  $\geqslant$  4 V the luminance levels are set to give 75% (E.B.U.) colour signals when using the RGB inputs with pin 1 grounded. With Vg.16  $\leqslant$  3 V the output levels will be changed to give 95% (B.B.C.) colour signals (see Table 1). Thus d.c. adjustment can only be obtained with 75% colours.

## 10. Supply voltage (+ 12 V)

## 11. Chroma band limiting

This pin is connected internally to the chrominance summing junction and may be used to limit the bandwidth of the chroma signal by connecting it to a 4,43 MHz tuned filter via a blocking capacitor. The internal impedance is nominally 1,5 k $\Omega$ . If a filter is used at this point, then the delay of the chroma signals must be compensated by an appropriate luminance delay line between pins 6 and 7.

### 12. PAL switch

This pin requires a logic signal at half line frequency to control the phase of the (R-Y) modulator and the burst signal.

#### 13, 14. 8,86 MHz crystal

An 8,867238 MHz crystal in series with a trimmer capacitor is connected between these pins to form part of an oscillator. The output of the oscillator is divided to provide the four subcarrier phases required in the encoder.

The 8,86 MHz signal is also divided by 2½ to give a 3,54 MHz clock input to the 2621 sync generator IC. A phase correction is made after every field to ensure the correct subcarrier to line frequency relationship.

#### Colour burst flag

This pin requires a positive logic signal to enable the colour burst encoder.

#### Ground (0 V)

## 17. Clock output

The 3.54 MHz clock signal from this pin must be a.c. coupled to the 2621 sync generator IC.

#### Composite blanking

This pin requires a positive logic composite blanking signal. The colour logic inputs at pins 1 to 4 are gated to logic '0' when this input is HIGH.



# **APPLICATION INFORMATION (continued)**

Table 1. Logic inputs and composite video output

|    |       | inpu       | ıts · |       |         | nom  |                                               |       |                                            | outputs   |                                        |  |  |
|----|-------|------------|-------|-------|---------|------|-----------------------------------------------|-------|--------------------------------------------|-----------|----------------------------------------|--|--|
|    | pin 2 | pin 3<br>G | pin 4 | pin 1 | colour  |      | V <sub>9-16</sub> ≥4 V   V <sub>9-16</sub> ≤3 |       | luminance<br>V <sub>9-16</sub> ≤3 V<br>(%) |           | chroma<br>amplitude<br>(% black-white) |  |  |
|    | ļ     |            |       |       | ļ       | 1707 |                                               | 1/0   | ,<br>                                      | (degrees) | (70 Black Wille)                       |  |  |
| 1  | 0     | 0          | 0     | 0     | black   | 0    | ပ                                             | 0     | w                                          |           | _                                      |  |  |
| 2  | 1     | 0          | 0     | 0     | red     | 22,5 | pa.                                           | 47,5  | ban                                        | 103       | ± 48                                   |  |  |
| 3  | 0     | 1          | O     | 0     | green   | 44   | ξ                                             | 69    | our                                        | 241       | ± 44                                   |  |  |
| 4  | 1     | 1          | 0     | 0     | yellow  | 66,5 | 00                                            | 91,5  | 03                                         | 167       | ± 33 .                                 |  |  |
| 5  | 0     | 0          | 1     | 0     | blue    | 8,5  | 75% (E.B.U.) cotour bars                      | 33,5  | 95% (B.B.C.) colour bars                   | 347       | ± 33                                   |  |  |
| 6  | 1     | 0          | 1     | 0     | magenta | 31   | ш<br>В                                        | 56    | B.B.                                       | 61        | ± 44                                   |  |  |
| 7  | 0     | 1          | 1     | 0     | cyan    | 52,5 | %                                             | 77',5 | %                                          | 283       | ± 48                                   |  |  |
| 8  | 1     | 1          | 1     | 0     | white   | 100  | 7                                             | 100   | 95                                         | -         | _                                      |  |  |
| 9  | 0     | 0          | 0     | 1     | grey    | 75   |                                               | 100   |                                            | _         | -                                      |  |  |
| 10 | 1     | 0          | 0     | 1     | cyan    | 52,5 |                                               | 77',5 |                                            | 283       | ± 24                                   |  |  |
| 11 | 0     | 1          | 0     | 1     | magenta | 31   |                                               | 56    |                                            | 61        | ± 22                                   |  |  |
| 12 | 1     | 1          | 0     | 1     | blue    | 8,5  |                                               | 33,5  |                                            | 347       | ± 17                                   |  |  |
| 13 | 0     | 0          | 1     | 1     | yellow  | 66,5 |                                               | 91,5  |                                            | 167       | ± 17                                   |  |  |
| 14 | 1     | 0          | 1     | 1     | green   | 44   |                                               | 69    |                                            | 241       | ± 22                                   |  |  |
| 15 | 0     | 1          | 1     | 1     | red     | 22,5 |                                               | 47,5  |                                            | 103       | ± 24                                   |  |  |
| 16 | 1     | 1          | 1     | 1     | black   | 0    |                                               | 0     |                                            |           |                                        |  |  |







Fig. 3 Timing diagram (signals supplied from sync generator IC).



Fig. 4 Safe operating area for load resistor (R<sub>L</sub>) at pin 8 as a function of sync tip d.c. position.



2,4 V (V<sub>OH</sub>)

0,8 V (V<sub>OL</sub>)

0 V

-0,7 V

restoration level

Fig. 6 Clock output waveform at pin 17 to the input of the 2621.



Fig. 7 Connections for pins 6 and 7 when no luminance delay line is used.





Fig. 8 Internal circuit details and typical external connections.

\_\_\_\_

# 18-LEAD DUAL IN-LINE; PLASTIC (SOT-102CS)







Positional accuracy.

(M) Maximum Material Condition.

(1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm.

(2) Lead spacing tolerances apply from seating plane to the line indicated.

Dimensions in mm

## SOLDERING

See next page.

#### SOLDERING

## 1. By hand

Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below  $300\,^{\circ}\text{C}$  it must not be in contact for more than 10 seconds; if between  $300\,^{\circ}\text{C}$  and  $400\,^{\circ}\text{C}$ , for not more than 5 seconds.

## 2. By dip or wave

The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

## 3. Repairing soldered joints

The same precautions and limits apply as in (1) above.

