# **SSD1322**

# Advance Information

480 x 128, Dot Matrix High Power OLED/PLED **Segment/Common Driver with Controller** 

This document contains information on a new product. Specifications and information herein are subject to change without notice.



# Appendix: IC Revision history of SSD1322 Specification

| Version |    | Change Items                                                                                          | <b>Effective Date</b> |
|---------|----|-------------------------------------------------------------------------------------------------------|-----------------------|
| 1.0     | 1. | Changed to Advance Information                                                                        | 23-Jul-08             |
|         | 2. | Revised the typo errors on commands BBh and BEh (Section 9)                                           |                       |
|         | 3. | Amended the default OSCFREQ[3:0] of command B3h from 1100b to 0101b                                   |                       |
|         |    | (Section 9)                                                                                           |                       |
|         | 4. | Updated the DC Characteristics table (Section 12)                                                     |                       |
|         | 5. | Updated the AC Characteristics table (Section 13)                                                     |                       |
|         | 6. | Revise Table 13-5 & Figure 13-4 (3 wire SPI)                                                          |                       |
| 1.1     | 1. | Updated the ordering P/N from SSD1322Z to SSD1322Z2 (P.7) and                                         | 10-Sep-08             |
|         |    | corresponding information (Section 5)                                                                 |                       |
|         | 2. | Updated the application examples (P.55, 56)                                                           |                       |
|         | 3. | Added SSD1322Z2 die tray information (Section 15.2)                                                   |                       |
| 1.2     | 1. | Revise typo in Section 3: No. of SPH from 4 to 5 (P.7)                                                | 13-Jul-10             |
|         | 2. | Revise die thickness tolerance from $\pm 25$ um to $\pm 15$ um on Table 3-1 (P.7) & Fig 5-1(P.9)      |                       |
|         | 3. | Added +/- 0.05mm tolerance for Die Size (after sawing) and revise bump size typo in Section 5 ( P.9 ) |                       |
|         | 4. | Update Table 3-2: SSD1322Z2 Bump Die Pad Coordinates (p.10)                                           |                       |
|         | 5. | Update Power On sequence (P.30)                                                                       |                       |
|         | 6. | Updated P/N from SSD1322Z to SSD1322Z2 in Fig 10-6 &10-7 (P.41)                                       |                       |
|         | 7. | Revised a typo on the command description of command ABh (P.45)                                       |                       |
|         | 8. | Add alignment mark detail of SSD1322UR1 in Fig 15-1 (P.57)                                            |                       |
|         | 9. | Revised declaimer (P.60)                                                                              |                       |
| 1.3     |    | P.9 Revise typo in Figure 5-1: SSD1322Z2 Die Drawing (Bump size)                                      | 18-Feb-11             |
|         |    | P.44 Revise typo for A4, A6 command                                                                   |                       |
|         | 3. | P.51-57 Revise Table 13-2, Table 13-3, Table 13-4, Table 13-5                                         |                       |

**SSD1322** Rev 1.3 P 2/64 Feb 2011 **Solomon Systech** 

# **CONTENTS**

| 1          | GENERAL DESCRIPTION                                          |    |
|------------|--------------------------------------------------------------|----|
| 2          | FEATURES                                                     | 7  |
| 3          | ORDERING INFORMATION                                         |    |
| 4          | BLOCK DIAGRAM                                                | 8  |
| 5          | DIE PAD FLOOR PLAN                                           | 9  |
| 6          | PIN ARRANGEMENT                                              | 13 |
| 6.1        | 1 SSD1322UR1 PIN ASSIGNMENT                                  | 13 |
| 7          | PIN DESCRIPTIONS                                             | 15 |
| 8          | FUNCTIONAL BLOCK DESCRIPTIONS                                | 18 |
| 8.1        | 1 MCU Interface                                              | 18 |
| 8.         | 8.1.1 MCU Parallel 6800-series Interface                     |    |
| 8.         | 8.1.2 MCU Parallel 8080-series Interface                     |    |
| 8.         | 8.1.3 MCU Serial Interface (4-wire SPI)                      | 20 |
| 8.         | 8.1.4 MCU Serial Interface (3-wire SPI)                      | 21 |
| 8.2        |                                                              |    |
| 8.3        |                                                              |    |
|            | 8.3.1 GDDRAM structure in Gray Scale mode                    |    |
|            | 8.3.2 Data bus to RAM mapping                                |    |
| 8.4        |                                                              |    |
| 8.5        |                                                              |    |
| 8.6        |                                                              |    |
| 8.7<br>8.8 |                                                              |    |
| 8.9        |                                                              |    |
| 8.1        | · ·                                                          |    |
|            |                                                              |    |
| 9          | COMMAND TABLE                                                |    |
| 10         | COMMAND                                                      |    |
|            | 10.1.1 Enable Gray Scale Table (00h)                         |    |
|            | 10.1.2 Set Column Address (15h)                              |    |
|            | 10.1.3 Write RAM Command (5Ch)                               |    |
|            | 10.1.4 Read RAM Command (5Dh)                                |    |
|            | 10.1.5 Set Row Address (75h)                                 |    |
|            | 10.1.6 Set Re-map & Dual COM Line Mode (A0h)                 |    |
|            | 10.1.7 Set Display Start Line (A1h)                          |    |
|            | 10.1.8 Set Display Offset (A2h)                              |    |
|            | 10.1.10 Enable Partial Display (A8h)                         |    |
|            | 10.1.11 Exit Partial Display (A9h)                           |    |
|            | 10.1.12 Set Function selection (ABh)                         |    |
|            | 10.1.13 Set Display ON/OFF (AEh / AFh)                       |    |
|            | 10.1.14 Set Phase Length (B1h)                               |    |
|            | 10.1.15 Set Front Clock Divider / Oscillator Frequency (B3h) |    |
|            | 10.1.16 Display Enhancement A (B4h)                          |    |
|            | 10.1.17 Set GPIO (B5h)                                       |    |
|            | 10.1.18 Set Second Pre-charge period (B6h)                   |    |
| 10         | 10.1.19 Set Gray Scale Table (B8h)                           |    |
| 10         | 10.1.20 Select Default Linear Gray Scale Table (B9h)         |    |
| 10         | 10.1.21 Set Pre-charge voltage (BBh)                         | 46 |
| 10         | 10.1.22 Set V <sub>COMH</sub> Voltage (BEh)                  | 47 |
| 10         | 10.1.23 Set Contrast Current (C1h)                           | 47 |

| 1.24 | Master Current Control (C/h)  |                                   |
|------|-------------------------------|-----------------------------------|
| 1.25 | Set Multiplex Ratio (CAh)     | 47                                |
| 1.26 | Display Enhancement B (D1h)   | 47                                |
| 1.27 | Set Command Lock (FDh)        | 47                                |
|      |                               |                                   |
| DC   | CHARACTERISTICS               | 49                                |
| AC   | CHARACTERISTICS               | 50                                |
| AP   | PLICATION EXAMPLES            | 59                                |
| PA   | CKAGE INFORMATION             | 61                                |
| S    | SD1322UR1 DETAIL DIMENSION    | 61                                |
| S    | SD1322Z2 DIE TRAY INFORMATION | 62                                |
|      | MA DC AC API PA               | 1.24 Master Current Control (C/h) |

**SSD1322** Rev 1.3 P 4/64 Feb 2011 **Solomon Systech** 

# **TABLES**

| II |
|----|
| 2  |
| 7  |
| 10 |
| 14 |
| 15 |
| 15 |
| 18 |
| 18 |
| 20 |
| 20 |
| 21 |
| 22 |
| 22 |
| 32 |
| 48 |
| 49 |
| 50 |
| 51 |
| 53 |
| 55 |
| 57 |
| 63 |
|    |

**SSD1322** Rev 1.3 P 5/64 Feb 2011 **Solomon Systech** 

# **FIGURES**

| Figure 4-1 : SSD1322 Block Diagram                                                                  | 8   |
|-----------------------------------------------------------------------------------------------------|-----|
| Figure 5-1: SSD1322Z2 Die Drawing                                                                   | 9   |
| FIGURE 5-2: SSD1322Z2 ALIGNMENT MARK DIMENSION                                                      | 9   |
| FIGURE 6-1: SSD1322UR1 PIN ASSIGNMENT                                                               | 13  |
| FIGURE 8-1: DATA READ BACK PROCEDURE - INSERTION OF DUMMY READ                                      | 19  |
| FIGURE 8-2: EXAMPLE OF WRITE PROCEDURE IN 8080 PARALLEL INTERFACE MODE                              | 19  |
| FIGURE 8-3: EXAMPLE OF READ PROCEDURE IN 8080 PARALLEL INTERFACE MODE                               |     |
| FIGURE 8-4 : DISPLAY DATA READ BACK PROCEDURE - INSERTION OF DUMMY READ                             | 20  |
| FIGURE 8-5 : WRITE PROCEDURE IN 4-WIRE SERIAL INTERFACE MODE                                        | 21  |
| FIGURE 8-6: WRITE PROCEDURE IN 3-WIRE SERIAL INTERFACE MODE                                         | 21  |
| Figure 8-7 : Oscillator Circuit                                                                     | 23  |
| FIGURE 8-8 : I <sub>ref</sub> Current Setting by Resistor Value                                     | 24  |
| FIGURE 8-9: SEGMENT AND COMMON DRIVER BLOCK DIAGRAM – SINGLE COM MODE                               | 25  |
| FIGURE 8-10: SEGMENT AND COMMON DRIVER BLOCK DIAGRAM – DUAL COM MODE                                | 26  |
| FIGURE 8-11 : SEGMENT AND COMMON DRIVER SIGNAL WAVEFORM                                             | 27  |
| FIGURE 8-12 : GRAY SCALE CONTROL BY PWM IN SEGMENT                                                  | 28  |
| FIGURE 8-13: RELATION BETWEEN GDDRAM CONTENT AND GRAY SCALE TABLE ENTRY (UNDER COMMAND B9H          |     |
| Enable Linear Gray Scale Table)                                                                     | 29  |
| FIGURE 8-14: THE POWER ON SEQUENCE.                                                                 |     |
| FIGURE 8-15: THE POWER OFF SEQUENCE                                                                 |     |
| FIGURE 8-16 $V_{CI}$ > 2.6 $V$ , $V_{DD}$ regulator enable pin connection scheme                    | 31  |
| Figure 8-17 $V_{\text{DD}}$ regulator disable pin connection scheme                                 |     |
| FIGURE 10-1: EXAMPLE OF COLUMN AND ROW ADDRESS POINTER MOVEMENT (GRAY SCALE MODE)                   |     |
| FIGURE 10-3: ADDRESS POINTER MOVEMENT OF HORIZONTAL ADDRESS INCREMENT MODE                          |     |
| FIGURE 10-4: ADDRESS POINTER MOVEMENT OF VERTICAL ADDRESS INCREMENT MODE                            | 39  |
| FIGURE 10-5: GDDRAM IN GRAY SCALE MODE WITH OR WITHOUT COLUMN ADDRESS (A[1]) & NIBBLE REMAPPING     |     |
| Figure 10-6 : COM Pins Hardware Configuration – 1 (MUX ratio: 128)                                  |     |
| Figure 10-7 : COM Pins Hardware Configuration – 2 (MUX ratio: 64)                                   |     |
| FIGURE 10-8 : EXAMPLE OF SET DISPLAY START LINE WITH NO REMAP                                       |     |
| FIGURE 10-9: EXAMPLE OF SET DISPLAY OFFSET WITH NO REMAP                                            |     |
| FIGURE 10-10 : EXAMPLE OF ENTIRE DISPLAY OFF                                                        |     |
| FIGURE 10-11 : EXAMPLE OF ENTIRE DISPLAY ON                                                         |     |
| FIGURE 10-12 : EXAMPLE OF NORMAL DISPLAY                                                            |     |
| FIGURE 10-13: EXAMPLE OF INVERSE DISPLAY                                                            |     |
| FIGURE 10-14: EXAMPLE OF PARTIAL MODE DISPLAY                                                       |     |
| FIGURE 10-15: EXAMPLE OF GAMMA CORRECTION BY GAMMA LOOK UP TABLE SETTING.                           |     |
| FIGURE 13-1: 6800-SERIES MCU PARALLEL INTERFACE CHARACTERISTICS                                     |     |
| FIGURE 13-2: 8080-SERIES MCU PARALLEL INTERFACE CHARACTERISTICS                                     |     |
| FIGURE 13-3 : SERIAL INTERFACE CHARACTERISTICS (4-WIRE SPI)                                         | 56  |
| FIGURE 13-4: SERIAL INTERFACE CHARACTERISTICS (3-WIRE SPI)                                          |     |
| Figure 14-1 : SSD1322 application example for 8-bit 6800-parallel interface mode (Internal regulati |     |
|                                                                                                     |     |
| FIGURE 14-2 : SSD1322 APPLICATION EXAMPLE FOR 8-BIT 6800-PARALLEL INTERFACE, DUAL COM MODE (INTERNA | 22, |
|                                                                                                     |     |
| FIGURE 15-1: SSD1322UR1 DETAIL DIMENSION                                                            |     |
| FIGURE 15-2: SSD1322Z2 DIE TRAY DRAWING                                                             | 62  |

**SSD1322** Rev 1.3 P 6/64 Feb 2011 **Solomon Systech** 

#### 1 GENERAL DESCRIPTION

SSD1322 is a single-chip CMOS OLED/PLED driver with controller for organic/polymer light emitting diode dot-matrix graphic display system. It consists of 480 segments and 128 commons. This IC is designed for Common Cathode type OLED/PLED panel.

SSD1322 displays data directly from its internal 480 x 128 x 4 bits Graphic Display Data RAM (GDDRAM). Data/Commands are sent from general MCU through the hardware selectable 6800-/8080-series compatible Parallel Interface or Serial Peripheral Interface. This driver IC has a 256 steps contrast control and can be widely used in many applications such as automotive and industrial control panel.

#### 2 FEATURES

- Resolution: 480 x 128 dot matrix panel
- Power supply

o  $V_{DD} = 2.4V - 2.6V$  (Core  $V_{DD}$  power supply, can be regulated from  $V_{CI}$ )

 $\begin{array}{lll} \circ & V_{DDIO} = 1.65 V - V_{CI} & (MCU \ interface \ logic \ level) \\ \circ & V_{CI} = 2.4 V - 3.5 V & (Low \ voltage \ power \ supply) \\ \circ & V_{CC} = 10.0 V - 20.0 V & (Panel \ driving \ power \ supply) \end{array}$ 

- When  $V_{CI}$  is lower than 2.6V,  $V_{DD}$  should be supplied by external power source
- For matrix display
  - o Segment maximum source current: 300uA
  - o Common maximum sink current: 80mA
  - o 256 step contrast brightness current control, 16 step master current control
- 16 gray scale levels supported by embedded 480 x 128 x 4 bit SRAM display buffer
- Selectable MCU Interfaces:
  - o 8-bit 6800/8080-series parallel interface
  - o 3/4-wire Serial Peripheral Interface
- Selectable Common current sinking mode:
  - Dual COM mode
  - o Single COM mode
- 8-bit programmable Gray Scale Look Up Table
- High Power Protection
- Programmable Frame Rate and Multiplexing Ratio
- Row re-mapping and Column re-mapping
- Sleep mode current <10uA with ram data kept
- Operating temperature range -40°C to 85°C.

#### 3 ORDERING INFORMATION

**Table 3-1: Ordering Information** 

| Ordering<br>Part Number | SEG | COM                 | Package<br>Form  | Reference   | Remark                                                                                                                                                                                                           |
|-------------------------|-----|---------------------|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSD1322Z2               | 480 | 128                 | Gold<br>bump Die | Page 9      | <ul> <li>Min SEG pitch: 25um</li> <li>Min COM pitch: 35um</li> <li>Die thickness: 300 +/- 15um</li> </ul>                                                                                                        |
| SSD1322UR1              | 256 | 64<br>(dual<br>COM) | COF              | Page 13, 61 | <ul> <li>70mm film, 5 SPH</li> <li>8-bit 80/68/SPI interfaces</li> <li>SEG, COM lead pitch 0.12mm x 0.999 = 0.11988mm</li> <li>Also support 128 MUX (single COM)</li> <li>Die thickness: 457 +/- 25um</li> </ul> |

## 4 BLOCK DIAGRAM

 $V_{\text{CI}}$ BGGND− V<sub>DD</sub>◀ V<sub>DD</sub> Regulator RES# Common Drivers COM126 COM124 CS#-D/C#-(even) R/W# (WR#) Gray Scale Decoder E(RD#) GDDRAM BS0 COM2 BS1-COM0MCU Interface D7**∢** D6 **←** D5 **←** D4**◆** Segment Drivers D3◆ SEG0 D2**◆** SEG1 D1 **◆** D0**◆**  $\begin{matrix} V_{DDIO} \\ V_{CC} \\ V_{CI} \end{matrix}$ SEG478 SEG479  $V_{DD1} V_{SS}$  $\begin{matrix} V_{LSS} \\ V_{SL} \end{matrix}$ SEG/COM Driving Block Common Drivers COM1 Display Timing Generator Oscillator (ppo) COM3 GPIO0 ← GPIO1 ← Command Decoder COM125 COM127  $\frac{\mathrm{CL}}{\mathrm{CLS}} \stackrel{\blacktriangleleft}{-}$ DOF# FR M/S#  $V_{COMH}$  $I_{\rm REF}$ 

Figure 4-1: SSD1322 Block Diagram

**SSD1322** Rev 1.3 P 8/64 Feb 2011 **Solomon Systech** 

# 5 DIE PAD FLOOR PLAN

Figure 5-1: SSD1322Z2 Die Drawing



| Die size          | $12.4 \text{ mm} \pm 0.05 \text{mm} \text{ x } 1.53 \text{ mm} \pm 0.05 \text{mm}$ |
|-------------------|------------------------------------------------------------------------------------|
| Die thickness     | 300 +/- 15um                                                                       |
| Min I/O pad pitch | 70um                                                                               |
| Min SEG pad pitch | 25um                                                                               |
| Min COM pad pitch | 35um                                                                               |
| Bump height       | Nominal 15um                                                                       |

| Bump size        |       |       |
|------------------|-------|-------|
| Pad#             | X[um] | Y[um] |
| 1-48, 146-193    | 23    | 70    |
| 195-216, 706-727 | 70    | 23    |
| 49-145           | 45    | 90    |
| 194, 728         | 70    | 49    |
| 217, 705         | 50    | 50    |
| 218, 704         | 50    | 96    |
| 219-703          | 16    | 96    |

| Alignment<br>mark | Position           | Size        |
|-------------------|--------------------|-------------|
| + shape           | (5583.95,200.78)   | 75um x 75um |
| + shape           | (-5634.61,-309.88) | 75um x 75um |
| SSL Logo          | (-5682.11,-258.98) | -           |

(For details dimension please see Figure 5-2)



Figure 5-2: SSD1322Z2 alignment mark dimension



**SSD1322** Rev 1.3 P 9/64 Feb 2011 **Solomon Systech** 

Table 5-1: SSD1322Z2 Bump Die Pad Coordinates

| Pad no.              | Pin name         | X-pos                | Y-pos              |
|----------------------|------------------|----------------------|--------------------|
| 1                    | VLSS             | -5833.06             | -664.06            |
| 2                    | VLSS             | -5798.06             | -664.06            |
| 3                    | COM84            | -5758.06             | -664.06            |
| 5                    | COM85<br>COM86   | -5723.06<br>-5688.06 | -664.06<br>-664.06 |
| 6                    | COM87            | -5653.06             | -664.06            |
| 7                    | COM88            | -5618.06             | -664.06            |
| 8                    | COM89            | -5583.06             | -664.06            |
| 9                    | COM90            | -5548.06             | -664.06            |
| 10                   | COM91            | -5513.06             | -664.06            |
| 11                   | COM92            | -5478.06             | -664.06            |
| 12                   | COM93            | -5443.06             | -664.06            |
| 13                   | COM94<br>COM95   | -5408.06<br>-5373.06 | -664.06            |
| 14<br>15             | COM95<br>COM96   | -5373.06             | -664.06<br>-664.06 |
| 16                   | COM97            | -5303.06             | -664.06            |
| 17                   | COM98            | -5268.06             | -664.06            |
| 18                   | COM99            | -5233.06             | -664.06            |
| 19                   | COM100           | -5198.06             | -664.06            |
| 20                   | COM101           | -5163.06             | -664.06            |
| 21                   | COM102           | -5128.06             | -664.06            |
| 22                   | COM103           | -5093.06             | -664.06            |
| 23                   | COM104           | -5058.06             | -664.06            |
| 24                   | COM105<br>COM106 | -5023.06<br>-4988.06 | -664.06<br>-664.06 |
| 25<br>26             | COM106<br>COM107 | -4988.06<br>-4953.06 | -664.06            |
| 27                   | COM107<br>COM108 | -4933.06             | -664.06            |
| 28                   | COM109           | -4883.06             | -664.06            |
| 29                   | COM110           | -4848.06             | -664.06            |
| 30                   | COM111           | -4813.06             | -664.06            |
| 31                   | COM112           | -4778.06             | -664.06            |
| 32                   | COM113           | -4743.06             | -664.06            |
| 33                   | COM114           | -4708.06             | -664.06            |
| 34                   | COM115           | -4673.06             | -664.06            |
| 35                   | COM116           | -4638.06             | -664.06            |
| 36<br>37             | COM117<br>COM118 | -4603.06<br>-4568.06 | -664.06<br>-664.06 |
| 38                   | COM119           | -4533.06             | -664.06            |
| 39                   | COM120           | -4498.06             | -664.06            |
| 40                   | COM121           | -4463.06             | -664.06            |
| 41                   | COM122           | -4428.06             | -664.06            |
| 42                   | COM123           | -4393.06             | -664.06            |
| 43                   | COM124           | -4358.06             | -664.06            |
| 44                   | COM125           | -4323.06             | -664.06            |
| 45                   | COM126           | -4288.06             | -664.06            |
| 46<br>47             | COM127<br>VLSS   | -4253.06<br>-4218.06 | -664.06            |
| 48                   | VLSS             | -4183.06             | -664.06            |
| 49                   | VSS              | -4033.06             | -654.15            |
| 50                   | VSS              | -3963.06             | -654.15            |
| 51                   | VCC              | -3874.06             | -654.15            |
| 52                   | VCC              | -3804.06             | -654.15            |
| 53                   | VCOMH            | -3697.06             | -654.15            |
| 54                   | VCOMH            | -3627.06             | -654.15            |
| 55<br>56             | VLSS<br>VLSS     | -3557.06             | -654.15            |
| 56<br>57             | VLSS             | -3487.06<br>-3417.06 | -654.15<br>-654.15 |
| 58                   | VSS              | -3347.06             | -654.15            |
| 59                   | VSL              | -3277.06             | -654.15            |
| 60                   | VSL              | -3207.06             | -654.15            |
| 61                   | VCI              | -3137.06             | -654.15            |
| 62                   | VCI              | -3067.06             | -654.15            |
| 63                   | VDD1             | -2914.06             | -654.15            |
| 64                   | VDD1             | -2844.06             | -654.15            |
| 65                   | VDD              | -2746.06<br>2676.06  | -654.15            |
| 66<br>67             | VDD<br>VDD       | -2676.06<br>-2606.06 | -654.15<br>-654.15 |
| 68                   | VDDIO            | -2453.06             | -654.15            |
| 69                   | VDDIO            | -2383.06             | -654.15            |
| 70                   | VDD              | -2313.06             | -654.15            |
| 71                   | VLSS             | -2243.06             | -654.15            |
| 72                   | GPIO0            | -2151.06             | -654.15            |
|                      | GPIO1            | -2065.06             | -654.15            |
| 73                   |                  | -1973.06             | -654.15            |
| 74                   | IREF             | 40000                |                    |
| 74<br>75             | FR               | -1881.06             | -654.15            |
| 74<br>75<br>76       | FR<br>CL         | -1795.06             | -654.15            |
| 74<br>75<br>76<br>77 | FR<br>CL<br>VSS  | -1795.06<br>-1703.06 | -654.15<br>-654.15 |
| 74<br>75<br>76       | FR<br>CL         | -1795.06             | -654.15            |

| 1 able 5-1: SSD1322ZZ Bumj |                 |                    |                    |  |  |
|----------------------------|-----------------|--------------------|--------------------|--|--|
| Pad no.                    | Pin name        | X-pos              | Y-pos              |  |  |
| 81                         | RES#            | -1381.06           | -654.15            |  |  |
| 82                         | CS#             | -1311.06           | -654.15            |  |  |
| 83                         | D/C#            | -1241.06           | -654.15            |  |  |
| 84                         | VSS             | -1171.06           | -654.15            |  |  |
| 85                         | BS1             | -1101.06           | -654.15            |  |  |
| 86                         | VDDIO           | -1031.06           | -654.15            |  |  |
| 87                         | BS0             | -961.06            | -654.15            |  |  |
| 88                         | VSS             | -891.06            | -654.15            |  |  |
| 89                         | R/W#(WR#)       | -821.06            | -654.15            |  |  |
| 90<br>91                   | E(RD#)<br>VDDIO | -751.06            | -654.15            |  |  |
| 91                         | VDDIO<br>VDD1   | -681.06<br>-528.06 | -654.15<br>-654.15 |  |  |
| 93                         | VDD1            | -458.06            | -654.15            |  |  |
| 94                         | VDD1            | -388.06            | -654.15            |  |  |
| 95                         | VDD             | -290.06            | -654.15            |  |  |
| 96                         | VDD             | -220.06            | -654.15            |  |  |
| 97                         | VDD             | -150.06            | -654.15            |  |  |
| 98                         | NC              | -36.06             | -654.15            |  |  |
| 99                         | NC              | 33.94              | -654.15            |  |  |
| 100                        | NC              | 103.94             | -654.15            |  |  |
| 101                        | VCI             | 217.94             | -654.15            |  |  |
| 102                        | D0              | 309.94             | -654.15            |  |  |
| 103                        | D1              | 395.94             | -654.15            |  |  |
| 104                        | D2              | 505.94             | -654.15            |  |  |
| 105                        | D3              | 591.94             | -654.15            |  |  |
| 106                        | D4              | 701.94             | -654.15            |  |  |
| 107                        | D5              | 787.94             | -654.15            |  |  |
| 108                        | D6              | 897.94<br>983.94   | -654.15<br>-654.15 |  |  |
| 109<br>110                 | D7<br>DN0       | 1093.94            | -654.15<br>-654.15 |  |  |
| 110                        | DN0<br>DN1      | 1179.94            | -654.15<br>-654.15 |  |  |
| 111                        | DN1<br>DN2      | 1289.94            | -654.15            |  |  |
| 113                        | DN2<br>DN3      | 1375.94            | -654.15            |  |  |
| 114                        | DN4             | 1485.94            | -654.15            |  |  |
| 115                        | DN5             | 1571.94            | -654.15            |  |  |
| 116                        | DN6             | 1681.94            | -654.15            |  |  |
| 117                        | DN7             | 1767.94            | -654.15            |  |  |
| 118                        | DN8             | 1877.94            | -654.15            |  |  |
| 119                        | DN9             | 1963.94            | -654.15            |  |  |
| 120                        | VSS             | 2055.94            | -654.15            |  |  |
| 121                        | BGGND           | 2125.94            | -654.15            |  |  |
| 122                        | MS              | 2195.94            | -654.15            |  |  |
| 123                        | CLS             | 2265.94            | -654.15            |  |  |
| 124                        | VSL             | 2335.94            | -654.15            |  |  |
| 125                        | VSL             | 2405.94            | -654.15            |  |  |
| 126                        | VCI             | 2475.94            | -654.15            |  |  |
| 127                        | VDDIO           | 2628.94            | -654.15            |  |  |
| 128<br>129                 | VDDIO<br>VDD    | 2698.94<br>2768.94 | -654.15<br>-654.15 |  |  |
| 130                        | NC NC           | 2878.94            | -654.15            |  |  |
| 131                        | VSS             | 2948.94            | -654.15            |  |  |
| 132                        | VSS             | 3018.94            | -654.15            |  |  |
| 133                        | VLSS            | 3088.94            | -654.15            |  |  |
| 134                        | VLSS            | 3158.94            | -654.15            |  |  |
| 135                        | VCOMH           | 3228.94            | -654.15            |  |  |
| 136                        | VCOMH           | 3298.94            | -654.15            |  |  |
| 137                        | VCC             | 3405.94            | -654.15            |  |  |
| 138                        | VCC             | 3475.94            | -654.15            |  |  |
| 139                        | VSS             | 3572.94            | -654.15            |  |  |
| 140                        | VSS             | 3642.94            | -654.15            |  |  |
| 141                        | VSS             | 3712.94            | -654.15            |  |  |
| 142                        | VSS             | 3782.94            | -654.15            |  |  |
| 143                        | VSS             | 3852.94            | -654.15            |  |  |
| 144                        | VSS             | 3922.94            | -654.15            |  |  |
| 145                        | VSS             | 3992.94            | -654.15            |  |  |
| 146                        | VLSS            | 4183.06            | -664.06            |  |  |
| 147                        | VLSS            | 4218.06            | -664.06            |  |  |
| 148                        | COM63           | 4253.06            | -664.06            |  |  |
| 149                        | COM62           | 4288.06            | -664.06            |  |  |
| 150                        | COM60           | 4323.06            | -664.06            |  |  |
| 151                        | COM50           | 4358.06            | -664.06            |  |  |
| 152                        | COM59           | 4393.06            | -664.06            |  |  |
| 153<br>154                 | COM58<br>COM57  | 4428.06<br>4463.06 | -664.06<br>-664.06 |  |  |
| 155                        | COM57           | 4498.06            | -664.06            |  |  |
| 156                        | COM56<br>COM55  | 4533.06            | -664.06            |  |  |
| 157                        | COM54           | 4568.06            | -664.06            |  |  |
| 158                        | COM53           | 4603.06            | -664.06            |  |  |
| 159                        | COM52           | 4638.06            | -664.06            |  |  |
| 160                        | COM51           | 4673.06            | -664.06            |  |  |
|                            |                 |                    |                    |  |  |

| le Pad Coordinates |                |              |                    |  |  |
|--------------------|----------------|--------------|--------------------|--|--|
| Pad no.            | Pin name       | X-pos        | Y-pos              |  |  |
| 161                | COM50          | 4708.06      | -664.06            |  |  |
| 162                | COM49          | 4743.06      | -664.06            |  |  |
| 163                | COM48          | 4778.06      | -664.06            |  |  |
| 164                | COM47          | 4813.06      | -664.06            |  |  |
| 165                | COM46          | 4848.06      | -664.06            |  |  |
| 166                | COM45          | 4883.06      | -664.06            |  |  |
| 167                | COM44          | 4918.06      | -664.06            |  |  |
| 168                | COM43          | 4953.06      | -664.06            |  |  |
| 169                | COM42          | 4988.06      | -664.06            |  |  |
| 170                | COM41          | 5023.06      | -664.06            |  |  |
| 171                | COM40          | 5058.06      | -664.06            |  |  |
| 172                | COM39          | 5093.06      | -664.06            |  |  |
| 173                | COM38          | 5128.06      | -664.06            |  |  |
| 174                | COM37          | 5163.06      | -664.06            |  |  |
| 175                | COM36          | 5198.06      | -664.06            |  |  |
| 176                | COM35          | 5233.06      | -664.06            |  |  |
| 177                | COM34          | 5268.06      | -664.06            |  |  |
| 178                | COM33          | 5303.06      | -664.06            |  |  |
| 179                | COM33          | 5338.06      | -664.06            |  |  |
|                    |                |              |                    |  |  |
| 180                | COM31          | 5373.06      | -664.06            |  |  |
| 181                | COM30          | 5408.06      | -664.06            |  |  |
| 182                | COM29          | 5443.06      | -664.06            |  |  |
| 183                | COM28          | 5478.06      | -664.06            |  |  |
| 184                | COM27          | 5513.06      | -664.06            |  |  |
| 185                | COM26          | 5548.06      | -664.06            |  |  |
| 186                | COM25          | 5583.06      | -664.06            |  |  |
| 187                | COM24          | 5618.06      | -664.06            |  |  |
| 188                | COM23          | 5653.06      | -664.06            |  |  |
| 189                | COM22          | 5688.06      | -664.06            |  |  |
| 190                | COM21          | 5723.06      | -664.06            |  |  |
| 191                | COM20          | 5758.06      | -664.06            |  |  |
| 192                | VLSS           | 5793.06      | -664.06            |  |  |
| 193                | VLSS           | 5828.06      | -664.06            |  |  |
| 194                | VLSS           | 6087.34      | -674.56            |  |  |
| 195                | COM19          | 6087.34      | -627.06            |  |  |
| 196                | COM18          | 6087.34      | -592.06            |  |  |
| 197                | COM17          | 6087.34      | -557.06            |  |  |
| 198                | COM16          | 6087.34      | -522.06            |  |  |
| 199                | COM15          | 6087.34      | -487.06            |  |  |
| 200                | COM14          | 6087.34      | -452.06            |  |  |
| 201                | COM13          | 6087.34      | -417.06            |  |  |
| 202                | COM13          | 6087.34      | -382.06            |  |  |
| 203                | COM12          | 6087.34      | -347.06            |  |  |
|                    |                |              |                    |  |  |
| 204                | COM10<br>COM9  | 6087.34      | -312.06<br>-277.06 |  |  |
| 205                |                | 6087.34      |                    |  |  |
| 206                | COM8           | 6087.34      | -242.06<br>-207.06 |  |  |
| 207                | COM7           |              |                    |  |  |
| 208                | COM6           | 6087.34      | -172.06            |  |  |
| 209                | COM5           | 6087.34      | -137.06            |  |  |
| 210                | COM4           | 6087.34      | -102.06            |  |  |
| 211                | COM3           | 6087.34      | -67.06             |  |  |
| 212                | COM2           | 6087.34      | -32.06             |  |  |
| 213                | COM1           | 6087.34      | 2.94               |  |  |
| 214                | COM0           | 6087.34      | 37.94              |  |  |
| 215                | VLSS           | 6087.34      | 72.94              |  |  |
| 216                | VLSS           | 6087.34      | 107.94             |  |  |
| 217                | VSL            | 6097.34      | 311.09             |  |  |
| 218                | VCC            | 6097.34      | 687.81             |  |  |
| 219                | SEG0           | 6050         | 687.81             |  |  |
| 220                | SEG1           | 6025         | 687.81             |  |  |
| 221                | SEG2           | 6000         | 687.81             |  |  |
| 222                | SEG3           | 5975         | 687.81             |  |  |
| 223                | SEG4           | 5950         | 687.81             |  |  |
| 224                | SEG5           | 5925         | 687.81             |  |  |
| 225                | SEG6           | 5900         | 687.81             |  |  |
| 226                | SEG7           | 5875         | 687.81             |  |  |
| 227                | SEG8           | 5850         | 687.81             |  |  |
| 228                | SEG9           | 5825         | 687.81             |  |  |
| 229                | SEG10          | 5800         | 687.81             |  |  |
| 230                | SEG11          | 5775         | 687.81             |  |  |
| 231                | SEG11          | 5750         | 687.81             |  |  |
|                    |                |              |                    |  |  |
| 232                | SEG14          | 5725<br>5700 | 687.81             |  |  |
| 233                | SEG14          | 5700         | 687.81             |  |  |
| 234                | SEG15          | 5675         | 687.81             |  |  |
| 235                | SEG16          | 5650         | 687.81             |  |  |
| 236                | SEG17          | 5625         | 687.81             |  |  |
| 237                | SEG18          | 5600         | 687.81             |  |  |
| 238                | SEG19          | 5575         | 687.81             |  |  |
|                    | CEC20          | 5550         | 607 01             |  |  |
| 239                | SEG20<br>SEG21 | 5525         | 687.81<br>687.81   |  |  |

| Pad no.    | Pin name       | X-pos        | Y-pos            |  |  |
|------------|----------------|--------------|------------------|--|--|
| 241        | SEG22          | 5500         | 687.81           |  |  |
| 242        | SEG23          | 5475         | 687.81           |  |  |
| 243        | SEG24          | 5450         | 687.81           |  |  |
| 244        | SEG25          | 5425         | 687.81           |  |  |
| 245        | SEG26          | 5400         | 687.81           |  |  |
| 246<br>247 | SEG27          | 5375<br>5350 | 687.81           |  |  |
|            | SEG28          |              | 687.81           |  |  |
| 248<br>249 | SEG29<br>SEG30 | 5325<br>5300 | 687.81<br>687.81 |  |  |
| 250        | SEG30<br>SEG31 | 5275         | 687.81           |  |  |
| 251        | SEG32          | 5250         | 687.81           |  |  |
| 252        | SEG32<br>SEG33 | 5225         | 687.81           |  |  |
| 253        | SEG33          | 5200         | 687.81           |  |  |
| 254        | SEG35          | 5175         | 687.81           |  |  |
| 255        | SEG36          | 5150         | 687.81           |  |  |
| 256        | SEG37          | 5125         | 687.81           |  |  |
| 257        | SEG38          | 5100         | 687.81           |  |  |
| 258        | SEG39          | 5075         | 687.81           |  |  |
| 259        | SEG40          | 5050         | 687.81           |  |  |
| 260        | SEG41          | 5025         | 687.81           |  |  |
| 261        | SEG42          | 5000         | 687.81           |  |  |
| 262        | SEG43          | 4975         | 687.81           |  |  |
| 263        | SEG44          | 4950         | 687.81           |  |  |
| 264        | SEG45          | 4925         | 687.81           |  |  |
| 265        | SEG46          | 4900         | 687.81           |  |  |
| 266        | SEG47          | 4875         | 687.81           |  |  |
| 267        | SEG48          | 4850         | 687.81           |  |  |
| 268        | SEG49          | 4825         | 687.81           |  |  |
| 269        | SEG50          | 4800         | 687.81           |  |  |
| 270        | SEG51          | 4775         | 687.81           |  |  |
| 271        | SEG52          | 4750         | 687.81           |  |  |
| 272        | SEG53          | 4725         | 687.81           |  |  |
| 273        | SEG54          | 4700         | 687.81           |  |  |
| 274        | SEG55          | 4675         | 687.81           |  |  |
| 275        | SEG56          | 4650         | 687.81           |  |  |
| 276        | SEG57          | 4625         | 687.81           |  |  |
| 277        | SEG58          | 4600         | 687.81           |  |  |
| 278        | SEG59          | 4575         | 687.81           |  |  |
| 279        | SEG60          | 4550         | 687.81           |  |  |
| 280        | SEG61          | 4525         | 687.81           |  |  |
| 281        | SEG62          | 4500         | 687.81           |  |  |
| 282        | SEG63          | 4475         | 687.81           |  |  |
| 283<br>284 | SEG64          | 4450<br>4425 | 687.81           |  |  |
| 284        | SEG65<br>SEG66 | 4423         | 687.81<br>687.81 |  |  |
| 286        | SEG67          | 4375         | 687.81           |  |  |
| 287        | SEG68          | 4373         | 687.81           |  |  |
| 288        | SEG69          | 4325         | 687.81           |  |  |
| 289        | SEG70          | 4300         | 687.81           |  |  |
| 290        | SEG71          | 4275         | 687.81           |  |  |
| 291        | SEG72          | 4250         | 687.81           |  |  |
| 292        | SEG73          | 4225         | 687.81           |  |  |
| 293        | SEG74          | 4200         | 687.81           |  |  |
| 294        | SEG75          | 4175         | 687.81           |  |  |
| 295        | SEG76          | 4150         | 687.81           |  |  |
| 296        | SEG77          | 4125         | 687.81           |  |  |
| 297        | SEG78          | 4100         | 687.81           |  |  |
| 298        | SEG79          | 4075         | 687.81           |  |  |
| 299        | SEG80          | 4050         | 687.81           |  |  |
| 300        | SEG81          | 4025         | 687.81           |  |  |
| 301        | SEG82          | 4000         | 687.81           |  |  |
| 302        | SEG83          | 3975         | 687.81           |  |  |
| 303        | SEG84          | 3950         | 687.81           |  |  |
| 304        | SEG85          | 3925         | 687.81           |  |  |
| 305        | SEG86          | 3900         | 687.81           |  |  |
| 306        | SEG87          | 3875         | 687.81           |  |  |
| 307        | SEG88          | 3850         | 687.81           |  |  |
| 308        | SEG89          | 3825         | 687.81           |  |  |
| 309<br>310 | SEG90<br>SEG91 | 3800<br>3775 | 687.81<br>687.81 |  |  |
| 311        | SEG91<br>SEG92 | 3750         | 687.81           |  |  |
| 311        | SEG92<br>SEG93 | 3725         | 687.81           |  |  |
| 313        | SEG93<br>SEG94 | 3700         | 687.81           |  |  |
| 314        | SEG94<br>SEG95 | 3675         | 687.81           |  |  |
| 315        | SEG96          | 3650         | 687.81           |  |  |
| 316        | SEG97          | 3625         | 687.81           |  |  |
| 317        | SEG98          | 3600         | 687.81           |  |  |
| 318        | SEG99          | 3575         | 687.81           |  |  |
| 319        | SEG100         | 3550         | 687.81           |  |  |
| 320        | SEG101         | 3525         | 687.81           |  |  |
|            |                |              |                  |  |  |

**SSD1322** Rev 1.3 P 10/64 Feb 2011 **Solomon Systech** 

| Pod no     | Din nama           | V.noo         | V.noo            |
|------------|--------------------|---------------|------------------|
| Pad no.    | Pin name<br>SEG102 | X-pos<br>3500 | Y-pos<br>687.81  |
| 322        | SEG102<br>SEG103   | 3475          | 687.81           |
| 323        | SEG103             | 3450          | 687.81           |
| 324        | SEG105             | 3425          | 687.81           |
| 325        | SEG106             | 3400          | 687.81           |
| 326        | SEG107             | 3375          | 687.81           |
| 327        | SEG108             | 3350          | 687.81           |
| 328        | SEG109             | 3325          | 687.81           |
| 329        | SEG110             | 3300          | 687.81           |
| 330        | SEG111             | 3275          | 687.81           |
| 331        | SEG112             | 3250          | 687.81           |
| 332        | SEG113             | 3225          | 687.81           |
| 333        | SEG114             | 3200          | 687.81           |
| 334        | SEG115             | 3175          | 687.81           |
| 335        | SEG116             | 3150          | 687.81           |
| 336        | SEG117             | 3125          | 687.81           |
| 337        | SEG118             | 3100          | 687.81           |
| 338        | SEG119             | 3075          | 687.81           |
| 339<br>340 | SEG120             | 3050          | 687.81<br>687.81 |
| 341        | SEG121<br>SEG122   | 3025<br>3000  | 687.81           |
| 342        | SEG122             | 2975          | 687.81           |
| 343        | SEG123<br>SEG124   | 2950          | 687.81           |
| 344        | SEG124<br>SEG125   | 2925          | 687.81           |
| 345        | SEG125             | 2900          | 687.81           |
| 346        | SEG127             | 2875          | 687.81           |
| 347        | SEG128             | 2850          | 687.81           |
| 348        | SEG129             | 2825          | 687.81           |
| 349        | SEG130             | 2800          | 687.81           |
| 350        | SEG131             | 2775          | 687.81           |
| 351        | SEG132             | 2750          | 687.81           |
| 352        | SEG133             | 2725          | 687.81           |
| 353        | SEG134             | 2700          | 687.81           |
| 354        | SEG135             | 2675          | 687.81           |
| 355        | SEG136             | 2650          | 687.81           |
| 356        | SEG137             | 2625          | 687.81           |
| 357        | SEG138             | 2600          | 687.81           |
| 358        | SEG139             | 2575          | 687.81           |
| 359<br>360 | SEG140<br>SEG141   | 2550<br>2525  | 687.81<br>687.81 |
| 361        | SEG141<br>SEG142   | 2500          | 687.81           |
| 362        | SEG142<br>SEG143   | 2475          | 687.81           |
| 363        | SEG144             | 2450          | 687.81           |
| 364        | SEG145             | 2425          | 687.81           |
| 365        | SEG146             | 2400          | 687.81           |
| 366        | SEG147             | 2375          | 687.81           |
| 367        | SEG148             | 2350          | 687.81           |
| 368        | SEG149             | 2325          | 687.81           |
| 369        | SEG150             | 2300          | 687.81           |
| 370        | SEG151             | 2275          | 687.81           |
| 371        | SEG152             | 2250          | 687.81           |
| 372        | SEG153             | 2225          | 687.81           |
| 373        | SEG154             | 2200          | 687.81           |
| 374        | SEG155             | 2175          | 687.81           |
| 375        | SEG156             | 2150          | 687.81           |
| 376        | SEG157             | 2125          | 687.81           |
| 377        | SEG158             | 2100          | 687.81           |
| 378        | SEG159             | 2075          | 687.81           |
| 379<br>380 | SEG160<br>SEG161   | 2050<br>2025  | 687.81<br>687.81 |
| 380        | SEG161<br>SEG162   | 2025          | 687.81           |
| 382        | SEG162<br>SEG163   | 1975          | 687.81           |
| 383        | SEG164             | 1950          | 687.81           |
| 384        | SEG165             | 1925          | 687.81           |
| 385        | SEG166             | 1900          | 687.81           |
| 386        | SEG167             | 1875          | 687.81           |
| 387        | SEG168             | 1850          | 687.81           |
| 388        | SEG169             | 1825          | 687.81           |
| 389        | SEG170             | 1800          | 687.81           |
| 390        | SEG171             | 1775          | 687.81           |
| 391        | SEG172             | 1750          | 687.81           |
| 392        | SEG173             | 1725          | 687.81           |
| 393        | SEG174             | 1700          | 687.81           |
| 394        | SEG175             | 1675          | 687.81           |
| 395        | SEG176             | 1650          | 687.81           |
| 396        | SEG177             | 1625          | 687.81           |
| 397        | SEG178             | 1600          | 687.81           |
| 398        | SEG179             | 1575          | 687.81           |
| 399        | SEG180             | 1550          | 687.81           |
| 400        | SEG181             | 1525          | 687.81           |

| Pad no.    | Pin name         | X-pos        | Y-pos            |
|------------|------------------|--------------|------------------|
| 401        | SEG182           | 1500         | 687.81           |
| 402        | SEG183           | 1475         | 687.81           |
| 403        | SEG184           | 1450         | 687.81           |
| 404        | SEG185           | 1425         | 687.81           |
| 405<br>406 | SEG186<br>SEG187 | 1400<br>1375 | 687.81<br>687.81 |
| 407        | SEG187           | 1350         | 687.81           |
| 408        | SEG189           | 1325         | 687.81           |
| 409        | SEG190           | 1300         | 687.81           |
| 410        | SEG191           | 1275         | 687.81           |
| 411        | SEG192           | 1250         | 687.81           |
| 412        | SEG193<br>SEG194 | 1225<br>1200 | 687.81<br>687.81 |
| 414        | SEG194           | 1175         | 687.81           |
| 415        | SEG196           | 1150         | 687.81           |
| 416        | SEG197           | 1125         | 687.81           |
| 417        | SEG198           | 1100         | 687.81           |
| 418        | SEG199           | 1075         | 687.81           |
| 419<br>420 | SEG200<br>SEG201 | 1050<br>1025 | 687.81<br>687.81 |
| 420        | SEG201           | 1000         | 687.81           |
| 422        | SEG203           | 975          | 687.81           |
| 423        | SEG204           | 950          | 687.81           |
| 424        | SEG205           | 925          | 687.81           |
| 425        | SEG206           | 900          | 687.81           |
| 426<br>427 | SEG207<br>SEG208 | 875<br>850   | 687.81<br>687.81 |
| 427        | SEG208<br>SEG209 | 825          | 687.81           |
| 429        | SEG210           | 800          | 687.81           |
| 430        | SEG211           | 775          | 687.81           |
| 431        | SEG212           | 750          | 687.81           |
| 432        | SEG213           | 725          | 687.81           |
| 433<br>434 | SEG214<br>SEG215 | 700<br>675   | 687.81<br>687.81 |
| 435        | SEG215           | 650          | 687.81           |
| 436        | SEG217           | 625          | 687.81           |
| 437        | SEG218           | 600          | 687.81           |
| 438        | SEG219           | 575          | 687.81           |
| 439        | SEG220           | 550          | 687.81           |
| 440<br>441 | SEG221<br>SEG222 | 525<br>500   | 687.81<br>687.81 |
| 442        | SEG223           | 475          | 687.81           |
| 443        | SEG224           | 450          | 687.81           |
| 444        | SEG225           | 425          | 687.81           |
| 445        | SEG226           | 400          | 687.81           |
| 446<br>447 | SEG227<br>SEG228 | 375<br>350   | 687.81<br>687.81 |
| 448        | SEG229           | 325          | 687.81           |
| 449        | SEG230           | 300          | 687.81           |
| 450        | SEG231           | 275          | 687.81           |
| 451        | SEG232           | 250          | 687.81           |
| 452<br>453 | SEG233<br>SEG234 | 225<br>200   | 687.81<br>687.81 |
| 454        | SEG234<br>SEG235 | 175          | 687.81           |
| 455        | SEG236           | 150          | 687.81           |
| 456        | SEG237           | 125          | 687.81           |
| 457        | SEG238           | 100          | 687.81           |
| 458<br>459 | SEG239<br>VCC    | 75<br>50     | 687.81           |
| 460        | VCC              | 25           | 687.81<br>687.81 |
| 461        | VCC              | 0            | 687.81           |
| 462        | VCC              | -25          | 687.81           |
| 463        | VCC              | -50          | 687.81           |
| 464        | SEG240<br>SEG241 | -75<br>100   | 687.81           |
| 465<br>466 | SEG241<br>SEG242 | -100<br>-125 | 687.81<br>687.81 |
| 467        | SEG242<br>SEG243 | -150         | 687.81           |
| 468        | SEG244           | -175         | 687.81           |
| 469        | SEG245           | -200         | 687.81           |
| 470        | SEG246           | -225         | 687.81           |
| 471<br>472 | SEG247<br>SEG248 | -250<br>-275 | 687.81<br>687.81 |
| 472        | SEG248<br>SEG249 | -275         | 687.81           |
| 474        | SEG250           | -325         | 687.81           |
| 475        | SEG251           | -350         | 687.81           |
| 476        | SEG252           | -375         | 687.81           |
| 477        | SEG253           | -400         | 687.81           |
| 478        | SEG254           | -425<br>-450 | 687.81           |

| Pad no.    | Pin name         | X-pos             | Y-pos            |  |  |
|------------|------------------|-------------------|------------------|--|--|
| 481        | SEG257           | 687.81            |                  |  |  |
| 482        | SEG258           | SEG258 -525 687.8 |                  |  |  |
| 483        | SEG259           | EG259 -550 687.81 |                  |  |  |
| 484        | SEG260           |                   |                  |  |  |
| 485        | SEG261           |                   |                  |  |  |
| 486<br>487 |                  | SEG262 -625 687.8 |                  |  |  |
| 488        | SEG263<br>SEG264 | -650<br>-675      | 687.81<br>687.81 |  |  |
| 489        | SEG265           | -700              | 687.81           |  |  |
| 490        | SEG266           | -725              | 687.81           |  |  |
| 491        | SEG267           | -750              | 687.81           |  |  |
| 492        | SEG268           | -775              | 687.81           |  |  |
| 493        | SEG269           | -800              | 687.81           |  |  |
| 494        | SEG270           | -825              | 687.81           |  |  |
| 495        | SEG271           | -850              | 687.81           |  |  |
| 496        | SEG272           | -875              | 687.81           |  |  |
| 497        | SEG273           | -900              | 687.81           |  |  |
| 498        | SEG274           | -925              | 687.81           |  |  |
| 500        | SEG275<br>SEG276 | -950<br>-975      | 687.81<br>687.81 |  |  |
| 501        | SEG277           | -1000             | 687.81           |  |  |
| 502        | SEG277           | -1025             | 687.81           |  |  |
| 503        | SEG279           | -1023             | 687.81           |  |  |
| 504        | SEG280           | -1075             | 687.81           |  |  |
| 505        | SEG281           | -1100             | 687.81           |  |  |
| 506        | SEG282           | -1125             | 687.81           |  |  |
| 507        | SEG283           | -1150             | 687.81           |  |  |
| 508        | SEG284           | -1175             | 687.81           |  |  |
| 509        | SEG285           | -1200             | 687.81           |  |  |
| 510        | SEG286           | -1225             | 687.81           |  |  |
| 511<br>512 | SEG287<br>SEG288 | -1250<br>-1275    | 687.81<br>687.81 |  |  |
| 512        | SEG288<br>SEG289 | -12/5             | 687.81           |  |  |
| 514        | SEG299           | -1300             | 687.81           |  |  |
| 515        | SEG291           | -1350             | 687.81           |  |  |
| 516        | SEG292           | -1375             | 687.81           |  |  |
| 517        | SEG293           | -1400             | 687.81           |  |  |
| 518        | SEG294           | -1425             | 687.81           |  |  |
| 519        | SEG295           | -1450             | 687.81           |  |  |
| 520        | SEG296           | -1475             | 687.81           |  |  |
| 521        | SEG297           | -1500             | 687.81           |  |  |
| 522        | SEG298           | -1525             | 687.81           |  |  |
| 523<br>524 | SEG299<br>SEG300 | -1550<br>-1575    | 687.81<br>687.81 |  |  |
| 525        | SEG300<br>SEG301 | -1600             | 687.81           |  |  |
| 526        | SEG302           | -1625             | 687.81           |  |  |
| 527        | SEG303           | -1650             | 687.81           |  |  |
| 528        | SEG304           | -1675             | 687.81           |  |  |
| 529        | SEG305           | -1700             | 687.81           |  |  |
| 530        | SEG306           | -1725             | 687.81           |  |  |
| 531        | SEG307           | SEG307 -1750 687  |                  |  |  |
| 532        | SEG308           | -1775             | 687.81           |  |  |
| 533        | SEG309           | -1800             | 687.81           |  |  |
| 534        | SEG310<br>SEG311 | -1825<br>-1850    | 687.81<br>687.81 |  |  |
| 536        | SEG311<br>SEG312 | -1875             | 687.81           |  |  |
| 537        | SEG312<br>SEG313 | -1900             | 687.81           |  |  |
| 538        | SEG314           | -1925             | 687.81           |  |  |
| 539        | SEG315           | -1950             | 687.81           |  |  |
| 540        | SEG316           | -1975             | 687.81           |  |  |
| 541        | SEG317           | -2000             | 687.81           |  |  |
| 542        | SEG318           | -2025             | 687.81           |  |  |
| 543        | SEG319           | -2050             | 687.81           |  |  |
| 544        | SEG320           | -2075             | 687.81           |  |  |
| 545        | SEG321           | -2100<br>2125     | 687.81           |  |  |
| 546<br>547 | SEG322<br>SEG323 | -2125<br>-2150    | 687.81<br>687.81 |  |  |
| 548        | SEG323<br>SEG324 | -2175             | 687.81           |  |  |
| 549        | SEG325           | -2200             | 687.81           |  |  |
| 550        | SEG326           | -2225             | 687.81           |  |  |
| 551        | SEG327           | -2250             | 687.81           |  |  |
| 552        | SEG328           | -2275             | 687.81           |  |  |
| 553        | SEG329           | -2300             | 687.81           |  |  |
| 554        | SEG330           | -2325             | 687.81           |  |  |
| 555        | SEG331           | -2350             | 687.81           |  |  |
| 556        | SEG332           | -2375             | 687.81           |  |  |
| 557<br>558 | SEG333<br>SEG334 | -2400<br>-2425    | 687.81<br>687.81 |  |  |
| 559        | SEG335           | -2423             | 687.81           |  |  |
| 560        | SEG336           | -2475             | 687.81           |  |  |

| Pad no.    | Pin name         | X-pos          | Y-pos            |  |  |  |  |
|------------|------------------|----------------|------------------|--|--|--|--|
| 561        | SEG337           | -2500          | _                |  |  |  |  |
| 562        | SEG338           | -2525          | 687.81           |  |  |  |  |
| 563        | SEG339           | -2550          | 687.81           |  |  |  |  |
| 564        | SEG340           | -2575          | 687.81           |  |  |  |  |
| 565        | SEG341           | -2600<br>-2625 | 687.81           |  |  |  |  |
| 566        | SEG342           | 687.81         |                  |  |  |  |  |
| 567        | SEG343           | -2650          | 687.81           |  |  |  |  |
| 568<br>569 | SEG344           | -2675          | 687.81           |  |  |  |  |
| 570        | SEG345<br>SEG346 | -2700<br>-2725 | 687.81<br>687.81 |  |  |  |  |
| 571        | SEG347           | -2723          | 687.81           |  |  |  |  |
| 572        | SEG348           | -2775          | 687.81           |  |  |  |  |
| 573        | SEG349           | -2800          | 687.81           |  |  |  |  |
| 574        | SEG350           | -2825          | 687.81           |  |  |  |  |
| 575        | SEG351           | -2850          | 687.81           |  |  |  |  |
| 576        | SEG352           | -2875          | 687.81           |  |  |  |  |
| 577        | SEG353           | -2900          | 687.81           |  |  |  |  |
| 578        | SEG354           | -2925          | 687.81           |  |  |  |  |
| 579        | SEG355           | -2950          | 687.81           |  |  |  |  |
| 580        | SEG356           | -2975          | 687.81           |  |  |  |  |
| 581<br>582 | SEG357<br>SEG358 | -3000<br>-3025 | 687.81<br>687.81 |  |  |  |  |
| 583        | SEG359           | -3050          | 687.81           |  |  |  |  |
| 584        | SEG360           | -3075          | 687.81           |  |  |  |  |
| 585        | SEG361           | -3100          | 687.81           |  |  |  |  |
| 586        | SEG362           | -3125          | 687.81           |  |  |  |  |
| 587        | SEG363           | -3150          | 687.81           |  |  |  |  |
| 588        | SEG364           | -3175          | 687.81           |  |  |  |  |
| 589        | SEG365           | -3200          | 687.81           |  |  |  |  |
| 590        | SEG366           | -3225          | 687.81           |  |  |  |  |
| 591        | SEG367           | -3250          | 687.81           |  |  |  |  |
| 592        | SEG368           | -3275          | 687.81           |  |  |  |  |
| 593<br>594 | SEG369           | -3300          | 687.81<br>687.81 |  |  |  |  |
| 595        | SEG370<br>SEG371 | -3325<br>-3350 | 687.81           |  |  |  |  |
| 596        | SEG371<br>SEG372 | -3375          | 687.81           |  |  |  |  |
| 597        | SEG373           | -3400          | 687.81           |  |  |  |  |
| 598        | SEG374           | -3425          | 687.81           |  |  |  |  |
| 599        | SEG375           | -3450          | 687.81           |  |  |  |  |
| 600        | SEG376           | -3475          | 687.81           |  |  |  |  |
| 601        | SEG377           | -3500          | 687.81           |  |  |  |  |
| 602        | SEG378           | -3525          | 687.81           |  |  |  |  |
| 603        | SEG379           | -3550          | 687.81           |  |  |  |  |
| 604        | SEG380           | -3575          | 687.81           |  |  |  |  |
| 605        | SEG381           | -3600<br>-3625 | 687.81           |  |  |  |  |
| 606<br>607 | SEG382<br>SEG383 | -3623          | 687.81<br>687.81 |  |  |  |  |
| 608        | SEG384           | -3675          | 687.81           |  |  |  |  |
| 609        | SEG385           | -3700          | 687.81           |  |  |  |  |
| 610        | SEG386           | -3725          | 687.81           |  |  |  |  |
| 611        | SEG387           | -3750          | 687.81           |  |  |  |  |
| 612        | SEG388           | -3775          | 687.81           |  |  |  |  |
| 613        | SEG389           | -3800          | 687.81           |  |  |  |  |
| 614        | SEG390           | -3825          | 687.81           |  |  |  |  |
| 615        | SEG391           | -3850          | 687.81           |  |  |  |  |
| 616        | SEG392           | -3875          | 687.81           |  |  |  |  |
| 617<br>618 | SEG393<br>SEG394 | -3900<br>-3925 | 687.81<br>687.81 |  |  |  |  |
| 619        | SEG394<br>SEG395 | -3923          | 687.81           |  |  |  |  |
| 620        | SEG396           | -3975          | 687.81           |  |  |  |  |
| 621        | SEG397           | -4000          | 687.81           |  |  |  |  |
| 622        | SEG398           | -4025          | 687.81           |  |  |  |  |
| 623        | SEG399           | -4050          | 687.81           |  |  |  |  |
| 624        | SEG400           | -4075          | 687.81           |  |  |  |  |
| 625        | SEG401           | -4100          | 687.81           |  |  |  |  |
| 626        | SEG402           | -4125          | 687.81           |  |  |  |  |
| 627        | SEG403           | -4150          | 687.81           |  |  |  |  |
| 628<br>629 | SEG404<br>SEG405 | -4175<br>-4200 | 687.81<br>687.81 |  |  |  |  |
| 630        | SEG405<br>SEG406 | -4200          | 687.81           |  |  |  |  |
| 631        | SEG407           | -4250          | 687.81           |  |  |  |  |
| 632        | SEG408           | -4275          | 687.81           |  |  |  |  |
| 633        | SEG409           | -4300          | 687.81           |  |  |  |  |
| 634        | SEG410           | -4325          | 687.81           |  |  |  |  |
| 635        | SEG411           | -4350          | 687.81           |  |  |  |  |
| 636        | SEG412           | -4375          | 687.81           |  |  |  |  |
| 637        | SEG413           | -4400          | 687.81           |  |  |  |  |
| 638        | SEG414           | -4425          | 687.81           |  |  |  |  |
| 639        | SEG415           | -4450          | 687.81           |  |  |  |  |
| 640        | SEG416           | -4475          | 687.81           |  |  |  |  |
|            |                  |                |                  |  |  |  |  |

**SSD1322** Rev 1.3 P 11/64 Feb 2011 **Solomon Systech** 

| Pad no.    | Pin name | Pin name X-pos |         |  |
|------------|----------|----------------|---------|--|
| 641        | SEG417   | 687.81         |         |  |
| 642        | SEG418   | 687.81         |         |  |
| 643        | SEG419   | -4550          | 687.81  |  |
| 644        | SEG420   | -4575          | 687.81  |  |
| 645        | SEG421   | -4600          | 687.81  |  |
| 646        | SEG422   | -4625          | 687.81  |  |
| 647        | SEG423   | -4650          | 687.81  |  |
| 648        | SEG424   | -4675          | 687.81  |  |
| 649        | SEG425   | -4700          | 687.81  |  |
| 650        | SEG426   | -4725          | 687.81  |  |
| 651        | SEG427   | -4750          | 687.81  |  |
| 652        | SEG428   | -4775          | 687.81  |  |
| 653        | SEG429   | -4800          | 687.81  |  |
| 654        | SEG430   | -4825          | 687.81  |  |
| 655        | SEG431   | -4850          | 687.81  |  |
| 656        | SEG432   | -4875          | 687.81  |  |
| 657        | SEG433   | -4900          | 687.81  |  |
| 658        | SEG434   | -4925          | 687.81  |  |
| 659        | SEG435   | -4950          | 687.81  |  |
| 660        | SEG436   | -4975          | 687.81  |  |
| 661        | SEG437   | -5000          | 687.81  |  |
|            |          |                |         |  |
| 662        | SEG438   | -5025          | 687.81  |  |
| 663        | SEG439   | -5050          | 687.81  |  |
| 664        | SEG440   | -5075          | 687.81  |  |
| 665        | SEG441   | -5100          | 687.81  |  |
| 666        | SEG442   | -5125          | 687.81  |  |
| 667        | SEG443   | -5150          | 687.81  |  |
| 668        | SEG444   | -5175          | 687.81  |  |
| 669        | SEG445   | -5200          | 687.81  |  |
| 670        | SEG446   | -5225          | 687.81  |  |
| 671        | SEG447   | -5250          | 687.81  |  |
| 672        | SEG448   | -5275          | 687.81  |  |
| 673        | SEG449   | -5300          | 687.81  |  |
| 674        | SEG450   | -5325          | 687.81  |  |
| 675        | SEG451   | -5350          | 687.81  |  |
| 676        | SEG452   | -5375          | 687.81  |  |
| 677        | SEG453   | -5400          | 687.81  |  |
| 678        | SEG454   | -5425          | 687.81  |  |
| 679        | SEG455   | -5450          | 687.81  |  |
| 680        | SEG456   | -5475          | 687.81  |  |
| 681        | SEG457   | -5500          | 687.81  |  |
| 682        | SEG458   | -5525          | 687.81  |  |
| 683        | SEG459   | -5550          | 687.81  |  |
|            |          | -5575          |         |  |
| 684<br>685 | SEG460   | -5600          | 687.81  |  |
|            | SEG461   |                | 687.81  |  |
| 686        | SEG462   | -5625          | 687.81  |  |
| 687        | SEG463   | -5650          | 687.81  |  |
| 688        | SEG464   | -5675          | 687.81  |  |
| 689        | SEG465   | -5700          | 687.81  |  |
| 690        | SEG466   | -5725          | 687.81  |  |
| 691        | SEG467   | -5750          | 687.81  |  |
| 692        | SEG468   | -5775          | 687.81  |  |
| 693        | SEG469   | -5800          | 687.81  |  |
| 694        | SEG470   | -5825          | 687.81  |  |
| 695        | SEG471   | -5850          | 687.81  |  |
| 696        | SEG472   | -5875          | 687.81  |  |
| 697        | SEG473   | -5900          | 687.81  |  |
| 698        | SEG474   | -5925          | 687.81  |  |
| 699        | SEG475   | -5950          | 687.81  |  |
| 700        | SEG476   | -5975          | 687.81  |  |
| 701        | SEG477   | -6000          | 687.81  |  |
| 702        | SEG478   | -6025          | 687.81  |  |
| 703        | SEG479   | -6050          | 687.81  |  |
| 704        | VCC      | -6097.34       | 687.81  |  |
| 705        | VSL      | -6097.34       | 311.09  |  |
| 706        | VLSS     | -6087.34       | 107.94  |  |
| 707        | VLSS     | -6087.34       | 72.94   |  |
| 708        | COM64    | -6087.34       | 37.94   |  |
| 709        | COM65    | -6087.34       | 2.94    |  |
| 710        | COM66    | -6087.34       | -32.06  |  |
| 711        | COM67    | -6087.34       | -67.06  |  |
| 712        | COM68    | -6087.34       | -102.06 |  |
| 713        | COM69    | -6087.34       | -137.06 |  |
|            |          |                |         |  |
| 714        | COM70    | -6087.34       | -172.06 |  |
| 715        | COM71    | -6087.34       | -207.06 |  |
| 716        | COM72    | -6087.34       | -242.06 |  |
| 717        | COM73    | -6087.34       | -277.06 |  |
| 718        | COM74    | -6087.34       | -312.06 |  |
| 719        | COM75    | -6087.34       | -347.06 |  |
| 720        | COM76    | -6087.34       | -382.06 |  |

| Pad no. | Pin name | X-pos    | Y-pos   |
|---------|----------|----------|---------|
| 721     | COM77    | -6087.34 | -417.06 |
| 722     | COM78    | -6087.34 | -452.06 |
| 723     | COM79    | -6087.34 | -487.06 |
| 724     | COM80    | -6087.34 | -522.06 |
| 725     | COM81    | -6087.34 | -557.06 |
| 726     | COM82    | -6087.34 | -592.06 |
| 727     | COM83    | -6087.34 | -627.06 |
| 728     | VLSS     | -6087.34 | -674.56 |

**SSD1322** Rev 1.3 P 12/64 Feb 2011 **Solomon Systech** 

#### 6 PIN ARRANGEMENT

#### 6.1 SSD1322UR1 pin assignment

Figure 6-1: SSD1322UR1 Pin Assignment



Rev 1.3 P 13/64 Feb 2011 SSD1322 Solomon Systech

Note: (1) COM sequence is listed in terms of dual COM mode; refer to Table 9-1 for details.

Table 6-1: SSD1322UR1 Pin Assignment Table

|          | Tr:              |               | To:              |            | To:              | 1 | D 1        | D:               | - | n 1        | To!            | 1 | n 1        | To!              |
|----------|------------------|---------------|------------------|------------|------------------|---|------------|------------------|---|------------|----------------|---|------------|------------------|
| Pad no.  | Pin name         | Pad no.<br>81 | Pin name         | Pad no.    | Pin name         |   | Pad no.    | Pin name         | H | Pad no.    | Pin name       |   | Pad no.    | Pin name         |
| 2        | NC<br>VSS        | 82            | COMB15<br>COMB14 | 161        | SEG206<br>SEG205 |   | 241<br>242 | NC<br>NC         | - | 321        | SEG64<br>SEG63 |   | 401        | COMA0<br>COMA1   |
| 3        | VCC              | 83            | COMB13           | 163        | SEG203<br>SEG204 |   | 243        | NC<br>NC         | H | 323        | SEG62          |   | 402        | COMA2            |
| 4        | VCOMH            | 84            | COMB12           | 164        | SEG204<br>SEG203 |   | 244        | NC               |   | 324        | SEG61          |   | 404        | COMA3            |
| 5        | VLSS             | 85            | COMB11           | 165        | SEG202           | ł | 245        | NC               | H | 325        | SEG60          |   | 405        | COMA4            |
| 6        | D7               | 86            | COMB10           | 166        | SEG201           |   | 246        | NC               | - | 326        | SEG59          |   | 406        | COMA5            |
| 7        | D6               | 87            | COMB9            | 167        | SEG200           |   | 247        | NC               | ı | 327        | SEG58          |   | 407        | COMA6            |
| 8        | D5               | 88            | COMB8            | 168        | SEG199           | 1 | 248        | NC               |   | 328        | SEG57          |   | 408        | COMA7            |
| 9        | D4               | 89            | COMB7            | 169        | SEG198           |   | 249        | NC               |   | 329        | SEG56          |   | 409        | COMA8            |
| 10       | D3               | 90            | COMB6            | 170        | SEG197           |   | 250        | NC               |   | 330        | SEG55          |   | 410        | COMA9            |
| 11       | D2               | 91            | COMB5            | 171        | SEG196           |   | 251        | NC               |   | 331        | SEG54          |   | 411        | COMA10           |
| 12       | D1               | 92            | COMB4            | 172        | SEG195           |   | 252        | NC               |   | 332        | SEG53          |   | 412        | COMA11           |
| 13       | D0               | 93            | COMB3            | 173        | SEG194           |   | 253        | NC               |   | 333        | SEG52          |   | 413        | COMA12           |
| 14       | E/RD#            | 94            | COMB2            | 174        | SEG193           |   | 254        | NC               |   | 334        | SEG51          |   | 414        | COMA13           |
| 15       | RW#              | 95            | COMB1            | 175        | SEG192           |   | 255        | NC               | _ | 335        | SEG50          |   | 415        | COMA14           |
| 16       | BS0              | 96            | COMB0            | 176        | SEG191           |   | 256        | NC               | _ | 336        | SEG49          |   | 416        | COMA15           |
| 17       | BS1              | 97            | NC               | 177        | SEG190           |   | 257        | NC               | - | 337        | SEG48          |   | 417        | COMA16           |
| 18       | DC#              | 98            | NC               | 178        | SEG189           |   | 258        | SEG127           | F | 338        | SEG47          |   | 418        | COMA17           |
| 19<br>20 | CS#<br>RES#      | 99<br>100     | NC<br>NC         | 179<br>180 | SEG188<br>SEG187 |   | 259<br>260 | SEG126<br>SEG125 | H | 339<br>340 | SEG46<br>SEG45 |   | 419<br>420 | COMA18<br>COMA19 |
| 20       | FR               | 100           | NC<br>NC         | 180        | SEG187<br>SEG186 |   | 261        | SEG125<br>SEG124 | H | 341        | SEG45<br>SEG44 |   | 420        |                  |
| 22       | IREF             | 101           | NC<br>NC         | 182        | SEG186<br>SEG185 |   | 262        | SEG124<br>SEG123 | - | 341        | SEG44<br>SEG43 |   | 421        | COMA20<br>COMA21 |
| 23       | NC               | 103           | NC               | 183        | SEG183           |   | 263        | SEG122           | - | 343        | SEG42          |   | 423        | COMA22           |
| 24       | VDDIO            | 104           | NC               | 184        | SEG184<br>SEG183 |   | 264        | SEG121           |   | 344        | SEG41          |   | 424        | COMA23           |
| 25       | VDD              | 105           | NC               | 185        | SEG183           |   | 265        | SEG121           | F | 345        | SEG40          |   | 425        | COMA24           |
| 26       | VCI              | 106           | NC               | 186        | SEG181           |   | 266        | SEG119           | - | 346        | SEG39          |   | 426        | COMA25           |
| 27       | VSL              | 107           | NC               | 187        | SEG180           |   | 267        | SEG118           | ı | 347        | SEG38          |   | 427        | COMA26           |
| 28       | VLSS             | 108           | NC               | 188        | SEG179           | 1 | 268        | SEG117           |   | 348        | SEG37          |   | 428        | COMA27           |
| 29       | VCC              | 109           | NC               | 189        | SEG178           |   | 269        | SEG116           |   | 349        | SEG36          |   | 429        | COMA28           |
| 30       | NC               | 110           | NC               | 190        | SEG177           | Ì | 270        | SEG115           |   | 350        | SEG35          |   | 430        | COMA29           |
| 31       | NC               | 111           | NC               | 191        | SEG176           |   | 271        | SEG114           |   | 351        | SEG34          |   | 431        | COMA30           |
| 32       | NC               | 112           | SEG255           | 192        | SEG175           |   | 272        | SEG113           |   | 352        | SEG33          |   | 432        | COMA31           |
| 33       | COMB63           | 113           | SEG254           | 193        | SEG174           |   | 273        | SEG112           |   | 353        | SEG32          |   | 433        | COMA32           |
| 34       | COMB62           | 114           | SEG253           | 194        | SEG173           |   | 274        | SEG111           | _ | 354        | SEG31          |   | 434        | COMA33           |
| 35       | COMB61           | 115           | SEG252           | 195        | SEG172           |   | 275        | SEG110           | _ | 355        | SEG30          |   | 435        | COMA34           |
| 36       | COMB60           | 116           | SEG251           | 196        | SEG171           |   | 276        | SEG109           | - | 356        | SEG29          |   | 436        | COMA35           |
| 37       | COMB59           | 117           | SEG250           | 197        | SEG170           |   | 277        | SEG108           | F | 357        | SEG28          |   | 437        | COMA36           |
| 38       | COMB58           | 118           | SEG249           | 198        | SEG169           |   | 278        | SEG107           | F | 358        | SEG27          |   | 438        | COMA37           |
| 39<br>40 | COMB57<br>COMB56 | 119<br>120    | SEG248<br>SEG247 | 199<br>200 | SEG168<br>SEG167 |   | 279<br>280 | SEG106<br>SEG105 | H | 359<br>360 | SEG26<br>SEG25 |   | 439<br>440 | COMA38<br>COMA39 |
| 41       | COMB55           | 121           | SEG246           | 200        | SEG167<br>SEG166 |   | 281        | SEG103<br>SEG104 | - | 361        | SEG23<br>SEG24 |   | 441        | COMA40           |
| 42       | COMB54           | 122           | SEG245           | 202        | SEG165           | ł | 282        | SEG103           | - | 362        | SEG23          |   | 442        | COMA41           |
| 43       | COMB53           | 123           | SEG244           | 203        | SEG164           |   | 283        | SEG102           | - | 363        | SEG22          |   | 443        | COMA42           |
| 44       | COMB52           | 124           | SEG243           | 204        | SEG163           | 1 | 284        | SEG101           |   | 364        | SEG21          |   | 444        | COMA43           |
| 45       | COMB51           | 125           | SEG242           | 205        | SEG162           |   | 285        | SEG100           | l | 365        | SEG20          |   | 445        | COMA44           |
| 46       | COMB50           | 126           | SEG241           | 206        | SEG161           | 1 | 286        | SEG99            |   | 366        | SEG19          |   | 446        | COMA45           |
| 47       | COMB49           | 127           | SEG240           | 207        | SEG160           | 1 | 287        | SEG98            |   | 367        | SEG18          |   | 447        | COMA46           |
| 48       | COMB48           | 128           | SEG239           | 208        | SEG159           |   | 288        | SEG97            |   | 368        | SEG17          |   | 448        | COMA47           |
| 49       | COMB47           | 129           | SEG238           | 209        | SEG158           |   | 289        | SEG96            |   | 369        | SEG16          |   | 449        | COMA48           |
| 50       | COMB46           | 130           | SEG237           | 210        | SEG157           |   | 290        | SEG95            |   | 370        | SEG15          |   | 450        | COMA49           |
| 51       | COMB45           | 131           | SEG236           | 211        | SEG156           |   | 291        | SEG94            |   | 371        | SEG14          |   | 451        | COMA50           |
| 52       | COMB44           | 132           | SEG235           | 212        | SEG155           | I | 292        | SEG93            | L | 372        | SEG13          |   | 452        | COMA51           |
| 53       | COMB43           | 133           | SEG234           | 213        | SEG154           | I | 293        | SEG92            | L | 373        | SEG12          |   | 453        | COMA52           |
| 54       | COMB42           | 134           | SEG233           | 214        | SEG153           |   | 294        | SEG91            | - | 374        | SEG11          |   | 454        | COMA53           |
| 55       | COMB41           | 135           | SEG232           | 215        | SEG152           | I | 295        | SEG90            | F | 375        | SEG10          |   | 455        | COMA54           |
| 56       | COMB40           | 136           | SEG231           | 216        | SEG151           | I | 296        | SEG89            | - | 376        | SEG9           |   | 456        | COMA55           |
| 57<br>58 | COMB39<br>COMB38 | 137           | SEG230<br>SEG229 | 217<br>218 | SEG150<br>SEG149 | l | 297<br>298 | SEG88<br>SEG87   | - | 377<br>378 | SEG8<br>SEG7   |   | 457<br>458 | COMA56<br>COMA57 |
| 59       | COMB38<br>COMB37 | 138           | SEG229<br>SEG228 | 218        | SEG149<br>SEG148 | l | 298        | SEG87<br>SEG86   | H | 378        | SEG/           |   | 458        | COMA57<br>COMA58 |
| 60       | COMB36           | 140           | SEG227           | 220        | SEG148<br>SEG147 | i | 300        | SEG85            | H | 380        | SEG5           |   | 460        | COMA59           |
| 61       | COMB35           | 141           | SEG226           | 221        | SEG147           | 1 | 301        | SEG84            | H | 381        | SEG4           |   | 461        | COMA60           |
| 62       | COMB34           | 142           | SEG225           | 222        | SEG145           | 1 | 302        | SEG83            | H | 382        | SEG3           |   | 462        | COMA61           |
| 63       | COMB33           | 143           | SEG224           | 223        | SEG144           | 1 | 303        | SEG82            | l | 383        | SEG2           |   | 463        | COMA62           |
| 64       | COMB32           | 144           | SEG223           | 224        | SEG143           | 1 | 304        | SEG81            | r | 384        | SEG1           |   | 464        | COMA63           |
| 65       | COMB31           | 145           | SEG222           | 225        | SEG142           | 1 | 305        | SEG80            | ľ | 385        | SEG0           |   | 465        | NC               |
| 66       | COMB30           | 146           | SEG221           | 226        | SEG141           |   | 306        | SEG79            |   | 386        | NC             |   | 466        | NC               |
| 67       | COMB29           | 147           | SEG220           | 227        | SEG140           | 1 | 307        | SEG78            | ľ | 387        | NC             |   |            |                  |
| 68       | COMB28           | 148           | SEG219           | 228        | SEG139           | 1 | 308        | SEG77            |   | 388        | NC             |   |            |                  |
| 69       | COMB27           | 149           | SEG218           | 229        | SEG138           | 1 | 309        | SEG76            |   | 389        | NC             |   |            |                  |
| 70       | COMB26           | 150           | SEG217           | 230        | SEG137           | l | 310        | SEG75            |   | 390        | NC             |   |            |                  |
| 71       | COMB25           | 151           | SEG216           | 231        | SEG136           |   | 311        | SEG74            |   | 391        | NC             |   |            |                  |
| 72       | COMB24           | 152           | SEG215           | 232        | SEG135           | I | 312        | SEG73            |   | 392        | NC             |   |            |                  |
| 73       | COMB23           | 153           | SEG214           | 233        | SEG134           | l | 313        | SEG72            |   | 393        | NC             |   |            |                  |
| 74       | COMB22           | 154           | SEG213           | 234        | SEG133           | I | 314        | SEG71            |   | 394        | NC             |   |            |                  |
| 75       | COMB21           | 155           | SEG212           | 235        | SEG132           | I | 315        | SEG70            |   | 395        | NC             |   |            |                  |
| 76       | COMB20           | 156           | SEG211           | 236        | SEG131           | I | 316        | SEG69            |   | 396        | NC             |   |            |                  |
| 77       | COMB19           | 157           | SEG210           | 237        | SEG130           | I | 317        | SEG68            | L | 397        | NC             |   |            |                  |
| 78       | COMB18           | 158           | SEG209           | 238        | SEG129           | I | 318        | SEG67            | L | 398        | NC             |   |            |                  |
| 79       | COMB17           | 159           | SEG208           | 239        | SEG128           | I | 319        | SEG66            | L | 399        | NC             |   |            |                  |
| 80       | COMB16           | 160           | SEG207           | 240        | NC               | j | 320        | SEG65            | L | 400        | NC             |   |            |                  |
|          |                  |               |                  |            |                  |   |            |                  |   |            |                |   |            |                  |

**SSD1322** Rev 1.3 P 14/64 Feb 2011 **Solomon Systech** 

# 7 PIN DESCRIPTIONS

# Key:

| I = Input                          | NC = Not Connected                      |
|------------------------------------|-----------------------------------------|
| O =Output                          | Pull LOW= connect to Ground             |
| IO = Bi-directional (input/output) | Pull HIGH= connect to V <sub>DDIO</sub> |
| P = Power pin                      |                                         |

Table 7-1: SSD1322 Pin Description

| Pin Name      | Pin Type | Description                                                                                                                                           |  |  |  |  |
|---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| $ m V_{DD}$   | P        | Power supply pin for core logic operation. A capacitor is required to connect between this pin and $V_{\rm SS}$ . Refer to Section 8.10 for details.  |  |  |  |  |
| $V_{ m DDIO}$ | P        | Power supply for interface logic level. It should be matched with the MCU interface voltage level.  Refer to Section 8.10 for details.                |  |  |  |  |
| $V_{CI}$      | P        | Low voltage power supply.<br>$V_{CI}$ must always be equal to or higher than $V_{DD}$ and $V_{DDIO}$ .<br>Refer to Section 8.10 for details.          |  |  |  |  |
| $V_{CC}$      | Р        | Power supply for panel driving voltage. This is also the most positive power voltage supply pin.                                                      |  |  |  |  |
| $ m V_{DD1}$  | P        | Power supply and it should be connected to $V_{\text{DD}}$ .                                                                                          |  |  |  |  |
| $V_{SS}$      | P        | Ground pin.                                                                                                                                           |  |  |  |  |
| $V_{LSS}$     | P        | Analog system ground pin.                                                                                                                             |  |  |  |  |
| $ m V_{COMH}$ | P        | COM signal deselected voltage level. A capacitor should be connected between this pin and V <sub>SS</sub> .                                           |  |  |  |  |
| BGGND         | P        | It should be connected to ground.                                                                                                                     |  |  |  |  |
| GPIO0         | IO       | This is a reserved pin. It should be kept NC.                                                                                                         |  |  |  |  |
| GPIO1         | IO       | This is a reserved pin. It should be kept NC.                                                                                                         |  |  |  |  |
| $ m V_{SL}$   | P        | This is segment voltage reference pin. When external $V_{\rm SL}$ is used, connect with resistor and diode to ground (details depend on application). |  |  |  |  |
| BS[1:0]       | I        | MCU bus interface selection pins. Select appropriate logic setting as described in the following table.                                               |  |  |  |  |
|               |          | Table 7-2 : Bus Interface selection                                                                                                                   |  |  |  |  |
|               |          | BS[1:0] Bus Interface Selection                                                                                                                       |  |  |  |  |
|               |          | 00 4 line SPI                                                                                                                                         |  |  |  |  |
|               |          | 01 3 line SPI<br>10 8-bit 8080 parallel                                                                                                               |  |  |  |  |
|               |          | 10                                                                                                                                                    |  |  |  |  |
|               |          | Note                                                                                                                                                  |  |  |  |  |
|               |          | $^{(1)}$ 0 is connected to $V_{\rm SS}$ $^{(2)}$ 1 is connected to $V_{\rm DDIO}$                                                                     |  |  |  |  |

**SSD1322** Rev 1.3 P 15/64 Feb 2011

| Pin Name   | Pin Type | Description                                                                                                                                                                                                                                                                                   |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $I_{REF}$  | I        | This pin is the segment output current reference pin. A resistor should be connected between this pin and $V_{SS}$ to maintain the current around 10uA. Please refer to section 8.6 for the formula of resistor value from $I_{REF}$ .                                                        |
| M/S#       | I        | This pin must be connected to $V_{\text{DDIO}}$ to enable the chip.                                                                                                                                                                                                                           |
| CL         | IO       | External clock input pin.                                                                                                                                                                                                                                                                     |
|            |          | When internal clock is enable (i.e. pull HIGH in CLS pin), this pin is not used and should be connected to Ground.  When internal clock is disable (i.e. pull LOW is CLS pin), this pin is the external clock source input pin.                                                               |
| CLS        | I        | Internal clock selection pin. When this pin is pulled HIGH, internal oscillator is enabled (normal operation). When this pin is pulled LOW, an external clock signal should be connected to CL.                                                                                               |
| CS#        | I        | This pin is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW.                                                                                                                                                               |
| RES#       | I        | This pin is reset signal input. When the pin is pulled LOW, initialization of the chip is executed. Keep this pin pull HIGH during normal operation.                                                                                                                                          |
| D/C#       | I        | This pin is Data/Command control pin connecting to the MCU. When the pin is pulled HIGH, the content at D[7:0] will be interpreted as data. When the pin is pulled LOW, the content at D[7:0] will be interpreted as command.                                                                 |
| R/W# (WR#) | I        | This pin is read / write control input pin connecting to the MCU interface.  When interfacing to a 6800-series microprocessor, this pin will be used as                                                                                                                                       |
|            |          | Read/Write (R/W#) selection input. Read mode will be carried out when this pin is pulled HIGH and write mode when LOW.  When 8080 interface mode is selected, this pin will be the Write (WR#) input. Data write operation is initiated when this pin is pulled LOW and the chip is selected. |
|            |          | When serial interface is selected, this pin R/W (WR#) must be connected to $V_{SS}$ .                                                                                                                                                                                                         |
| E (RD#)    | I        | This pin is MCU interface input.                                                                                                                                                                                                                                                              |
|            |          | When interfacing to a 6800-series microprocessor, this pin will be used as the Enable (E) signal. Read/write operation is initiated when this pin is pulled HIGH and the chip is selected.                                                                                                    |
|            |          | When connecting to an 8080-microprocessor, this pin receives the Read (RD#) signal. Read operation is initiated when this pin is pulled LOW and the chip is selected.                                                                                                                         |
|            |          | When serial interface is selected, this pin $E(RD\#)$ must be connected to $V_{SS}$ .                                                                                                                                                                                                         |
| D[7:0]     | IO       | These pins are bi-directional data bus connecting to the MCU data bus. Unused pins are recommended to tie LOW. (Except for D2 pin in SPI mode)                                                                                                                                                |
|            |          | Refer to Section 8.1 for different bus interface connection.                                                                                                                                                                                                                                  |
| DN[9:0]    | IO       | These are reserved pins and should be connected to $V_{\text{SS}}$ .                                                                                                                                                                                                                          |

**SSD1322** Rev 1.3 P 16/64 Feb 2011 **Solomon Systech** 

| Pin Name   | Pin Type | Description                                                                                                                 |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------|
| FR         |          | This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually.         |
| DOF#       |          | This pin is No Connection pins. Nothing should be connected to this pin. This pin should be left open individually.         |
| SEG[479:0] | О        | These pins provide the OLED segment driving signals. These pins are $V_{SS}$ state when display is OFF.                     |
| COM[127:0] | О        | These pins provide the Common switch signals to the OLED panel. These pins are in high impedance state when display is OFF. |

**SSD1322** Rev 1.3 P 17/64 Feb 2011 **Solomon Systech** 

#### 8 FUNCTIONAL BLOCK DESCRIPTIONS

#### 8.1 MCU Interface

SSD1322 MCU interface consist of 8 data pin and 5 control pins. The pin assignment at different interface mode is summarized in Table 8-1. Different MCU mode can be set by hardware selection on BS[1:0] pins (refer to Table 7-2 for BS[1:0] pins setting)

Table 8-1: MCU interface assignment under different bus interface mode

| Pin Name   | Data/C    | Comma     | nd Inte   | rface     |       |    | Control Signal |       |       |      |      |         |      |  |  |
|------------|-----------|-----------|-----------|-----------|-------|----|----------------|-------|-------|------|------|---------|------|--|--|
| Bus        |           |           |           |           |       |    |                |       |       |      |      |         |      |  |  |
| Interface  | <b>D7</b> | <b>D6</b> | <b>D5</b> | <b>D4</b> | D3    | E  | R/W#           | CS#   | D/C#  | RES# |      |         |      |  |  |
| 8-bit 8080 |           |           |           | D         | [7:0] |    | RD#            | WR#   | CS#   | D/C# | RES# |         |      |  |  |
| 8-bit 6800 |           |           |           | D         | [7:0] |    | Е              | R/W#  | CS#   | D/C# | RES# |         |      |  |  |
| 3-wire SPI | Tie LO    | W         |           |           |       | NC | SDIN           | SCLK  | Tie L | OW   | CS#  | Tie LOW | RES# |  |  |
| 4-wire SPI | Tie LO    | W         |           |           |       | NC | SCLK           | Tie L | OW    | CS#  | D/C# | RES#    |      |  |  |

#### 8.1.1 MCU Parallel 6800-series Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), R/W#, D/C#, E and CS#.

A LOW in R/W# indicates WRITE operation and HIGH in R/W# indicates READ operation. A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. The E input serves as data latch signal while CS# is LOW. Data is latched at the falling edge of E signal.

Table 8-2: Control pins of 6800 interface

| Function      | E            | R/W# | CS# | D/C# |
|---------------|--------------|------|-----|------|
| Write command | $\downarrow$ | L    | L   | L    |
| Read status   | <b>↓</b>     | Н    | L   | L    |
| Write data    | $\downarrow$ | L    | L   | Н    |
| Read data     | $\downarrow$ | Н    | L   | Н    |

#### Note

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 8-1.

**SSD1322** | Rev 1.3 | P 18/64 | Feb 2011 | **Solomon Systech** 

<sup>(1) \</sup>prepstart stands for falling edge of signal

<sup>(2)</sup> H stands for HIGH in signal

<sup>(3)</sup> L stands for LOW in signal

Figure 8-1: Data read back procedure - insertion of dummy read



#### 8.1.2 MCU Parallel 8080-series Interface

The parallel interface consists of 8 bi-directional data pins (D[7:0]), RD#, WR#, D/C# and CS#.

A LOW in D/C# indicates COMMAND read/write and HIGH in D/C# indicates DATA read/write. A rising edge of RD# input serves as a data READ latch signal while CS# is kept LOW. A rising edge of WR# input serves as a data/command WRITE latch signal while CS# is kept LOW.

Figure 8-2: Example of Write procedure in 8080 parallel interface mode



Figure 8-3: Example of Read procedure in 8080 parallel interface mode



**SSD1322** Rev 1.3 P 19/64 Feb 2011 **Solomon Systech** 

Table 8-3: Control pins of 8080 interface

| Function      | RD# | WR# | CS# | D/C# |
|---------------|-----|-----|-----|------|
| Write command | Н   | 1   | L   | L    |
| Read status   | 1   | Н   | L   | L    |
| Write data    | Н   | 1   | L   | Н    |
| Read data     | 1   | Н   | L   | Н    |

#### Note

Figure 13-2 for Form 1 8080-Series MPU Parallel Interface Timing Characteristics

In order to match the operating frequency of display RAM with that of the microprocessor, some pipeline processing is internally performed which requires the insertion of a dummy read before the first actual display data read. This is shown in Figure 8-4.

Figure 8-4: Display data read back procedure - insertion of dummy read



### 8.1.3 MCU Serial Interface (4-wire SPI)

The serial interface consists of serial clock SCLK, serial data SDIN, D/C#, CS#. In SPI mode, D0 acts as SCLK, D1 acts as SDIN. For the unused data pins, D2 should be left open. The pins from D3 to D7, E and R/W# can be connected to an external ground.

Table 8-4: Control pins of 4-wire Serial interface

| Function      | E(RD#)  | <b>R/W</b> #( <b>WR</b> #) | CS# | <b>D</b> /C# | <b>D</b> 0 |
|---------------|---------|----------------------------|-----|--------------|------------|
| Write command | Tie LOW | Tie LOW                    | L   | L            | <b>↑</b>   |
| Write data    | Tie LOW | Tie LOW                    | L   | Н            | <b>↑</b>   |

#### Note

(1) H stands for HIGH in signal

SDIN is shifted into an 8-bit shift register on every rising edge of SCLK in the order of D7, D6, ... D0. D/C# is sampled on every eighth clock and the data byte in the shift register is written to the Graphic Display Data RAM (GDDRAM) or command register in the same clock.

 $<sup>^{(1)}</sup>$   $\uparrow$  stands for rising edge of signal

<sup>(2)</sup> H stands for HIGH in signal

<sup>(3)</sup> L stands for LOW in signal

<sup>(4)</sup> Refer to

<sup>(2)</sup> L stands for LOW in signal

Under serial mode, only write operations are allowed.

Figure 8-5: Write procedure in 4-wire Serial interface mode

#### **8.1.4** MCU Serial Interface (3-wire SPI)

The 3-wire serial interface consists of serial clock SCLK, serial data SDIN and CS#. In 3-wire SPI mode, D0 acts as SCLK, D1 acts as SDIN. For the unused data pins, D2 should be left open. The pins from D3 to D7, R/W# (WR#), E(RD#) and D/C# can be connected to an external ground.

The operation is similar to 4-wire serial interface while D/C# pin is not used. There are altogether 9-bits will be shifted into the shift register on every ninth clock in sequence: D/C# bit, D7 to D0 bit. The D/C# bit (first bit of the sequential data) will determine the following data byte in the shift register is written to the Display Data RAM (D/C# bit = 1) or the command register (D/C# bit = 0). Under serial mode, only write operations are allowed.

Table 8-5: Control pins of 3-wire Serial interface

| Function      | E(RD#)  | <b>R/W#(WR#)</b> | CS# | D/C#    | <b>D</b> 0 |                                |
|---------------|---------|------------------|-----|---------|------------|--------------------------------|
| Write command | Tie LOW | Tie LOW          | L   | Tie LOW | <b>↑</b>   | Note                           |
| Write data    | Tie LOW | Tie LOW          | L   | Tie LOW | <b>↑</b>   | (1) L stands for LOW in signal |

Figure 8-6: Write procedure in 3-wire Serial interface mode



**SSD1322** | Rev 1.3 | P 21/64 | Feb 2011 | **Solomon Systech** 

#### 8.2 Reset Circuit

When RES# input is pulled LOW, the chip is initialized with the following status:

- 1. Display is OFF
- 2. 128 MUX Display Mode
- 3. Normal segment and display data column address and row address mapping (SEG0 mapped to address 00h and COM0 mapped to address 00h)
- 4. Display start line is set at display RAM address 0
- 5. Column address counter is set at 0
- 6. Normal scan direction of the COM outputs
- 7. Contrast control register is set at 7Fh

#### 8.3 GDDRAM

## 8.3.1 GDDRAM structure in Gray Scale mode

The GDDRAM address map in Table 8-6 shows the GDDRAM in Gray Scale mode. Since in Gray Scale mode, there are 16 gray levels. Therefore four bits (one nibble) are allocated for each pixel. For example D30480[3:0] in Table 8-6 corresponds to the pixel located in (COM127, SEG2). So the lower nibble and higher nibble of D0, D1, D2, ..., D30717, D30718, D30719 in Table 8-6 represent the 480x128 data nibbles in the GDDRAM.

Table 8-6: GDDRAM in Gray Scale mode (RESET)

|                |                                | SEG0                       | SEG1        | SEG2        | SEG3        |              | SEG476      | SEG477      | SEG478      | SEG479     | SEG<br>Outputs                    |
|----------------|--------------------------------|----------------------------|-------------|-------------|-------------|--------------|-------------|-------------|-------------|------------|-----------------------------------|
|                |                                | 0                          | 0           | 0           | 0           |              | 77 77       |             |             | 7          | RAM<br>Column<br>address<br>(HEX) |
| COM0           | 00                             | D1[3:0]                    | D1[7:4]     | D0[3:0]     | D0[7:4]     |              | D239[3:0]   | D239[7:4]   | D238[3:0]   | D238[7:4]  |                                   |
| COM1           | 01                             | D241[3:0]                  | D241[7:4]   | D240[3:0]   | D240[7:4]   |              | D479[3:0]   | D479[7:4]   | D478[3:0]   | D478[7:4]  |                                   |
| 1              | 1                              |                            |             |             |             | $\downarrow$ | l           |             |             |            |                                   |
| COM126         | 6 7E                           | D30241[3:0]                | D30241[7:4] | D30240[3:0] | D30240[7:4] |              | D30479[3:0] | D30479[7:4] | D30478[3:0] | D30478[7:4 | .]                                |
| COM127         | 7 7F                           | D30481[3:0]                | D30481[7:4] | D30480[3:0] | D30480[7:4] |              | D30719[3:0] | D30719[7:4] | D30718[3:0] | D30718[7:4 | .]                                |
| COM<br>Outputs | RAM<br>Row<br>Address<br>(HEX) | Corresponding to one pixel |             |             |             |              |             |             |             |            |                                   |

### 8.3.2 Data bus to RAM mapping

Table 8-7: Data bus usage



**SSD1322** | Rev 1.3 | P 22/64 | Feb 2011 | **Solomon Systech** 

#### 8.4 Command Decoder

This module determines whether the input should be interpreted as data or command based upon the input of the D/C# pin.

If D/C# pin is HIGH, data is written to Graphic Display Data RAM (GDDRAM). If it is LOW, the inputs at D0-D7 are interpreted as a Command and it will be decoded and be written to the corresponding command register.

### 8.5 Oscillator & Timing Generator

Figure 8-7: Oscillator Circuit



This module is an On-Chip low power RC oscillator circuitry (Figure 8-7). The operation clock (CLK) can be generated either from internal oscillator or external source CL pin by CLS pin. If CLS pin is HIGH, internal oscillator is selected. If CLS pin is LOW, external clock from CL pin will be used for CLK. The frequency of internal oscillator  $F_{OSC}$  can be programmed by command B3h.

The display clock (DCLK) for the Display Timing Generator is derived from CLK. The division factor "D" can be programmed from 1 to 1024 by command B3h.

$$DCLK = F_{OSC} / D$$

The frame frequency of display is determined by the following formula:

$$F_{FRM} = \frac{F_{osc}}{D \times K \times No. \text{ of Mux}}$$

where

- D stands for clock divide ratio. It is set by command B3h A[3:0]. The divide ratio has the range from 1 to 1024
- K is the number of display clocks per row. The value is derived by
   K = Phase 1 period + Phase 2 period + X
   X = DCLKs in current drive period. Default X = constant + GS15 = 10 +112 = 122
   Default K is 9 + 7 + 122 = 138
- Number of multiplex ratio is set by command A8h. The reset value is 127 (i.e. 128MUX).
- F<sub>osc</sub> is the oscillator frequency. It can be changed by command B3h A[7:4]. The higher the register setting results in higher frequency.

If the frame frequency is set too low, flickering may occur. On the other hand, higher frame frequency leads to higher power consumption on the whole system.

## 8.6 SEG/COM Driving Block

This block is used to derive the incoming power sources into the different levels of internal use voltage and current.

- V<sub>CC</sub> is the most positive voltage supply.
- V<sub>COMH</sub> is the Common deselected level. It is internally regulated.
- V<sub>LSS</sub> is the ground path of the analog and panel current.
- I<sub>REF</sub> is a reference current source for segment current drivers I<sub>SEG</sub>. The relationship between reference current and segment current of a color is:

```
I_{SEG} = Contrast / 256 * I_{REF} * scale factor *2 in which the contrast (0~255) is set by Set Contrast command (C1h); and the scale factor (1 ~ 16) is set by Master Current Control command (C7h).
```

For example, in order to achieve  $I_{SEG} = 300uA$  at maximum contrast 255,  $I_{REF}$  is set to around 10uA. This current value is obtained by connecting an appropriate resistor from  $I_{REF}$  pin to  $V_{SS}$  as shown in Figure 8-8.

Recommended  $I_{REF} = 10uA$ 

Figure 8-8: I<sub>REF</sub> Current Setting by Resistor Value



Since the voltage at  $I_{\text{REF}}$  pin is  $V_{\text{CC}}-6V$ , the value of resistor R1 can be found as below:

For 
$$I_{REF} = 10uA$$
,  $V_{CC} = 18V$ :  

$$R1 = (Voltage at I_{REF} - V_{SS}) / I_{REF}$$

$$= (18 - 6) / 10uA$$

$$\approx 1.2M\Omega$$

**SSD1322** Rev 1.3 P 24/64 Feb 2011 **Solomon Systech** 

## 8.7 SEG / COM Driver

Segment drivers consist of 480 current sources to drive OLED panel. The driving current can be adjusted from 0 to 300uA with 8 bits, 256 steps by contrast setting command (C1h). Common drivers generate scanning voltage pulse. The block diagrams and waveforms of the segment and common driver are shown as follow.



Figure 8-9: Segment and Common Driver Block Diagram – Single COM mode

**SSD1322** Rev 1.3 | P 25/64 | Feb 2011 **Solomon Systech** 

 $I_{SEG}$ Current Drive Reset  $V_{LSS}$ **OLED Pixel Segment Driver**  $V_{\text{COMH}} \\$  $V_{COMH}$ Non-selected Non-selected Row Row Selected Selected Row Row **Common** Common  $V_{LSS}$ **Driver Driver COMA COMB** 

Figure 8-10: Segment and Common Driver Block Diagram - Dual COM mode

The commons are scanned sequentially, row by row. If a row is not selected, all the pixels on the row are in reverse bias by driving those commons to voltage  $V_{\text{COMH}}$  as shown in Figure 8-11.

In the scanned row, the pixels on the row will be turned ON or OFF by sending the corresponding data signal to the segment pins. If the pixel is turned OFF, the segment current is kept at 0. On the other hand, the segment drives to  $I_{SEG}$  when the pixel is turned ON.

**SSD1322** Rev 1.3 | P 26/64 | Feb 2011 **Solomon Systech** 

One Frame Period Non-selected Row COM<sub>0</sub>  $V_{\text{COMH}}$  $V_{LSS}$ Selected Row COM<sub>1</sub>  $V_{COMH}$  $V_{LSS}$ COM This row is selected to Voltage turn on  $V_{COMH}$  $V_{LSS}$ Time Segment Voltage Waveform for ON  $V_{P}$ Waveform for OFF  $V_{LSS} \\$ Time

Figure 8-11: Segment and Common Driver Signal Waveform

There are four phases to driving an OLED a pixel. In phase 1, the pixel is reset by the segment driver to  $V_{LSS}$  in order to discharge the previous data charge stored in the parasitic capacitance along the segment electrode. The period of phase 1 can be programmed by command B1h A[3:0]. An OLED panel with larger capacitance requires a longer period for discharging.

**SSD1322** Rev 1.3 | P 27/64 | Feb 2011 **Solomon Systech** 

In phase 2, first pre-charge is performed. The pixel is driven to attain the corresponding voltage level  $V_P$  from  $V_{LSS}$ . The amplitude of  $V_P$  can be programmed by the command BBh. The period of phase 2 can be programmed by command B1h A[7:4]. If the capacitance value of the pixel of OLED panel is larger, a longer period is required to charge up the capacitor to reach the desired voltage.

In phase 3, the OLED pixel is driven to the targeted driving voltage through second pre-charge. The second pre-charge can control the speed of the charging process. The period of phase 3 can be programmed by command B6h.

Last phase (phase 4) is current drive stage. The current source in the segment driver delivers constant current to the pixel. The driver IC employs PWM (Pulse Width Modulation) method to control the gray scale of each pixel individually. The gray scale can be programmed into different Gamma settings by command B8h/B9h. The bigger gamma setting (the wider pulse widths) in the current drive stage results in brighter pixels and vice versa (details refer to Section 8.8). This is shown in the following figure.



Figure 8-12: Gray Scale Control by PWM in Segment

After finishing phase 4, the driver IC will go back to phase 1 to display the next row image data. This four-step cycle is run continuously to refresh image display on OLED panel.

The length of phase 4 is defined by command B8h or B9h. In the table, the gray scale is defined in incremental way, with reference to the length of previous table entry.

**SSD1322** | Rev 1.3 | P 28/64 | Feb 2011 | **Solomon Systech** 

## 8.8 Gray Scale Decoder

The gray scale effect is generated by controlling the pulse width (PW) of current drive phase, except GS0 there is no pre-charge (phase 2, 3) and current drive (phase 4). The driving period is controlled by the gray scale settings (setting  $0 \sim \text{setting } 180$ ). The larger the setting, the brighter the pixel will be. The Gray Scale Table stores the corresponding gray scale setting of the 16 gray scale levels (GS0 $\sim$ GS15) through the software commands B8h or B9h.

As shown in Figure 8-13, GDDRAM data has 4 bits, represent the 16 gray scale levels from GS0 to GS15. Note that the frame frequency is affected by GS15 setting.

Figure 8-13 : Relation between GDDRAM content and Gray Scale table entry (under command B9h Enable Linear Gray Scale Table)

| GDDRAM data (4 bits) | Gray Scale Table   | Default Gamma Setting<br>(Command B9h) |
|----------------------|--------------------|----------------------------------------|
| 0000                 | GS0                | Setting 0                              |
| 0001                 | GS1 <sup>(1)</sup> | Setting 0                              |
| 0010                 | GS2                | Setting 8                              |
| 0011                 | GS3                | Setting 16                             |
| :                    | :                  | :                                      |
| :                    | :                  | :                                      |
| 1101                 | GS13               | Setting 96                             |
| 1110                 | GS14               | Setting 104                            |
| 1111                 | GS15               | Setting 112                            |

#### Note:

**SSD1322** | Rev 1.3 | P 29/64 | Feb 2011 | **Solomon Systech** 

<sup>(1)</sup> Both GS0 and GS1 have no 2<sup>nd</sup> pre-charge (phase 3) and current drive (phase 4), however GS1 has 1<sup>st</sup> pre-charge (phase 2).

#### 8.9 Power ON and OFF sequence

The following figures illustrate the recommended power ON and power OFF sequence of SSD1322 (assume  $V_{CI}$  and  $V_{DDIO}$  are at the same voltage level and internal  $V_{DD}$  is used).

#### Power ON sequence:

- 1. Power ON V<sub>CL</sub> V<sub>DDIO</sub>.
- 2. After  $V_{CI}$ ,  $V_{DDIO}$  become stable, set wait time at least 1ms ( $t_0$ ) for internal  $V_{DD}$  become stable. Then set RES# pin LOW (logic low) for at least 100us ( $t_1$ ) (4) and then HIGH (logic high).
- 3. After set RES# pin LOW (logic low), wait for at least 100us ( $t_2$ ). Then Power ON  $V_{CC}$ .
- 4. After  $V_{CC}$  become stable, send command AFh for display ON. SEG/COM will be ON after 200ms  $(t_{AF})$ .
- 5. After V<sub>CI</sub> become stable, wait for at least 300ms to send command.



Figure 8-14: The Power ON sequence.

Power OFF sequence:

- 1. Send command AEh for display OFF.
- 2. Power OFF  $V_{CC.}^{(1),(2)}$
- 3. Wait for  $t_{OFF}$ . Power OFF  $V_{CI}$ ,  $V_{DDIO}$  (where Minimum  $t_{OFF}$ =0ms  $^{(3)}$ , Typical  $t_{OFF}$ =100ms)



Figure 8-15: The Power OFF sequence

#### Note:

<sup>(1)</sup> Since an ESD protection circuit is connected between  $V_{CI}$ ,  $V_{DDIO}$  and  $V_{CC}$ ,  $V_{CC}$  becomes lower than  $V_{CI}$  whenever  $V_{CI}$ ,  $V_{DDIO}$  is ON and  $V_{CC}$  is OFF as shown in the dotted line of  $V_{CC}$  in Figure 8-14 and Figure 8-15.

**SSD1322** Rev 1.3 | P 30/64 | Feb 2011 **Solomon Systech** 

<sup>(2)</sup> V<sub>CC</sub> should be kept float (disable) when it is OFF.

 $<sup>^{(3)}</sup>$   $V_{CI}$ ,  $V_{DDIO}$  should not be Power OFF before  $V_{CC}$  Power OFF.

 $<sup>^{(4)}</sup>$  The register values are reset after  $t_1$ .

<sup>(5)</sup> Power pins (V<sub>DD</sub>, V<sub>CC</sub>) can never be pulled to ground under any circumstance.

## 8.10 V<sub>DD</sub> Regulator

In SSD1322, the power supply pin for core logic operation,  $V_{DD}$ , can be supplied by external source or internally regulated through the  $V_{DD}$  regulator.

The internal  $V_{DD}$  regulator is enabled by setting bit A[0] to 1b in command ABh "Function Selection".  $V_{CI}$  should be larger than 2.6V when using the internal  $V_{DD}$  regulator. The typical regulated  $V_{DD}$  is about 2.5V

It should be notice that, no matter  $V_{DD}$  is supplied by external source or internally regulated;  $V_{CI}$  must always be set equivalent to or higher than  $V_{DD}$  and  $V_{DDIO}$ .

The following figure shows the  $V_{DD}$  regulator pin connection scheme:



Figure 8-16  $V_{CI} > 2.6V$ ,  $V_{DD}$  regulator enable pin connection scheme

Figure 8-17  $V_{DD}$  regulator disable pin connection scheme



# 9 COMMAND TABLE

Table 9-1: Command table

(D/C#=0, R/W#(WR#) = 0, E(RD#)=1) unless specific setting is stated)

# **Fundamental Command Table**

| <b>D</b> /C# | Hex                    | <b>D7</b> | <b>D6</b>                             | <b>D5</b>                             | D4                                    | <b>D3</b>                             | <b>D2</b>                             | <b>D2</b>                             | <b>D</b> 0                            | Command                                 | Description                                                                                                                     |
|--------------|------------------------|-----------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 0            | 00                     | 0         | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | 0                                     | Enable Gray<br>Scale table              | This command is sent to enable the Gray Scale table setting (command B8h)                                                       |
| 0<br>1<br>1  | 15<br>A[6:0]<br>B[6:0] | 0 *       | 0<br>A <sub>6</sub><br>B <sub>6</sub> | 0<br>A <sub>5</sub><br>B <sub>5</sub> | 1<br>A <sub>4</sub><br>B <sub>4</sub> | 0<br>A <sub>3</sub><br>B <sub>3</sub> | 1<br>A <sub>2</sub><br>B <sub>2</sub> | $0$ $A_1$ $B_1$                       | 1<br>A <sub>0</sub><br>B <sub>0</sub> | Set Column<br>Address                   | Set Column start and end address<br>A[6:0]: Start Address. [reset=0]<br>B[6:0]: End Address. [reset=119]<br>Range from 0 to 119 |
| 0            | 5C                     | 0         | 1                                     | 0                                     | 1                                     | 1                                     | 1                                     | 0                                     | 0                                     | Write RAM<br>Command                    | Enable MCU to write Data into RAM                                                                                               |
| 0            | 5D                     | 0         | 1                                     | 0                                     | 1                                     | 1                                     | 1                                     | 0                                     | 1                                     | Read RAM<br>Command                     | Enable MCU to read Data from RAM                                                                                                |
| 0<br>1<br>1  | 75<br>A[6:0]<br>B[6:0] | 0 *       | 1<br>A <sub>6</sub><br>B <sub>6</sub> | 1<br>A <sub>5</sub><br>B <sub>5</sub> | 1<br>A <sub>4</sub><br>B <sub>4</sub> | 0<br>A <sub>3</sub><br>B <sub>3</sub> | 1<br>A <sub>2</sub><br>B <sub>2</sub> | 0<br>A <sub>1</sub><br>B <sub>1</sub> | 1<br>A <sub>0</sub><br>B <sub>0</sub> | Set Row<br>Address                      | Set Row start and end address A[6:0]: Start Address. [reset=0] B[6:0]: End Address. [reset=127] Range from 0 to 127             |
| 0 1 1        | A0<br>A[7:0]<br>B[4]   | 1 0 *     | 0 0 *                                 | 1<br>A <sub>5</sub><br>0              | 0<br>A <sub>4</sub><br>B <sub>4</sub> | 0 0 0                                 | 0<br>A <sub>2</sub><br>0              | 0<br>A <sub>1</sub><br>0              | 0<br>A <sub>0</sub><br>1              | Set Re-map and<br>Dual COM Line<br>mode |                                                                                                                                 |
| 0            | A1<br>A[6:0]           | 1 *       | 0<br>A <sub>6</sub>                   | 1<br>A <sub>5</sub>                   | 0<br>A <sub>4</sub>                   | 0<br>A <sub>3</sub>                   | 0<br>A <sub>2</sub>                   | 0<br>A <sub>1</sub>                   | 1<br>A <sub>0</sub>                   | Set Display<br>Start Line               | Set display RAM display start line register from 0-127<br>Display start line register is reset to 00h after RESET               |

**SSD1322** Rev 1.3 P 32/64 Feb 2011 **Solomon Systech** 

| <b>D/C</b> # | Hex          | <b>D7</b>           | <b>D6</b>           | <b>D5</b>           | D4                  | D3                  | D2                  | D2                  | <b>D</b> 0          | Command                  | Description                                                                                                                         |
|--------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 0            | A2           | 1                   | 0                   | 1                   | 0                   | 0                   | 0                   | 1                   | 0                   | Set Display              | Set vertical scroll by COM from 0-127                                                                                               |
| 1            | A[6:0]       | *                   | $A_6$               | $A_5$               | $A_4$               | A <sub>3</sub>      | $A_2$               | $\mathbf{A}_1$      | $A_0$               | Offset                   | The value is reset to 00H after RESET                                                                                               |
| 0            | A4~A7        | 1                   | 0                   | 1                   | 0                   | 0                   | $X_2$               | $X_1$               | $X_0$               |                          | A4h = Entire Display OFF, all pixels turns OFF in GS level 0                                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | A5h = Entire Display ON, all pixels turns ON in GS level 15                                                                         |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     | Set Display<br>Mode      | A6h = Normal Display [reset]                                                                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | A7h = Inverse Display (GS0 $\rightarrow$ GS15, GS1 $\rightarrow$ GS14, GS2 $\rightarrow$ GS13,)                                     |
| 0            | A8           | 1                   | 0                   | 1                   | 0                   | 1                   | 0                   | 0                   | 0                   |                          | This command turns ON partial mode. The partial mode                                                                                |
| 1            | A[6:0]       | 0                   | $A_6$               | $A_5$               | $A_4$               | $A_3$               | $A_2$               | $\mathbf{A}_1$      | $A_0$               | Enable Partial           | display area is defined by the following two parameters,                                                                            |
| 1            | B[6:0]       | 0                   | $\mathbf{B}_{6}$    | $\mathbf{B}_5$      | $B_4$               | $B_3$               | $B_2$               | $B_1$               | $\mathbf{B}_0$      | Display                  | A[6:0]: Address of start row in the display area B[6:0]: Address of end row in the display area, where B[6:0] must be $\geq$ A[6:0] |
| 0            | A9           | 1                   | 0                   | 1                   | 0                   | 1                   | 0                   | 0                   | 1                   | Exit Partial<br>Display  | This command is sent to exit the Partial Display mode                                                                               |
| 0            | AB           | 1                   | 0                   | 1                   | 0                   | 1                   | 0                   | 1                   | 1                   | Function                 | A [O]=Ob. Calcut automal V                                                                                                          |
| 1            | A[0]         | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | $A_0$               | Selection                | A[0]=0b, Select external $V_{DD}$<br>A[0]=1b, Enable internal $V_{DD}$ regulator [reset]                                            |
| 0            | AE~AF        | 1                   | 0                   | 1                   | 0                   | 1                   | 1                   | 1                   | $X_0$               | Set Sleep mode<br>ON/OFF | AEh = Sleep mode ON (Display OFF)<br>AFh = Sleep mode OFF (Display ON)                                                              |
| 0            | B1<br>A[7:0] | 1<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub> |                          | A[3:0] Phase 1 period (reset phase length) of 5~31 DCLK(s) clocks as follow:                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | A[3:0] Phase 1 period                                                                                                               |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0000 invalid<br>0001 invalid                                                                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0010 5 DCLKs                                                                                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0011 7 DCLKs<br>0100 9 DCLKs [reset]                                                                                                |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | : : :                                                                                                                               |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 1111 31 DCLKs                                                                                                                       |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          |                                                                                                                                     |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     | Set Phase<br>Length      | A[7:4] Phase 2 period (first pre-charge phase length) of 3~15 DCLK(s) clocks as follow:                                             |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | A[7:4] Phase 2 period                                                                                                               |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0000 invalid                                                                                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0001 invalid 0010 invalid                                                                                                           |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0010 invalid<br>0011 3 DCLKs                                                                                                        |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | : :                                                                                                                                 |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 0111 7 DCLKs [reset]                                                                                                                |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          | 1111 15 DCLKs                                                                                                                       |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                          |                                                                                                                                     |
|              |              | <u> </u>            | <u> </u>            | 1                   | <u> </u>            | ·                   |                     |                     | ı                   | 1                        |                                                                                                                                     |

**SSD1322** Rev 1.3 P 33/64 Feb 2011 **Solomon Systech** 

| <b>D</b> /C# | Hex    | <b>D7</b> | <b>D6</b>        | <b>D5</b> | <b>D4</b> | <b>D3</b> | D2             | D2             | <b>D</b> 0 | Command                           | Description                                                                                                              |
|--------------|--------|-----------|------------------|-----------|-----------|-----------|----------------|----------------|------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| 0            | В3     | 1         | 0                | 1         | 1         | 0         | 0              | 1              | 1          |                                   | A[3:0] [reset=0], divide by DIVSET where                                                                                 |
|              |        |           |                  |           |           |           |                |                |            |                                   | [] []                                                                                                                    |
| 1            | A[7:0] | $A_7$     | $A_6$            | $A_5$     | $A_4$     | $A_3$     | $A_2$          | $\mathbf{A}_1$ | $A_0$      |                                   | A[3:0] DIVSET                                                                                                            |
|              |        |           |                  |           |           |           |                |                |            |                                   | 0000 divide by 1                                                                                                         |
|              |        |           |                  |           |           |           |                |                |            |                                   | 0001 divide by 2                                                                                                         |
|              |        |           |                  |           |           |           |                |                |            |                                   | 0010 divide by 4                                                                                                         |
|              |        |           |                  |           |           |           |                |                |            |                                   | 0011 divide by 8                                                                                                         |
|              |        |           |                  |           |           |           |                |                |            |                                   | 0100 divide by 16                                                                                                        |
|              |        |           |                  |           |           |           |                |                |            |                                   | 0101 divide by 32                                                                                                        |
|              |        |           |                  |           |           |           |                |                |            | Set Front Clock                   | 0110 divide by 64                                                                                                        |
|              |        |           |                  |           |           |           |                |                |            | Divider /                         | 0111 divide by 128                                                                                                       |
|              |        |           |                  |           |           |           |                |                |            | Oscillator                        | 1000 divide by 256                                                                                                       |
|              |        |           |                  |           |           |           |                |                |            | Frequency                         | 1001 divide by 512                                                                                                       |
|              |        |           |                  |           |           |           |                |                |            |                                   | 1010 divide by 1024                                                                                                      |
|              |        |           |                  |           |           |           |                |                |            |                                   | >=1011 invalid                                                                                                           |
|              |        |           |                  |           |           |           |                |                |            |                                   |                                                                                                                          |
|              |        |           |                  |           |           |           |                |                |            |                                   | A[7:4] Oscillator frequency, frequency increases as level increases [reset=0101b]                                        |
| 0            | B4     | 1         | 0                | 1         | 1         | 0         | 1              | 0              | 0          |                                   | A[1:0] = 00b: Enable external VSL                                                                                        |
| 1            | A[1:0] | 1         | 0                | 1         | 0         | 0         | 0              | $A_1$          | $A_0$      |                                   | A[1:0] = 10b: Internal VSL [reset]                                                                                       |
| 1            | B[7:3] | $B_7$     | $\mathrm{B}_{6}$ | $B_5$     | $B_4$     | $B_3$     | 1              | 0              | 1          |                                   |                                                                                                                          |
|              | 2[,.0] | 2,        | 20               | 2,        | 24        | 2,        |                | v              |            | Display<br>Enhancement A          | B[7:3] = 11111b: Enhanced low GS display quality B[7:3] = 10110b: Normal [reset]                                         |
| 0            | D.f    | 1         | 0                | 1         | 1         | 0         | 1              | 0              | 1          |                                   | A [1:0] C DIOO: 00 min II;7 Innut disabled                                                                               |
| 0            | B5     | 1         | 0                | 1         | 1         | 0         | 1              | 0              | 1          |                                   | A[1:0] GPIO0: 00 pin HiZ, Input disabled<br>01 pin HiZ, Input enabled                                                    |
| 1            | A[3:0] | *         | *                | *         | *         | $A_3$     | A <sub>2</sub> | $A_1$          | $A_0$      |                                   | 10 pin output LOW [reset] 11 pin output HIGH                                                                             |
|              |        |           |                  |           |           |           |                |                |            | Set GPIO                          | A[3:2] GPIO1: 00 pin HiZ, Input disabled<br>01 pin HiZ, Input enabled<br>10 pin output LOW [reset]<br>11 pin output HIGH |
| 0            | В6     | 1         | 0                | 1         | 1         | 0         | 1              | 1              | 0          |                                   | A[3:0] Second Pre-charge period                                                                                          |
| 1            | A[3:0] | *         | *                | *         | *         | $A_3$     | $A_2$          | $A_1$          | $A_0$      |                                   | 0000b 0 dclk<br>0001b 1 dclk                                                                                             |
|              |        |           |                  |           |           |           |                |                |            | Set Second<br>Precharge<br>Period | 1000b 8 dclks [reset] 1111b 15 dclks                                                                                     |
|              |        |           |                  |           |           |           |                |                |            |                                   |                                                                                                                          |

**SSD1322** Rev 1.3 P 34/64 Feb 2011 **Solomon Systech** 

| <b>D/C</b> # | Hex          | <b>D7</b>           | <b>D6</b>           | <b>D5</b>           | D4                  | <b>D3</b>           | D2                  | D2                  | D0                  | Command                    | Description                                                                                                                                                                                                                |
|--------------|--------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0            | В8           | 1                   | 0                   | 1                   | 1                   | 1                   | 0                   | 0                   | 0                   |                            | The next 15 data bytes define Gray Scale (GS) Table by                                                                                                                                                                     |
| 1            | A1[7:0]      | A1 <sub>7</sub>     | $A1_6$              | A15                 | $A1_4$              | A1 <sub>3</sub>     | $A1_2$              | $A1_1$              | $A1_0$              |                            | setting the gray scale pulse width in unit of DCLK's                                                                                                                                                                       |
| 1            | A2[7:0]      | A2 <sub>7</sub>     | A2 <sub>6</sub>     | A2 <sub>5</sub>     | A2 <sub>4</sub>     | A2 <sub>3</sub>     | A2 <sub>2</sub>     | $A2_1$              | $A2_0$              |                            | (ranges from 0d ~ 180d)                                                                                                                                                                                                    |
| 1            |              |                     |                     |                     |                     |                     | -                   |                     |                     | Set Gray Scale             | A1[7:0]: Gamma Setting for GS1,                                                                                                                                                                                            |
| 1            |              |                     |                     |                     |                     |                     |                     |                     |                     | Table                      | A2[7:0]: Gamma Setting for GS2,                                                                                                                                                                                            |
| 1            |              |                     |                     |                     |                     |                     |                     |                     |                     |                            | :                                                                                                                                                                                                                          |
| 1            | A14[7:0]     | A14 <sub>7</sub>    | A14 <sub>6</sub>    | A14 <sub>5</sub>    | A14 <sub>4</sub>    | A14 <sub>3</sub>    | A14 <sub>2</sub>    | A14 <sub>1</sub>    | A14 <sub>0</sub>    |                            | A14[7:0]: Gamma Setting for GS14,                                                                                                                                                                                          |
| 1            | A15[7:0]     | A15 <sub>7</sub>    | A15 <sub>6</sub>    | A15 <sub>5</sub>    | A15 <sub>4</sub>    | A153                | A15 <sub>2</sub>    | A15 <sub>1</sub>    | A15 <sub>0</sub>    |                            | A15[7:0]: Gamma Setting for GS15                                                                                                                                                                                           |
|              |              |                     |                     |                     |                     |                     |                     |                     |                     |                            | Note  (1) 0 ≤ Setting of GS1 < Setting of GS2 < Setting of GS3  < Setting of GS14 < Setting of GS15  Refer to Section 8.8 for details  (2) The setting must be followed by the Enable Gray Scale Table command (00h)       |
| 0            | В9           | 1                   | 0                   | 1                   | 1                   | 1                   | 0                   | 0                   | 1                   | Linear Gray<br>Scale table | The default Linear Gray Scale table is set in unit of DCLK's as follow  GS0 level pulse width = 0; GS1 level pulse width = 0; GS2 level pulse width = 8; GS3 level pulse width = 16; : : : : : : : : : : : : : : : : : : : |
| 0            | BB           | 1                   | 0                   | 1                   | 1                   | 1                   | 0                   | 1                   | 1                   |                            | Set pre-charge voltage level.[reset = 17h]                                                                                                                                                                                 |
| 1            | A[4:0]       | 1<br>*              | *                   | 1<br>*              | $A_4$               |                     | $A_2$               | $A_1$               | $A_0$               |                            | bet pre charge voluge level.[reset 1/11]                                                                                                                                                                                   |
|              | 7 x[ 1.0]    |                     |                     |                     | 4                   | 113                 | 112                 | 24]                 | 110                 | Set Pre-charge<br>voltage  | A[4:0]         Hex code         pre-charge voltage           00000         00h         0.20 x V <sub>CC</sub> :         :         :           11111         1Fh         0.60 x V <sub>CC</sub>                             |
| 0            | BE           | 1                   | 0                   | 1                   | 1                   | 1                   | 1                   | 1                   | 0                   |                            | Set COM deselect voltage level [reset = 04h]                                                                                                                                                                               |
| 1            | A[2:0]       | *                   | *                   | *                   | *                   | 0                   | $\mathbf{A}_2$      | $A_1$               | $A_0$               | Set $V_{COMH}$             | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                     |
| 0            | C1<br>A[7:0] | 1<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Set Contrast<br>Current    | A[7:0]: Contrast current value, range:00h~FFh, i.e. 256 steps for I <sub>SEG</sub> current [reset = 7Fh]                                                                                                                   |

**SSD1322** Rev 1.3 P 35/64 Feb 2011 **Solomon Systech** 

| <b>D</b> / <b>C</b> # | Hex                | <b>D7</b>   | <b>D6</b>           | <b>D5</b>                | D4                       | D3                  | D2                  | D2                  | <b>D</b> 0          | Command                            | Description                                                                                                                                                                                                                                                                                                    |
|-----------------------|--------------------|-------------|---------------------|--------------------------|--------------------------|---------------------|---------------------|---------------------|---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                     | C7<br>A[3:0]       | 1 *         | 1 *                 | 0 *                      | 0 *                      | 0<br>A <sub>3</sub> | 1<br>A <sub>2</sub> | 1<br>A <sub>1</sub> |                     | Master Contrast<br>Current Control |                                                                                                                                                                                                                                                                                                                |
| 0 1                   | CA<br>A[6:0]       | 1 *         | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub>      | 0<br>A <sub>4</sub>      | 1<br>A <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 0<br>A <sub>0</sub> |                                    | A[6:0]: Set MUX ratio from 16MUX ~ 128MUX  A[6:0] = 15d represents 16MUX  : A[6:0] = 127d represents 128MUX [reset]                                                                                                                                                                                            |
| 0<br>1<br>1           | D1<br>A[5:4]<br>20 | 1<br>1<br>0 | 1<br>0<br>0         | 0<br>A <sub>5</sub><br>1 | 1<br>A <sub>4</sub><br>0 | 0<br>0<br>0         | 0<br>0<br>0         | 0<br>1<br>0         | 1<br>0<br>0         |                                    | A[5:4] = 00b: Reserved<br>A[5:4] = 10b: Normal [reset]                                                                                                                                                                                                                                                         |
| 0                     | FD<br>A[2]         | 1 0         | 1 0                 | 1 0                      | 1 1                      | 1 0                 | 1<br>A <sub>2</sub> | 0 1                 | 1 0                 | Set Command<br>Lock                | A[2]: MCU protection status [reset = 12h]  A[2] = 0b, Unlock OLED driver IC MCU interface from entering command [reset]  A[2] = 1b, Lock OLED driver IC MCU interface from entering command  Note  (1) The locked OLED driver IC MCU interface prohibits all commands and memory access except the FDh command |

Note
(1) "\*" stands for "Don't care".

SSD1322 Rev 1.3 P 36/64 Feb 2011 Solomon Systech

#### 10 COMMAND

#### 10.1.1 Enable Gray Scale Table (00h)

This command is sent to enable the Gray Scale Table setting (command B8h).

#### 10.1.2 Set Column Address (15h)

This triple byte command specifies column start address and end address of the display data RAM. This command also sets the column address pointer to column start address. This pointer is used to define the current read/write column address in graphic display data RAM. If horizontal address increment mode is enabled by command A0h, after finishing read/write one column data, it is incremented automatically to the next column address. Whenever the column address pointer finishes accessing the end column address, it is reset back to start column address and the row address is incremented to the next row.

## 10.1.3 Write RAM Command (5Ch)

After entering this single byte command, data entries will be written into the display RAM until another command is written. Address pointer is increased accordingly. This command must be sent before write data into RAM.

## 10.1.4 Read RAM Command (5Dh)

After entering this single byte command, data is read from display RAM until another command is written. Address pointer is increased accordingly. This command must be sent before read data from RAM.

**SSD1322** | Rev 1.3 | P 37/64 | Feb 2011 | **Solomon Systech** 

#### **10.1.5 Set Row Address (75h)**

This triple byte command specifies row start address and end address of the display data RAM. This command also sets the row address pointer to row start address. This pointer is used to define the current read/write row address in graphic display data RAM. If vertical address increment mode is enabled by command A0h, after finishing read/write one row data, it is incremented automatically to the next row address. Whenever the row address pointer finishes accessing the end row address, it is reset back to start row address.

The diagram below shows the way of column and row address pointer movement through the example: column start address is set to 1 and column end address is set to 118, row start address is set to 2 and row end address is set to 126. Horizontal address increment mode is enabled by command A0h. In this case, the graphic display data RAM column accessible range is from column 1 to column 118 and from row 1 to row 126 only. In addition, the column and row address pointers are set to 1 and 2, respectively. After finishing read/write four pixels of data, the column address is increased automatically by 1 to access the next RAM location for next read/write operation (*solid line in Figure 10-1*). Whenever the column address pointer finishes accessing the end column 118, it is reset back to column 1 and row address is automatically increased by 1 (*solid line in Figure 10-1*). While the end row 126 and end column 118 RAM location is accessed, the row address is reset back to 2 and the column address is reset back to 1 (*dotted line in Figure 10-1*).

Figure 10-1: Example of Column and Row Address Pointer Movement (Gray Scale Mode)

**SSD1322** | Rev 1.3 | P 38/64 | Feb 2011 | **Solomon Systech** 

#### 10.1.6 Set Re-map & Dual COM Line Mode (A0h)

This command has multiple configurations and each bit setting is described as follows:

#### • Address increment mode (A[0])

When A[0] is set to 0, the driver is set as horizontal address increment mode. After the display RAM is read / written, the column address pointer is increased automatically by 1. If the column address pointer reaches column end address, the column address pointer is reset to column start address and row address pointer is increased by 1. The sequence of movement of the row and column address point for horizontal address increment mode is shown in Figure 10-2.

 Col 0
 Col 1
 .....
 Col 118
 Col 119

 Row 0
 .....
 .....
 .....

 Row 1
 .....
 .....
 .....

 Row 126
 .....
 .....

 Row 127
 .....
 .....

Figure 10-2: Address Pointer Movement of Horizontal Address Increment Mode

When A[0] is set to 1, the driver is set to vertical address increment mode. After the display RAM is read / written, the row address pointer is increased automatically by 1. If the row address pointer reaches the row end address, the row address pointer is reset to row start address and column address pointer is increased by 1. The sequence of movement of the row and column address point for vertical address increment mode is shown in Figure 10-3.

 Row 0
 ....

 Row 1
 ....

 Row 126
 ....

 Row 127
 ....

Figure 10-3: Address Pointer Movement of Vertical Address Increment Mode

## • Column Address Remap (A[1])

This command bit is made for increasing the layout flexibility of segment signals in OLED module with segment arranged from left to right (when A[1] is set to 0) or vice versa (when A[1] is set to 1), as demonstrated in Figure 10-4.

A[1] = 0 (reset): RAM Column  $0 \sim 119$  maps to SEG0-SEG3  $\sim$  SEG476-SEG479

A[1] = 1: RAM Column  $0 \sim 119$  maps to SEG476-SEG479  $\sim$  SEG0-SEG3

#### • Nibble Remap (A[2])

A[2] = 0 (reset): Data bits direct mapping is performed

A[2] = 1: The four nibbles of the data bus for RAM access are re-mapped

The effects are demonstrated in Figure 10-4.

**SSD1322** | Rev 1.3 | P 39/64 | Feb 2011 | **Solomon Systech** 

Figure 10-4: GDDRAM in Gray Scale mode with or without Column Address (A[1]) & Nibble remapping (A[2])

|                     | Normal,<br>= 0 & A[2]                                            | = 0 | SEG0        | SEG1        | SEG2        | SEG3         | SEG4        | SEG5        | SEG6        | SEG7        | <br>  |   | <br>SEG472      | SEG473      | SEG474      | SEG475      | SEG476      | SEG477      | SEG478      | SEG479      |                                     |
|---------------------|------------------------------------------------------------------|-----|-------------|-------------|-------------|--------------|-------------|-------------|-------------|-------------|-------|---|-----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------------------------------|
|                     | Remap, = 1 & A[2]                                                | =0  | SEG479      | SEG478      | SEG477      | SEG476       | SEG475      | SEG474      | SEG473      | SEG472      | <br>: | : | <br>SEG7        | SEG6        | SEG5        | SEG4        | SEG3        |             |             | SEG         |                                     |
| A[1] =              | Remap,<br>= 0 & A[2]                                             | = 1 | SEG3        | SEG2        | SEG1        | $_{ m ODHS}$ | SEG7        | SEG6        | SEG5        | SEG4        | <br>  | : | <br>SEG475      | SEG474      | SEG473      | SEG472      | SEG479      | SEG478      | SEG477      | SEG476      | Outputs                             |
|                     | Normal,<br>= 1 & A[2]                                            | = 1 | SEG476      | SEG477      | SEG478      | SEG479       | SEG472      | SEG473      | SEG474      | SEG475      | <br>  |   | <br>SEG4        | SEG5        | SEG6        | SEG7        | SEGO        | SEG1        | SEG2        | SEG3        |                                     |
| Normal,<br>A[4] = 0 | Remap,<br>A[4] = 1                                               |     |             | C           | )           |              |             | 1           |             |             |       | • |                 | 7           | 6           |             |             | 7           | 7           |             | RAM /<br>Column<br>address<br>(HEX) |
| COM0                | COM127                                                           | 0   | D1[3:0]     | D1[7:4]     | D0[3:0]     | D0[7:4]      | D3[3:0]     | D3[7:4]     | D2[3:0]     | D2[7:4]     | <br>  |   | D237[3:0]       | D237[7:4]   | D236[3:0]   | D236[7:4]   | D239[3:0]   | D239[7:4]   | D238[3:0]   | D238[7:4]   |                                     |
| COM1                | COM126                                                           | 1   | D241[3:0]   | D241[7:4]   | D240[3:0]   | D240[7:4]    | D243[3:0]   | D243[7:4]   | D242[3:0]   | D242[7:4]   | <br>  |   | <br>D477[3:0]   | D477[7:4]   | D476[3:0]   | D476[7:4]   | D479[3:0]   | D479[7:4]   | D478[3:0]   | D478[7:4]   |                                     |
| :                   | :                                                                | :   |             |             | •           | •            |             | •           | •           |             |       |   |                 | •           | •           | •           |             | •           |             |             |                                     |
| COM126              | COM1                                                             | 7E  | D30241[3:0] | D30241[7:4] | D30240[3:0] | D30240[7:4]  | D30243[3:0] | D30243[7:4] | D30242[3:0] | D30242[7:4] | <br>  |   | <br>D30477[3:0] | D30477[7:4] | D30476[3:0] | D30476[7:4] | D30479[3:0] | D30479[7:4] | D30478[3:0] | D30478[7:4] |                                     |
| COM127              | СОМО                                                             | 7F  | D30481[3:0] | D30481[7:4] | D30480[3:0] | D30480[7:4]  | D30483[3:0] | D30483[7:4] | D30482[3:0] | D30482[7:4] | <br>  |   | <br>D30717[3:0] | D30717[7:4] | D30716[3:0] | D30716[7:4] | D30719[3:0] | D30719[7:4] | D30718[3:0] | D30718[7:4] |                                     |
| СОМ                 | COM Outputs  RAM / Row address (HEX)  Corresponding to one pixel |     |             |             |             |              |             |             |             |             |       |   |                 |             |             |             |             |             |             |             |                                     |

## • COM scan direction Remap (A[4])

This command bit determines the scanning direction of the common for flexible layout of common signals in OLED module either from up to down or vice versa.

A[1] = 0 (reset): Scan from up to down

A[1] = 1: Scan from bottom to up

Details of pin arrangement can be found in Figure 10-4.

## • Odd even split of COM pins (A[5])

This command bit can set the odd even arrangement of COM pins.

A[5] = 0 (reset): Disable COM split odd even, pin assignment of common is in sequential as COM127 COM126...COM 65 COM64...SEG479...SEG0...COM0 COM1...COM62 COM63

A[5] = 1: Enable COM split odd even, pin assignment of common is in odd even split as COM127 COM125...COM3 COM1...SEG479...SEG0...COM0 COM2...COM124 COM126 Details of pin arrangement can be found in Figure 10-5.

**SSD1322** Rev 1.3 P 40/64 Feb 2011 **Solomon Systech** 

• Set Dual COM mode (B[4])

This command bit can set the dual COM mode.

B[4] = 0 (reset): Disable the dual COM mode, as shown on Figure 10-5

B[4] = 1: Enable the dual COM mode, details of pin arrangement can be found in Figure 10-6 Notice that Odd even split of COM pins must be disabled (A[5]=0) and MUX must be set equating to or smaller than 63 (MUX $\leq$ 63) when dual COM mode is enabled (B[4]=1).



Figure 10-5 : COM Pins Hardware Configuration – 1 (MUX ratio: 128)

Figure 10-6: COM Pins Hardware Configuration – 2 (MUX ratio: 64)



## 10.1.7 Set Display Start Line (A1h)

This command is used to set Display Start Line register to determine starting address of display RAM to be displayed by selecting a value from 0 to 127. Figure 10-7 shows an example of using this command when MUX ratio = 128 and MUX ratio = 90 and Display Start Line = 40. In there, "Row" means the graphic display data RAM row.

Figure 10-7: Example of Set Display Start Line with no Remap

|         |                          | MUX ratio (CAh) = 128    |                          | MUX ratio (CAh) = 90     |
|---------|--------------------------|--------------------------|--------------------------|--------------------------|
| COM Pin | Display Start Line (A1h) |
|         | = 0                      | = 40                     | = 0                      | = 40                     |
| COM0    | ROW0                     | ROW40                    | ROW0                     | ROW40                    |
| COM1    | ROW1                     | ROW41                    | ROW1                     | ROW41                    |
| COM2    | ROW2                     | ROW42                    | ROW2                     | ROW42                    |
| COM3    | ROW3                     | ROW43                    | ROW3                     | ROW43                    |
| :       | :                        | :                        | :                        | :                        |
| :       |                          |                          | :                        | :                        |
| COM48   | ROW48                    | ROW88                    | ROW48                    | ROW88                    |
| COM49   | ROW49                    | ROW89                    | ROW49                    | ROW89                    |
| COM50   | ROW50                    | ROW90                    | ROW50                    | ROW90                    |
| COM51   | ROW51                    | ROW91                    | ROW51                    | ROW91                    |
| :       | :                        | :                        | :                        | :                        |
| :       | :                        | :                        | :                        | :                        |
| COM86   | ROW86                    | ROW126                   | ROW86                    | ROW126                   |
| COM87   | ROW87                    | ROW127                   | ROW87                    | ROW127                   |
| COM88   | ROW88                    | ROW0                     | ROW88                    | ROW0                     |
| COM89   | ROW89                    | ROW1                     | ROW89                    | ROW1                     |
| COM90   | ROW90                    | ROW2                     | -                        | -                        |
| COM91   | ROW91                    | ROW3                     | -                        | -                        |
| :       | :                        | :                        | :                        | :                        |
| :       | :                        | :                        | :                        | :                        |
| COM124  | ROW124                   | ROW36                    | -                        | -                        |
| COM125  | ROW125                   | ROW37                    | -                        | -                        |
| COM126  | ROW126                   | ROW38                    | -                        | -                        |
| COM127  | ROW127                   | ROW39                    | -                        | _                        |
|         |                          |                          |                          |                          |
| Display |                          |                          |                          |                          |
| Example |                          | SOLOMON                  |                          | SOLOMON                  |
|         |                          | SYSTECH                  |                          | SYSTECH                  |
|         | SOLOMON                  | 31315011                 | COLONION                 | SISTEUN                  |
|         | SYSTECH                  |                          |                          |                          |
| İ       |                          |                          |                          |                          |

**SSD1322** Rev 1.3 P 42/64 Feb 2011 **Solomon Systech** 

# 10.1.8 Set Display Offset (A2h)

This command specifies the mapping of display start line (it is assumed that COM0 is the display start line, display start line register equals to 0) to one of COM0-127. For example, to move the COM39 towards the COM0 direction for 40 lines, the 7-bit data in the second command should be given by 0101000. The figure below shows an example of this command. In there, "Row" means the graphic display data RAM row.

Figure 10-8: Example of Set Display Offset with no Remap

|                    | MUX ratio (CAh) = 128  | MUX ratio (CAh) = 128   | MUX ratio (CAh) = 90   | MUX ratio (CAh) = 90    |
|--------------------|------------------------|-------------------------|------------------------|-------------------------|
| COM Pin            | Display Offset (A2h)=0 | Display Offset (A2h)=40 | Display Offset (A2h)=0 | Display Offset (A2h)=40 |
| COM0               | ROW0                   | ROW40                   | ROW0                   | ROW40                   |
| COM1               | ROW1                   | ROW41                   | ROW1                   | ROW41                   |
| COM2               | ROW2                   | ROW42                   | ROW2                   | ROW42                   |
| COM3               | ROW3                   | ROW43                   | ROW3                   | ROW43                   |
| :                  | :                      | :                       | :                      | -                       |
| :                  | :                      | :                       | :                      | :                       |
| COM48              | ROW48                  | ROW88                   | ROW48                  | ROW88                   |
| COM49              | ROW49                  | ROW89                   | ROW49                  | ROW89                   |
| COM50              | ROW50                  | ROW90                   | ROW50                  | -                       |
| COM51              | ROW51                  | ROW91                   | ROW51                  | -                       |
| :                  | :                      | :                       | :                      | -                       |
| :                  | :                      | :                       | :                      | -                       |
| COM86              | ROW86                  | ROW126                  | ROW86                  | -                       |
| COM87              | ROW87                  | ROW127                  | ROW87                  | -                       |
| COM88              | ROW88                  | ROW0                    | ROW88                  | ROW0                    |
| COM89              | ROW89                  | ROW1                    | ROW89                  | ROW1                    |
| COM90              | ROW90                  | ROW2                    | -                      | R0W2                    |
| COM91              | ROW91                  | ROW3                    | -                      | ROW3                    |
| :                  | :                      | :                       | :                      | :                       |
| :                  | :                      | :                       | :                      | :                       |
| COM124             | ROW124                 | ROW36                   | -                      | ROW36                   |
| COM125             | ROW125                 | ROW37                   | -                      | ROW37                   |
| COM126             | ROW126                 | ROW38                   | -                      | ROW38                   |
| COM127             | ROW127                 | ROW39                   | -                      | ROW39                   |
| Display<br>Example | SOLOMON                | SOLOMON                 |                        | COLOMON                 |
|                    | SYSTECH                |                         |                        |                         |

**SSD1322** Rev 1.3 P 43/64 Feb 2011 **Solomon Systech** 

## **10.1.9 Set Display Mode (A4h ~ A7h)**

These are single byte command and they are used to set Entire Display OFF, Entire Display ON, Normal Display and Inverse Display.

Set Entire Display OFF (A4h) Force the entire display to be at gray scale level "GS0" regardless of the contents of the display data RAM as shown in Figure 10-9.

Figure 10-9: Example of Entire Display OFF





**GDDRAM** 

Display

Set Entire Display ON (A5h) Force the entire display to be at gray scale "GS15" regardless of the contents of the display data RAM as shown in Figure 10-10.

Figure 10-10: Example of Entire Display ON





**GDDRAM** 

Display

Normal Display (A6h) Reset the "Entire Display ON, Entire Display OFF or Inverse Display" effects and turn the data to ON at the corresponding gray level. Figure 10-11 shows an example of Normal Display.

Figure 10-11: Example of Normal Display





Display

Inverse Display (A7h) The gray level of display data are swapped such that "GS0"  $\leftrightarrow$  "GS15", "GS1"  $\leftrightarrow$  "GS14", ... Figure 10-12 shows an example of inverse display.

Figure 10-12: Example of Inverse Display





P 44/64 Feb 2011 SSD1322 Rev 1.3 Solomon Systech

#### 10.1.10 Enable Partial Display (A8h)

The partial mode display area is defined this triple byte command. Figure 10-13 shows an example of enabling the partial mode display with start row address A[6:0] = 20h and end start row address B[6:0] = 5Fh at MUX ratio = 128.

Figure 10-13: Example of Partial Mode Display





Display

#### 10.1.11 Exit Partial Display (A9h)

This single byte command is sent to exit the partial mode display area (command A8h).

## 10.1.12 Set Function selection (ABh)

This double byte command is used to enable or disable the  $V_{DD}$  regulator.

Internal  $V_{DD}$  regulator is selected when the bit A[0] is set to 1b, while external  $V_{DD}$  is selected when A[0] is set to 0b.

#### 10.1.13 Set Display ON/OFF (AEh / AFh)

These single byte commands are used to turn the OLED panel display ON or OFF.

When the display is ON (command AFh), the selected circuits by Set Master Configuration command will be turned ON. When the display is OFF (command AEh), those circuits will be turned off, the segment is in  $V_{SS}$  state and common is in high impedance state.

#### 10.1.14 Set Phase Length (B1h)

This double byte command sets the length of phase 1 and 2 of segment waveform of the driver.

- Phase 1 (A[3:0]): Set the period from 5 to 31 in the unit of 2 DCLKs. A larger capacitance of the OLED pixel may require longer period to discharge the previous data charge completely.
- Phase 2 (A[7:4]): Set the period from 3 to 15 in the unit of DCLKs. A longer period is needed to charge up a larger capacitance of the OLED pixel to the target voltage V<sub>P</sub>.

#### 10.1.15 Set Front Clock Divider / Oscillator Frequency (B3h)

This double byte command consists of two functions:

- Front Clock Divide Ratio (A[3:0])
  Set the divide ratio to generate DCLK (Display Clock) from CLK. The divide ratio is from 1 to 16, with reset value = 1. Please refer to Section 8.5 for the detail relationship of DCLK and CLK.
- Oscillator Frequency (A[7:4])
   Program the oscillator frequency Fosc which is the source of CLK if CLS pin is pulled HIGH. The 4-bit value results in 16 different frequency settings being available.

**SSD1322** | Rev 1.3 | P 45/64 | Feb 2011 | **Solomon Systech** 

#### 10.1.16 Display Enhancement A (B4h)

This triple byte command is sent to enhance the display performance.

Setting A[1:0] to 00b enables the external VSL, while the low GS display quality would be improved by setting B[7:3] to 11111b.

#### 10.1.17 Set GPIO (B5h)

This double byte command is used to set the states of GPIO0 and GPIO1 pins. Refer to Table 9-1 for details.

## 10.1.18 Set Second Pre-charge period (B6h)

This double byte command is used to set the phase 3 second pre-charge period. The period of phase 3 can be programmed by command B6h and it is ranged from 0 to 15 DCLK's. Please refer to Table 9-1 for the detail information.

## 10.1.19 Set Gray Scale Table (B8h)

This command is used to set each individual gray scale level for the display. Except gray scale levels GS0 that has no pre-charge and current drive, each gray scale level is programmed in the length of current drive stage pulse width with unit of DCLK. The longer the length of the pulse width, the brighter the OLED pixel when it's turned ON. Following the command B8h, the user has to set the gray scale setting for GS1, GS2, ..., GS14, GS15 one by one in sequence. Refer to Section 8.8 for details.

The setting of gray scale table entry can perform gamma correction on OLED panel display. Since the perception of the brightness scale shall match the image data value in display data RAM, appropriate gray scale table setting like the example shown below (Figure 10-14) can compensate this effect.



Figure 10-14: Example of Gamma correction by Gamma Look Up table setting

## 10.1.20 Select Default Linear Gray Scale Table (B9h)

This single byte command reloads the preset linear Gray Scale table as GS0 =Gamma Setting 0, GS1 = Gamma Setting 0, GS2 = Gamma Setting 2, ... GS14 = Gamma Setting 104, GS14 = Gamma Setting 112. Refer to Section 8.8 for details.

#### 10.1.21 Set Pre-charge voltage (BBh)

This double byte command sets the first pre-charge voltage (phase 2) level of segment pins. The level of pre-charge voltage is programmed with reference to  $V_{CC}$ . Refer to Table 9-1 for details.

**SSD1322** | Rev 1.3 | P 46/64 | Feb 2011 | **Solomon Systech** 

## 10.1.22 Set V<sub>COMH</sub> Voltage (BEh)

This double byte command sets the high voltage level of common pins,  $V_{\text{COMH}}$ . The level of  $V_{\text{COMH}}$  is programmed with reference to  $V_{\text{CC}}$ . Refer to Table 9-1 for details.

#### 10.1.23 Set Contrast Current (C1h)

This double byte command is used to set Contrast Setting of the display. The chip has 256 contrast steps from 00h to FFh. The segment output current  $I_{SEG}$  increases linearly with the contrast step, which results in brighter display.

#### 10.1.24 Master Current Control (C7h)

This double byte command is to control the segment output current by a scaling factor. The chip has 16 master control steps, with the factor ranges from 1 [0000b] to 16 [1111b – default]. The smaller the master current value, the dimmer the OLED panel display is set.

For example, if original segment output current is 160uA at scale factor = 16, setting scale factor to 8 would reduce the current to 80uA.

#### 10.1.25 Set Multiplex Ratio (CAh)

This double byte command switches default 1:128 multiplex mode to any multiplex mode from 16 to 128. For example, when multiplex ratio is set to 16, only 16 common pins are enabled. The starting and the ending of the enabled common pins are depended on the setting of "Display Offset" register programmed by command A2h. Figure 10-7 and Figure 10-8 show examples of setting the multiplex ratio through command CAh.

#### 10.1.26 Display Enhancement B (D1h)

This triple byte command is sent to enhance the display performance. User is recommended to set A[5:4] to 00b.

#### 10.1.27 Set Command Lock (FDh)

This command is used to lock the OLED driver IC from accepting any command except itself. After entering FDh 16h (A[2]=1b), the OLED driver IC will not respond to any newly-entered command (except FDh 12h A[2]=0b) and there will be no memory access. This is call "Lock" state. That means the OLED driver IC ignore all the commands (except FDh 12h A[2]=0b) during the "Lock" state.

Entering FDh 12h (A[2]=0b) can unlock the OLED driver IC. That means the driver IC resume from the "Lock" state. And the driver IC will then respond to the command and memory access.

**SSD1322** | Rev 1.3 | P 47/64 | Feb 2011 | **Solomon Systech** 

## 11 MAXIMUM RATINGS

**Table 11-1: Maximum Ratings** 

(Voltage Reference to V<sub>SS</sub>)

| Symbol        | Parameter                 | Value                          | Unit |
|---------------|---------------------------|--------------------------------|------|
| $V_{ m DD}$   |                           | -0.5 to 2.75                   | V    |
| $V_{CC}$      | Summly Waltage            | -0.5 to 21.0                   | V    |
| $V_{ m DDIO}$ | Supply Voltage            | -0.5 to $V_{\rm CI}$           | V    |
| $V_{CI}$      |                           | -0.3 to 4.0                    | V    |
| $ m V_{SEG}$  | SEG output voltage        | 0 to V <sub>CC</sub>           | V    |
| $V_{COM}$     | COM output voltage        | $0$ to $0.9*V_{\rm CC}$        | V    |
| $V_{in}$      | Input voltage             | Vss-0.3 to $V_{\rm DDIO}$ +0.3 | V    |
| $T_{A}$       | Operating Temperature     | -40 to +85                     | °C   |
| $T_{\rm stg}$ | Storage Temperature Range | -65 to +150                    | °C   |

<sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Description.

**SSD1322** Rev 1.3 P 48/64 Feb 2011 **Solomon Systech** 

<sup>\*</sup>This device may be light sensitive. Caution should be taken to avoid exposure of this device to any light source during normal operation. This device is not radiation protected.

## 12 DC CHARACTERISTICS

# **Conditions (Unless otherwise specified):**

Voltage referenced to  $V_{SS}$   $V_{DD}$  = 2.4 to 2.6V  $V_{CI}$  = 2.4 to 3.5V ( $V_{CI}$  must be larger than or equal to  $V_{DD}$ )  $T_A$  = 25°C

**Table 12-1: DC Characteristics** 

| Symbol                 | Parameter                                              | Test Condit                                                                                               | tion                                                        | Min.                  | Тур. | Max.                | Unit |
|------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------|------|---------------------|------|
| $V_{CC}$               | Operating Voltage                                      | -                                                                                                         |                                                             | 10                    | -    | 20                  | V    |
| $V_{\mathrm{DD}}$      | Logic Supply Voltage                                   | -                                                                                                         |                                                             | 2.4                   | -    | 2.6                 | V    |
| $V_{CI}$               | Low voltage power supply                               | -                                                                                                         |                                                             | 2.4                   | -    | 3.5                 | V    |
| $V_{\mathrm{DDIO}}$    | Power Supply for I/O pins                              | -                                                                                                         |                                                             | 1.65                  |      | $V_{CI}$            | V    |
| $V_{OH}$               | High Logic Output Level                                | Iout = 100uA                                                                                              |                                                             | 0.9*V <sub>DDIO</sub> | -    | $V_{\rm DDIO}$      | V    |
| $V_{OL}$               | Low Logic Output Level                                 | Iout = 100uA                                                                                              |                                                             | 0                     | -    | $0.1*V_{DDIO}$      | V    |
| $V_{IH}$               | High Logic Input Level                                 | -                                                                                                         |                                                             | $0.8*V_{DDIO}$        | -    | $V_{\mathrm{DDIO}}$ | V    |
| $V_{\rm IL}$           | Low Logic Input Level                                  | -                                                                                                         |                                                             | 0                     | -    | $0.2*V_{DDIO}$      | V    |
| $I_{SLP\_VDD}$         | V <sub>DD</sub> Sleep mode Current                     | $V_{CI} = V_{DDIO} = 2.8V$ , $V_{CC} = V_{DD}(external) = 2.5V$ , Dis<br>No panel attached                | splay OFF,                                                  | -                     | -    | 10                  | uA   |
| I <sub>SLP_VDDIO</sub> | V <sub>DDIO</sub> Sleep mode Current                   | $V_{CI} = V_{DDIO} = 2.8V,$<br>$V_{CC} = OFF$                                                             | External V <sub>DD</sub> = 2.5V                             | -                     | -    | 10                  | uA   |
|                        |                                                        | Display OFF,<br>No panel attached                                                                         | -                                                           | •                     | 10   | uA                  |      |
|                        |                                                        |                                                                                                           | External V <sub>DD</sub> = 2.5V                             | 1                     | 1    | 10                  | uA   |
| I <sub>SLP_VCI</sub>   | V <sub>CI</sub> Sleep mode Current                     | $V_{CI} = V_{DDIO} = 2.8V,$<br>$V_{CC} = OFF$<br>Display OFF,                                             | Enable Internal V <sub>DD</sub> during Sleep mode           | -                     | -    | 50                  | uA   |
|                        |                                                        | No panel attached                                                                                         | Disable<br>Internal V <sub>DD</sub><br>during Sleep<br>mode | -                     | -    | 10                  | uA   |
| $I_{DD}$               | V <sub>DD</sub> Supply Current                         | $V_{CI}$ = 2.8V, $V_{CC}$ = 18V,<br>2.8V, External $V_{DD}$ = 2<br>ON, No panel attached                  | .5V, Display                                                | 1                     | 100  | 130                 | uA   |
| $I_{ m DDIO}$          | V <sub>DDIO</sub> Supply Current                       | $V_{CI} = 2.8V$ , $V_{CC} = 18V$<br>$V_{DDIO} = 2.8V$ , Display                                           |                                                             | -                     | 40   | 50                  | uA   |
| 1DDIO                  | V DDIO Suppry Current                                  | ON, No panel attached contrast = FF                                                                       | Internal $V_{DD} = 2.5V$                                    | -                     | 40   | 50                  | uA   |
| T                      | $ m V_{CI}$ Supply Current                             | $V_{CI} = 2.8V$ , $V_{CC} = 18V$<br>$V_{DDIO} = 2.8V$ , Display                                           | External $V_{DD} = 2.5V$                                    | ı                     | 35   | 45                  | uA   |
| $I_{CI}$               | V <sub>Cl</sub> Supply Current                         | ON, No panel attached contrast = FF                                                                       | Internal $V_{DD} = 2.5V$                                    | -                     | 170  | 220                 | uA   |
| $I_{CC}$               | V <sub>CC</sub> Supply Current                         | $V_{CI} = 2.8V$ , $V_{CC} = 18V$<br>$V_{DDIO} = 2.8V$ , Display                                           | $V_{\rm DD} = 2.5 V$                                        | -                     | 2.2  | 2.6                 | mA   |
| 100                    | vec Supply Current                                     | ON, No panel attached contrast = FF                                                                       | Internal $V_{DD} = 2.5V$                                    | -                     | 2.2  | 2.6                 | mA   |
|                        | Segment Output Current                                 | Contrast = FF                                                                                             |                                                             | 310                   | 340  | 370                 | uA   |
| $I_{SEG}$              | Setting                                                | Contrast = 7F                                                                                             |                                                             | -                     | 170  | -                   | uA   |
|                        | $V_{CC}=20V$ , $I_{REF}=10uA$                          | Contrast = 3F                                                                                             |                                                             | -                     | 85   | _                   | uA   |
| Dev                    | Segment output current uniformity                      | Dev = $(I_{SEG} - I_{MID}) / I_{M}$<br>$I_{MID} = (I_{MAX} + I_{MIN}) / 2$<br>$I_{SEG}$ = Segment current |                                                             | -3                    | -    | 3                   | %    |
| Adj. Dev               | Adjacent pin output current uniformity (contrast = FF) | Adj Dev = $(I[n]-I[n+1])$                                                                                 |                                                             | -2                    | -    | 2                   | %    |

**SSD1322** Rev 1.3 P 49/64 Feb 2011 **Solomon Systech** 

## 13 AC CHARACTERISTICS

#### **Conditions:**

Voltage referenced to  $V_{SS}$   $V_{DD}$  = 2.4 to 2.6 V  $V_{CI}$  = 2.4 to 3.5 V ( $V_{CI}$  must be larger than or equal to  $V_{DD}$ )  $T_A$  = 25  $^{\circ}C$ 

**Table 13-1: AC Characteristics** 

| Symbol    | Parameter                                         | Test Condition                                                              | Min. | Тур.                                                | Max. | Unit |
|-----------|---------------------------------------------------|-----------------------------------------------------------------------------|------|-----------------------------------------------------|------|------|
| Fosc (1)  | Oscillation Frequency of Display Timing Generator | $V_{CI} = 2.8V$                                                             | 1.75 | 1.94                                                | 2.13 | MHz  |
| FFRM      | Frame Frequency for 128<br>MUX Mode               | 480x128 Graphic Display Mode,<br>Display ON, Internal Oscillator<br>Enabled | -    | F <sub>OSC</sub> * 1 / (D * K * 128) <sup>(2)</sup> | -    | Hz   |
| $t_{RES}$ | Reset low pulse width (RES#)                      | -                                                                           | 3    | -                                                   | -    | us   |

#### Note

 $^{(1)}$  F<sub>OSC</sub> stands for the frequency value of the internal oscillator and the value is measured when command B3h A[7:4] is in default value.

(2) D: divide ratio

K: Phase 1 period + Phase 2 period + X

X: DCLKs in current drive period.

Default K is 9 + 7 + 122 = 138

**SSD1322** Rev 1.3 P 50/64 Feb 2011 **Solomon Systech** 

**Table 13-2: 6800-Series MCU Parallel Interface Timing Characteristics** 

 $(V_{DDIO} - V_{SS} = 1.65 \text{V} - 2.1 \text{V}, V_{CI} - V_{SS} = 2.4 \text{V} - 3.5 \text{V}, T_A = 25^{\circ}\text{C})$ 

| Symbol            | Parameter                                                                | Min        | Тур | Max | Unit |
|-------------------|--------------------------------------------------------------------------|------------|-----|-----|------|
| $t_{CYCLE}$       | Clock Cycle Time (read) Clock Cycle Time (write)                         | 400<br>100 | -   | -   | ns   |
| $t_{AS}$          | Address Setup Time                                                       | 20         | -   | -   | ns   |
| $t_{AH}$          | Address Hold Time                                                        | 0          | -   | -   | ns   |
| $t_{ m DSW}$      | Write Data Setup Time                                                    | 40         | -   | -   | ns   |
| $t_{ m DHW}$      | Write Data Hold Time                                                     | 10         | -   | -   | ns   |
| $t_{ m DHR}$      | Read Data Hold Time                                                      | 20         | -   | -   | ns   |
| t <sub>OH</sub>   | Output Disable Time                                                      | -          | -   | 70  | ns   |
| t <sub>ACC</sub>  | Access Time                                                              | -          | -   | 200 | ns   |
| PW <sub>CSL</sub> | Chip Select Low Pulse Width (read) Chip Select Low Pulse Width (write)   | 450<br>60  | -   | -   | ns   |
| $PW_{CSH}$        | Chip Select High Pulse Width (read) Chip Select High Pulse Width (write) | 60<br>60   | -   | -   | ns   |
| $t_R$             | Rise Time                                                                | -          | -   | 15  | ns   |
| $t_{\rm F}$       | Fall Time                                                                | -          | -   | 15  | ns   |

 $(V_{DDIO} - V_{SS} = 2.1V - V_{CI}, V_{CI} - V_{SS} = 2.4V - 3.5V, T_A = 25^{\circ}C)$ 

| Symbol             | Parameter                                                                | Min        | Тур | Max | Unit |
|--------------------|--------------------------------------------------------------------------|------------|-----|-----|------|
| t <sub>CYCLE</sub> | Clock Cycle Time (read) Clock Cycle Time (write)                         | 300<br>100 | -   | -   | ns   |
| $t_{AS}$           | Address Setup Time                                                       | 15         | -   | -   | ns   |
| $t_{ m AH}$        | Address Hold Time                                                        | 0          | -   | -   | ns   |
| $t_{ m DSW}$       | Write Data Setup Time                                                    | 40         | -   | -   | ns   |
| $t_{ m DHW}$       | Write Data Hold Time                                                     | 10         | -   | -   | ns   |
| $t_{ m DHR}$       | Read Data Hold Time                                                      | 20         | -   | -   | ns   |
| $t_{\mathrm{OH}}$  | Output Disable Time                                                      | -          | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time                                                              | -          | -   | 140 | ns   |
| PW <sub>CSL</sub>  | Chip Select Low Pulse Width (read) Chip Select Low Pulse Width (write)   | 150<br>60  | -   | -   | ns   |
| $PW_{CSH}$         | Chip Select High Pulse Width (read) Chip Select High Pulse Width (write) | 60<br>60   | -   | -   | ns   |
| $t_R$              | Rise Time                                                                | -          | -   | 15  | ns   |
| $t_{\rm F}$        | Fall Time                                                                | -          | -   | 15  | ns   |

**SSD1322** Rev 1.3 P 51/64 Feb 2011 **Solomon Systech** 

D/C#

R/W#(WR#)

E(RD#)

CS#

D[7:0] (WRITE)

D[7:0] (READ)

Valid Data

tон

Figure 13-1: 6800-series MCU parallel interface characteristics

**SSD1322** Rev 1.3 P 52/64 Feb 2011 **Solomon Systech** 

**Table 13-3: 8080-Series MCU Parallel Interface Timing Characteristics** 

 $(V_{DDIO} - V_{SS} = 1.65V - 2.1V, V_{CI} - V_{SS} = 2.4V - 3.5V, T_A = 25^{\circ}C)$ 

| Symbol              | Parameter                            | Min | Тур | Max | Unit |
|---------------------|--------------------------------------|-----|-----|-----|------|
| $t_{CYCLE}$         | Clock Cycle Time (read)              | 400 | -   | -   | ns   |
|                     | Clock Cycle Time (write)             | 100 |     |     |      |
| $t_{AS}$            | Address Setup Time                   | 10  | -   | -   | ns   |
| $t_{AH}$            | Address Hold Time                    | 0   | -   | -   | ns   |
| $t_{ m DSW}$        | Write Data Setup Time                | 40  | -   | -   | ns   |
| $t_{ m DHW}$        | Write Data Hold Time                 | 10  | -   | -   | ns   |
| $t_{\mathrm{DHR}}$  | Read Data Hold Time                  | 20  | -   | -   | ns   |
| $t_{OH}$            | Output Disable Time                  | -   | -   | 70  | ns   |
| $t_{ACC}$           | Access Time                          | -   | -   | 220 | ns   |
| $t_{PWLR}$          | Read Low Time                        | 200 | -   | -   | ns   |
| $t_{PWLW}$          | Write Low Time                       | 60  | -   | -   | ns   |
| $t_{PWHR}$          | Read High Time                       | 60  | -   | -   | ns   |
| $t_{\mathrm{PWHW}}$ | Write High Time                      | 60  | -   | -   | ns   |
| $t_R$               | Rise Time                            | -   | -   | 15  | ns   |
| $t_{\rm F}$         | Fall Time                            | -   | -   | 15  | ns   |
| $t_{CS}$            | Chip select setup time               | 0   | -   | -   | ns   |
| t <sub>CSH</sub>    | Chip select hold time to read signal | 0   | -   | -   | ns   |
| t <sub>CSF</sub>    | Chip select hold time                | 20  | -   | -   | ns   |

 $(V_{DDIO}-V_{SS}=2.1V-V_{CI}, V_{CI}-V_{SS}=2.4V-3.5V, T_{A}=25^{\circ}C)$ 

| Symbol              | Parameter                            | Min | Тур | Max | Unit |
|---------------------|--------------------------------------|-----|-----|-----|------|
| $t_{ m CYCLE}$      | Clock Cycle Time (read)              | 300 | -   | -   | ns   |
|                     | Clock Cycle Time (write)             | 100 |     |     |      |
| $t_{\mathrm{AS}}$   | Address Setup Time                   | 10  | -   | -   | ns   |
| $t_{\mathrm{AH}}$   | Address Hold Time                    | 0   | -   | -   | ns   |
| ${ m t_{DSW}}$      | Write Data Setup Time                | 40  | -   | -   | ns   |
| ${ m t_{DHW}}$      | Write Data Hold Time                 | 10  | -   | -   | ns   |
| $t_{DHR}$           | Read Data Hold Time                  | 20  | -   | -   | ns   |
| $t_{\mathrm{OH}}$   | Output Disable Time                  | -   | -   | 70  | ns   |
| $t_{ACC}$           | Access Time                          | -   | -   | 140 | ns   |
| $t_{\mathrm{PWLR}}$ | Read Low Time                        | 150 | -   | -   | ns   |
| $t_{ m PWLW}$       | Write Low Time                       | 60  | -   | -   | ns   |
| $t_{\mathrm{PWHR}}$ | Read High Time                       | 60  | -   | -   | ns   |
| $t_{\mathrm{PWHW}}$ | Write High Time                      | 60  | -   | -   | ns   |
| $t_{R}$             | Rise Time                            | -   | -   | 15  | ns   |
| $t_{\mathrm{F}}$    | Fall Time                            | -   | -   | 15  | ns   |
| $t_{CS}$            | Chip select setup time               | 0   | -   | -   | ns   |
| $t_{CSH}$           | Chip select hold time to read signal | 0   | -   | -   | ns   |
| $t_{CSF}$           | Chip select hold time                | 20  | -   |     | ns   |

**SSD1322** Rev 1.3 P 53/64 Feb 2011 **Solomon Systech** 

Figure 13-2: 8080-series MCU parallel interface characteristics



**SSD1322** Rev 1.3 P 54/64 Feb 2011 **Solomon Systech** 

Table 13-4 : Serial Interface Timing Characteristics (4-wire SPI)

 $(V_{DDIO} - V_{SS} = 1.65 \text{V} - 2.1 \text{V}, V_{CI} - V_{SS} = 2.4 \text{V} - 3.5 \text{V}, T_A = 25^{\circ}\text{C})$ 

| Symbol          | Parameter              | Min | Тур | Max | Unit |
|-----------------|------------------------|-----|-----|-----|------|
| $t_{\rm cycle}$ | Clock Cycle Time       | 300 | -   | -   | ns   |
| $t_{AS}$        | Address Setup Time     | 15  | -   | -   | ns   |
| $t_{AH}$        | Address Hold Time      | 35  | -   | -   | ns   |
| $t_{CSS}$       | Chip Select Setup Time | 20  | -   | -   | ns   |
| $t_{CSH}$       | Chip Select Hold Time  | 10  | -   | -   | ns   |
| $t_{ m DSW}$    | Write Data Setup Time  | 15  | -   | -   | ns   |
| $t_{ m DHW}$    | Write Data Hold Time   | 20  | -   | -   | ns   |
| $t_{CLKL}$      | Clock Low Time         | 40  | -   | -   | ns   |
| $t_{CLKH}$      | Clock High Time        | 40  | -   | -   | ns   |
| $t_R$           | Rise Time              | -   | -   | 15  | ns   |
| $t_{\rm F}$     | Fall Time              | -   | -   | 15  | ns   |

 $(V_{DDIO} - V_{SS} = 2.1V - V_{CI}, V_{CI} - V_{SS} = 2.4V - 3.5V, T_A = 25^{\circ}C)$ 

| Symbol          | Parameter              | Min | Тур | Max | Unit |
|-----------------|------------------------|-----|-----|-----|------|
| $t_{\rm cycle}$ | Clock Cycle Time       | 300 | -   | -   | ns   |
| $t_{AS}$        | Address Setup Time     | 15  | -   | -   | ns   |
| $t_{AH}$        | Address Hold Time      | 25  | -   | -   | ns   |
| $t_{CSS}$       | Chip Select Setup Time | 20  | -   | -   | ns   |
| $t_{CSH}$       | Chip Select Hold Time  | 10  | -   | -   | ns   |
| $t_{ m DSW}$    | Write Data Setup Time  | 15  | -   | -   | ns   |
| $t_{ m DHW}$    | Write Data Hold Time   | 20  | -   | -   | ns   |
| $t_{ m CLKL}$   | Clock Low Time         | 25  | -   | -   | ns   |
| $t_{ m CLKH}$   | Clock High Time        | 40  | -   | -   | ns   |
| $t_R$           | Rise Time              | -   | -   | 15  | ns   |
| $t_{\rm F}$     | Fall Time              | -   | -   | 15  | ns   |

**SSD1322** Rev 1.3 P 55/64 Feb 2011 **Solomon Systech** 

D/C#  $t_{AS}$  $t_{AH}$  $t_{CSS}$  $t_{CSH}$ CS#  $t_{\text{cycle}}$  $t_{CLKL}$  $t_{\text{CLKH}} \\$ SCLK (D0)  $t_{F} \\$  $t_{\overline{DHW}}$  $t_{DSW}$ SDIN Valid Data (D1) CS# SCLK (D0) D5 D4 D2 D0 SDIN(D1) D7 D6 D3 D1

Figure 13-3: Serial interface characteristics (4-wire SPI)

**SSD1322** Rev 1.3 P 56/64 Feb 2011 **Solomon Systech** 

Table 13-5: Serial Interface Timing Characteristics (3-wire SPI)

 $(V_{DDIO} - V_{SS} = 1.65V - 2.1V, V_{CI} - V_{SS} = 2.4V - 3.5V, T_A = 25^{\circ}C)$ 

| Symbol          | Parameter              | Min | Тур | Max | Unit |
|-----------------|------------------------|-----|-----|-----|------|
| $t_{\rm cycle}$ | Clock Cycle Time       | 300 | -   | -   | ns   |
| $t_{CSS}$       | Chip Select Setup Time | 20  | -   | -   | ns   |
| $t_{CSH}$       | Chip Select Hold Time  | 35  | -   | -   | ns   |
| $t_{DSW}$       | Write Data Setup Time  | 15  | -   | -   | ns   |
| $t_{ m DHW}$    | Write Data Hold Time   | 20  | -   | -   | ns   |
| $t_{CLKL}$      | Clock Low Time         | 40  | -   | -   | ns   |
| $t_{CLKH}$      | Clock High Time        | 25  | -   | -   | ns   |
| $t_{R}$         | Rise Time              | -   | -   | 15  | ns   |
| $t_{\rm F}$     | Fall Time              | -   | -   | 15  | ns   |

$$(V_{DDIO} - V_{SS} = 2.1 V - V_{CI}, V_{CI} - V_{SS} = 2.4 V - 3.5 V, T_A = 25^{\circ}C)$$

| Symbol         | Parameter              | Min | Тур | Max | Unit |
|----------------|------------------------|-----|-----|-----|------|
| $t_{ m cycle}$ | Clock Cycle Time       | 300 | -   | -   | ns   |
| $t_{CSS}$      | Chip Select Setup Time | 20  | -   | -   | ns   |
| $t_{CSH}$      | Chip Select Hold Time  | 25  | -   | -   | ns   |
| $t_{ m DSW}$   | Write Data Setup Time  | 15  | -   | -   | ns   |
| $t_{ m DHW}$   | Write Data Hold Time   | 20  | -   | -   | ns   |
| $t_{ m CLKL}$  | Clock Low Time         | 25  | -   | -   | ns   |
| $t_{\rm CLKH}$ | Clock High Time        | 25  | -   | -   | ns   |
| $t_{R}$        | Rise Time              | _   | -   | 15  | ns   |
| $t_{\rm F}$    | Fall Time              | -   | -   | 15  | ns   |

**SSD1322** Rev 1.3 P 57/64 Feb 2011 **Solomon Systech** 



Figure 13-4: Serial interface characteristics (3-wire SPI)

**SSD1322** Rev 1.3 P 58/64 Feb 2011 **Solomon Systech** 

#### 14 APPLICATION EXAMPLES

Figure 14-1: SSD1322 application example for 8-bit 6800-parallel interface mode (Internal regulated V<sub>DD</sub>)



Figure 14-2: SSD1322 application example for 8-bit 6800-parallel interface, dual COM mode (Internal V<sub>DD</sub>)



**SSD1322** | Rev 1.3 | P 60/64 | Feb 2011 | **Solomon Systech** 

#### 15 PACKAGE INFORMATION

#### 15.1 SSD1322UR1 detail dimension

TAPE UN-WINDING DIRECTION 69.950±0.200 63.949±0.050 60.000±0.100(Cutline) 59.060(Alignment Mark) 58.142±0.030 29.530±0.200(S/R) 29.530±0.200(S/R) 26.900 (Alignment Mark) 26.900 (Alignment Mark) P0.120×(218-1)×0.999=26.014±0.013(W0.070±0.013) P0.120X(218-1)×0.999=26.014±0.013(W0.070±0.013) 21.500±0.100(Cutline) SPH CENTER) 0 0 P0.50x(30-1)=14.500±0.020(W0.30±0.020) 2-ø1.000(PI HOLE) 15.500±0.100(Cutline) 40.000±0.050(Alignment Hole)

Figure 15-1: SSD1322UR1 Detail Dimension



COPPER KAPTON

MAX 0.6mm

UN-WINDING DIRECTION

MAX 1.5mm

DE COPPER

MIRROR DESIGN

NOTE:

1. GENERAL TOLERANCE: ±0.05mm

2. MATERIAL PI: 38±4um CU: 8±2um SR: 15±10um

(OTHER TOLERANCE: ±0.200mm) 3. Sn PLATING 0.16±0.050um

4. TAPSITE: 5 SPH, 23.75mm

**SSD1322** Rev 1.3 P 61/64 Feb 2011 **Solomon Systech** 

# 15.2 SSD1322Z2 Die Tray Information

4x23=92 Y\$± Cav. No. TPx □68.30±0.1 SECTION A-A

Figure 15-2: SSD1322Z2 Die Tray Drawing

## Remark

- 1. Tray material: ABS
- 2. Tray color code: Black
- 3. Surface resistance  $10^9 \sim 10^{12} \Omega$
- 4. Pocket bottom: Rough Surface

**SSD1322** Rev 1.3 P 62/64 Feb 2011 **Solomon Systech** 

Table 15-1: SSD1322Z2 Die Tray Dimensions

| Parameter         | Dimensions         |  |  |
|-------------------|--------------------|--|--|
| Parameter         | mm (mil)           |  |  |
| W1                | 76.00±0.10 (2992)  |  |  |
| W2                | 68.00±0.10 (2677)  |  |  |
| Н                 | 4.20±0.10 (165)    |  |  |
| $D_X$             | 17.39±0.10 (685)   |  |  |
| $TP_X$            | 41.22±0.10 (1623)  |  |  |
| $D_{Y}$           | 6.10±0.10 (240)    |  |  |
| $TP_{Y}$          | 63.80±0.10 (2512)  |  |  |
| $P_{X}$           | 13.74±0.05 (541)   |  |  |
| P <sub>Y</sub>    | 2.90±0.05 (114)    |  |  |
| X                 | 12.52±0.05 (493)   |  |  |
| Y                 | 1.68±0.05 (66)     |  |  |
| Z                 | 0.40±0.05 (16)     |  |  |
|                   |                    |  |  |
| N (number of die) | 92 (pocket number) |  |  |

**SSD1322** Rev 1.3 P 63/64 Feb 2011 **Solomon Systech** 

Solomon Systech reserves the right to make changes without notice to any products herein. Solomon Systech makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Solomon Systech assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any, and all, liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typical" must be validated for each customer application by the customer's technical experts. Solomon Systech does not convey any license under its patent rights nor the rights of others. Solomon Systech products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Solomon Systech product could create a situation where personal injury or death may occur. Should Buyer purchase or use Solomon Systech products for any such unintended or unauthorized application, Buyer shall indemnify and hold Solomon Systech and its offices, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Solomon Systech was negligent regarding the design or manufacture of the part.

The product(s) listed in this datasheet comply with Directive 2002/95/EC of the European Parliament and of the council of 27 January 2004 on the restriction of the use of certain hazardous substances in electrical and electronic equipment and People's Republic of China Electronic Industry Standard SJ/T 11363-2006 "Requirements for concentration limits for certain hazardous substances in electronic information products (电子信息产品中有毒有害物质的限量要求)". Hazardous Substances test report is available upon request.

http://www.solomon-systech.com

**SSD1322** | Rev 1.3 | P 64/64 | Feb 2011 | **Solomon Systech**