## **C** Programming

| Operator Type                | Operator                                 | Associativity |  |  |  |  |
|------------------------------|------------------------------------------|---------------|--|--|--|--|
| Primary expression operators | () []> <u>expr++</u> <u>expr</u>         | Left to Right |  |  |  |  |
| Unary operators              | * & + - ! ~ ++exprexpr (typecast) sizeof | Right to Left |  |  |  |  |
| Binary operators             | * / %                                    | Left to Right |  |  |  |  |
|                              | + -                                      |               |  |  |  |  |
|                              | < > <= >=                                |               |  |  |  |  |
|                              | == !=                                    |               |  |  |  |  |
|                              | &&                                       |               |  |  |  |  |
|                              | II                                       |               |  |  |  |  |
| Ternary operator             | ?:                                       | Right to Left |  |  |  |  |
| Assignment operators         | = += -= *= /= %=                         | Right to Left |  |  |  |  |

Literal Values

| Base  | Prefix | Example                   |
|-------|--------|---------------------------|
| Hex   | 0x     | 0xDEAD, 0x4b              |
| Octal | 0      | 020 is 32, 090 is invalid |
| Bin   | 0b     | 0b1001, 0b100001          |

Impt Values

| Item         | Dec         | Hex      | Binary   |
|--------------|-------------|----------|----------|
| '0'          | 48          | 30       | 00110000 |
| 'A'          | 65          | 41       | 01000001 |
| _'a'         | 97          | 61       | 01100001 |
| $2^{15}-1$   | 32767       | 7FFF     |          |
| $2^{16}-1$   | 65535       | FFFF     |          |
| $2^{31} - 1$ | 2147483647  | 7FFFFFFF |          |
| $2^{32}-1$   | 4294967295  | FFFFFFFF |          |
| ):           | A: 4 la a 4 |          |          |

Binary Arithmetic

- 1's (Diminished Radix) complement: To negate, just flip every single bit. E.g. -11 = -01011 = 10100. Formula: Given X with N bits,  $-X = 2^N - X - 1.$
- 2's complement: To negate, flips every single bit, then +1 E.g. -11 = -01011 = 10101. Formula: Given X with N bits,  $-X = 2^N - X$ .
- Generalised form (r-1)'s complement of  $N_{(Base-R)}$ :  $r^n - r^{-m} - N$  where n is number of digits and m is number of fractional digits. To get r's complement: +1 to LSB, even for fractions.
- Bias/Excess Rep: Excess-X means representation of  $\bar{X}$  is taken to be value 0. Eg: 1001 in Excess-4 is 1.
- Addition: Perform binary addition. For 1's complement, add the carry-out of MSB to LSB. For 2's complement, ignore carry-out of MSB. If A and B have the same sign but result has opposite sign, overflow occurred. Additionally for 2's complement, if carry-in to MSB  $\neq$  carry-out of MSB, overflow has occurred.

• Powers of 2

| Lowers | UI 2.   |       |              |
|--------|---------|-------|--------------|
| Power  | Value   | Power | Value        |
| -1     | 0.5     | -6    | 0.015625     |
| -2     | 0.25    | -7    | 0.0078125    |
| -3     | 0.125   | -8    | 0.00390625   |
| -4     | 0.0625  | -9    | 0.001953125  |
| -5     | 0.03125 | -10   | 0.0009765625 |

Hexa to Binary:

| H | В    | H | В    | H | В    | Н | В     |
|---|------|---|------|---|------|---|-------|
| 0 | 0000 | 4 | 0100 | 8 | 1000 | С | 1100  |
| 1 | 0001 | 5 | 0101 | 9 | 1001 | D | 1101  |
| 2 | 0010 | 6 | 0110 | Α | 1010 | E | 1110  |
| 3 | 0011 | 7 | 0111 | В | 1011 | F | 11111 |

• Sign extension for fixed-point numbers: 1's complement: extend sign bit to both left and

2's complement: extend sign bit to left and zeroes to right

• IEEE754 Floating Point:

| Type       | Sign     |        | Exponent       | Mantissa               |
|------------|----------|--------|----------------|------------------------|
| Single     | 1-bit    | 8-b    | it (Bias-127)  | 23-bit                 |
| Double     | 1-bit    | 11-b   | it (Bias-1023) | 52-bit                 |
| Sign=1 if  | negative | e. Exp | onent = Bias-  | -127 $\Longrightarrow$ |
|            |          | cimal  | Excess         | Decimal                |
| 0000 000   |          | 127    | 1000 0000      | 1                      |
| 0000 000   | 1 -      | L26    | 1000 0001      | 2                      |
| 0111 111   | 0        | -1     | 1111 1110      | 127                    |
| 0111 111   | 1        | 0      | 1111 1111      | 128                    |
| Mantissa : | = Norm   | alised | (eg 1 1110101  | ) then take            |

everything after decimal point.

• IEEE754 Special Values:

| Value    | Sign | Exponent             | Mantissa         |
|----------|------|----------------------|------------------|
| Norm     | ±    | Excess-127           | 1.xxxx           |
| Zero (0) | ±    | 0 (all 0)            | 0                |
| Denorm   | ±    | 0 (rep. $2^{-126}$ ) | 0.xxxx           |
| Inf      | ±    | 255 (all 1)          | 0                |
| Qui NaN  | NA   | 255 (all 1)          | $\neq 0$ , MSB 1 |
| Sig NaN  | NA   | 255 (all 1)          | $\neq 0$ , MSB 0 |

- $\overline{\text{Word}}$ . Usually  $2^n$  bytes; The common unit of transfer between processor and memory; usually coincide with reg size, int size and instruction size for most architectures. Word Alignment: Words are aligned in memory
- if they begin at a byte address that is a multiple of the number of bytes in a word. Eg: if word is 4 bytes, and address is multiple of 4, then it is word aligned.
- MIPS: Load-store register architecture. 32 registers (32bit each), each word is 32bit, memory addresses are 32bit.
- Byte Addressing: MIPS uses byte addresses, so consec words differ by 4.
- R-format: rs source, rt 2nd source, rd receives results, shamt shift amount (to be 0 for non-shift instructions)
- I-format: rs source, rt receives result, imm is 16bit **signed** integer
- Branching: If branch is Not Taken. PC = PC + 4. If branch is **Taken**, PC = (PC + 4) + (imm \* 4) imm can be positive or negative
- **J-format**: Add 2 0s to the right of the 26bit immediate value (as all instrare multiple of 4). Preserve the first 4 bits of (PC+4), replace the remaining 28 bits with the shifted immediate value. Max jump range is 256MB. Use ir if jumping across the boundary.

Inst Set Arch (ISA) • Complex Instruction Set Computer (CISC):

Example: x86-32 (IA32)

Single instruction performs complex operation. VAX arch had an instr to multiply polynomials Smaller program size as memory was premium Complex implementation, no room for hardware optimization

Reduced Instruction Set Computer (RISC): Example: MIPS, ARM

Keeps the instr set small and simple, makes it easier to build/optimize hardware.

Burden on software to combine simpler operations to imple high-level language statements

Storage Architecture: Stack Architecture

Operands are implicitly on top of the stack. Accumulator Architecture

One operand is implicitly in the accumulator (a special register). All results will be at the accumulator.

General-purpose register Architecture Only explicit operands.

- Register-memory architecture (one operand in memory)
- Register-register (load store) architecture.

Memory-memory Architecture





The relative ordering of the bytes in a multiple-byte word stored in memory.

Big-endian: Most significant byte stored in the lowest address. (Eg: MIPS)

Little-endian: Least significant byte stored in the lowest address. (Eg: Intel 80x86)

Instruction Encoding: Instructions can be Fixed Length or Variable Length. We can 'extend' opcode for a subset of instructions:

|        | opcode | operand | operand | Answer:                    |
|--------|--------|---------|---------|----------------------------|
| Type-A | 6 bits | 5 bits  | 5 bits  | 1 + $(2^6 - 1) \times 2^5$ |
|        | opco   | de      | operand | = 1 + 63×32                |
| Type-B | 11 b   | its     | 5 bits  | = 2017                     |
| -      |        |         | -       |                            |

Datapath and Control Collection of components that process data. Performs the arithmetic, logical and memory operations.



Instruction Execution Cycle
- Fetch: Get instruction from memory using address from Program Counter (PC).

- **Decode**: Find out the operation required.
- Operand Fetch: Get the operand(s) needed for
- **Execute**: Perform the required operation.

- Result Write (Store): Store the result of the
- MIPS Instruction Execution: Merge Decode and Fetch - decode is simple for MIPS. Split Execute into ALU (Calculation) and Memory

| $-\Delta CCCS$               | Access.                                      |                                        |                                                     |  |  |  |  |  |  |  |
|------------------------------|----------------------------------------------|----------------------------------------|-----------------------------------------------------|--|--|--|--|--|--|--|
|                              | add \$3, \$1, \$2                            | lw \$3, 20(\$1)                        | beq \$1, \$2, ofst                                  |  |  |  |  |  |  |  |
| Fetch                        | Read inst. at [PC]                           | Read inst. at [PC]                     | Read inst. at [PC]                                  |  |  |  |  |  |  |  |
| Decode &<br>Operand<br>Fetch | o Read [\$1] as opr1<br>o Read [\$2] as opr2 | o Read [\$1] as opr1 o Use 20 as opr2  | o Read [\$1] as opr1<br>o Read [\$2] as opr2        |  |  |  |  |  |  |  |
| ALU                          | Result = opr1 + opr2                         | MemAddr = opr1 + opr2                  | Taken = (opr1 == opr2)?<br>Target = (PC+4) + ofst×4 |  |  |  |  |  |  |  |
| Memory<br>Access             |                                              | Use <u>MemAddr</u> to read from memory |                                                     |  |  |  |  |  |  |  |
| Result<br>Write              | Result stored in \$3                         | Memory data stored in \$3              | if (Taken)<br>PC = Target                           |  |  |  |  |  |  |  |

Control Unit: Combinational logic to generate control signals.

|        |        | EX St  | age |       | MEM Stage  |         |        | WB Stage |       |
|--------|--------|--------|-----|-------|------------|---------|--------|----------|-------|
|        | RegDst | ALUSTO | ALU | ALUop |            | Mem Mem |        | MemTo    | Reg   |
|        | Regust | MUOSIC | op1 | op0   | Read Write |         | Branch | Reg      | Write |
| R-type | 1      | 0      | 1   | 0     | 0          | 0       | 0      | 0        | 1     |
| lw     | 0      | 1      | 0   | 0     | 1          | 0       | 0      | 1        | 1     |
| SW     | х      | 1      | 0   | 0     | 0          | 1       | 0      | Х        | 0     |
| beq    | х      | 0      | 0   | 1     | 0          | 0       | 1      | Х        | 0     |
|        |        |        | _   |       |            | /       |        | ~        |       |

Arithmetic Logic Unit (ALU): Combinational logic to implement arithmetic and logical operations. Inputs 2 32bit numbers, output a 32bit result. 4bit control signal.

| Opcode | ALUop | Instruction<br>Operation | Funct   | ALU<br>action | ALU  | Instr Type | ALUop   |    |
|--------|-------|--------------------------|---------|---------------|------|------------|---------|----|
|        |       |                          |         |               |      | lw/sw      | 00      |    |
| lw     | 00    | load word                | NA      | add           | 0010 | bea        | 01      |    |
| sw     | 00    | store word               | NA      | add           | 0010 | R-type     | 10      |    |
| beq    | 01    | branch equal             | NA      | subtract      | 0110 | ALUcontrol | Functio |    |
| R-type | 10    | add                      | 10 0000 | add           | 0010 |            |         |    |
| K-type | 10    | auu                      | 10 0000 | auu           | 0010 | 0000       | AND     |    |
| R-type | 10    | subtract                 | 10 0010 | subtract      | 0110 | 0001       | OR      |    |
| R-type | 10    | AND                      | 10 0100 | AND           | 0000 | 0010       | add     |    |
| R-type | 10    | OR                       | 10 0101 | OR            | 0001 | 0110       | subtrac | ct |
|        |       | set on less              |         | set on        |      | 0111       | sit     |    |
| R-type | 10    | than                     | 10 1010 | less than     | 0111 | 1100       | NOR     |    |

Boolean Algebra

- **Identity**: A + 0 = A;  $A \cdot 1 = A$
- Inverse/Complement: A + A' = 1;  $A \cdot A' = 0$
- Commutative: A + B = B + A;  $A \cdot B = B \cdot A$
- **Associative**: A + (B + C) = (A + B) + C;
- $A \cdot (B \cdot C) = (A \cdot B) \cdot C$
- Distributive:  $A \cdot (B + C) = (A \cdot B) + (A \cdot C)$ ;  $A + (B \cdot C) = (A + B) \cdot (A + C)$
- Idempotency: X + X = X;  $X \cdot X = X$
- One Element/Zero Element: X + 1 = 1;  $X \cdot 0 = 0$
- Involution: (X')' = X
- Absorption:  $X + X \cdot Y = X$ ;  $X \cdot (X + Y) = X$ ;  $X + X^{\prime} \cdot Y = X + Y; X \cdot (X^{\prime} + Y) = X \cdot Y$
- **DeMorgans'**:  $(X + Y)' = X' \cdot Y'$ ;

 $(X \cdot Y)' = X' + Y'$ ; Can be generalized to more than 2 variables.

Concensus:  $(X \cdot Y) + (X' \cdot Z) + (Y \cdot Z) = (X \cdot Y) + (X' \cdot Z);$  $(X+Y)\cdot(X'+Z)\cdot(Y+Z)=(X+Y)\cdot(X'+Z)$ 

- Duality: A boolean equation remains valid if all the  $\overline{AND}$  and  $\overline{OR}$  operators are interchanges and all the identity elements 0 and 1 are interchanged. (Eg:  $(x+y+z)' = x' \cdot y' \cdot z'$  can be interchanged into  $(x \cdot y \cdot z)' = x' + y' + z'$
- Minterm is a product term that represents when a fn should be '1'.  $m5 = x \cdot y' \cdot z$  as 5 = 0b101

- Maxterm is a sum term that represents when a fn should be '0'. M5 = x' + y + z' as 5 = 0b101
- Each minterm is the *complement* of the corresponding maxterm. m5' = M5
- Gray Code (reflected binary code): single bit change from one value to next.

## Circuit Components • Logic Gates:



- Complete Set of Logic are set of gates that can implement any boolean logic. {AND, OR, NOT}, {NAND}, {NOR} are such complete sets.
- Full Adder and Magnitude Comparator



• **Decoder**: Converts binary information from n input lines to up to  $2^n$  output lines.



- **Encoder**: Converts  $2^n$  input lines to n output lines (opp of decoder). In a <u>priority</u> encoder, the input line with lowest number takes precedence.
- **Demultiplexer**: directs data from 1 input line to one of the  $2^n$  output lines based on the select value. Identical to a decoder with enable.



• Multiplexer: steers one of the 2<sup>n</sup> input to a single output line based on a selector

 Decoders and Multiplexers can be combined to form larger ones.



- Karnaugh Maps
- **Implicant**: Product term that could be used to cover minterms of the function (all 1 or X)
- **Prime Implicant**: Product term obtained by combining the max poss number of minterms from adj sq in the map (ie: biggest grouping)
- Essential PI: A PI that includes a minterm that is not covered by any other PI. (ie: a PI that you are forced to select)
- SOP: Select PI such that all 1 are covered.
- **POS**: Use K-map of inverted function (or use the zeros). Find SOP then inv it using DeMorgan's.
- Sequential Circuits
  Flip Flop + Excitation Table



Memory Cell: Static RAM use flip-flops as the memory cells (below). Dynamic RAM use capacitor charges to represent data, need to be constantly refreshed.



Pipelining
• MIPS Pipeline Stages:

- IF: Instruction Fetch
- ID: Instruction Decode and Register Read
- EX: Execute/calculate (ALU operations)
- *MEM*: Read/Write an operand in memory (or decide branch)

- WB: Write back to register
- Processor Performance:



- Speedup:  $Speedup_{pipe} = \frac{Time_{seq}}{Time_{pipe}}$
- Ideal Speedup: Every stage takes the same time; no pipeline overhead; num of instr much larger than num of stages; Tends to N as I gets larger
- Hazards
- Structural: Simultaneous use of a hardware
- **Data**: Data dependencies between instructions
- Control: Change in program flow
- Read-After-Write (RAW) Hazards:
- Original:  $WB \to ID$  (delay = 2)
- Forwarding (non-load):  $EX \to ID$  (delay = 0)
- Forwarding (load):  $MEM \rightarrow ID$  (delay = 1)
- Control Hazards: Outcome known at MEM
- Original:  $MEM \rightarrow IF$  (delay = 3)
- Early Branching: ID → IF (delay = 1)
   Add hardware to compare registers in stage 2,
   decide branch outcome at ID stage instead.
   However, data is req before ID stage, like in IF
- Early Branching with RAW: add, beq:  $EX \rightarrow IF$  w. data fwd (delay = 1+1) lw, beq:  $MEM \rightarrow IF$  w. data fwd (delay = 2+1)
- Branch Prediction: Predict not taken or taken and continue executing instead of stalling. Add hardware to flush if wrong prediction.
- Delayed Branching: Move non-control dependent instructions into the X slots following a branch, to be exec regardless of the branch outcome. Program correctness must be preserved, add nop if no such instr. Usually, X = 1 with early branching. Compiler must be smart enough to reorder. Usually, can find such instr 50% of the time.
- Memory and Cache

  Hierarchy:  $HDD \rightarrow DRAM \text{ (main mem)} \rightarrow SRAM \text{ (cpu cache)} \rightarrow Registers$
- Locality: Program accesses only a small portion of the memory address space within a small time interval
- **Temporal**: Same item tends to be re-referenced
- Spatial: Nearby items will tend to be referenced
- Avg Access Time:

 $Rate_{Hit} * Time_{Hit} + (1 - Rate_{Hit}) * Time_{Miss}$ 

- Read Misses:
- Compulsory/Cold Start: First access to a block

- Conflict: Same index gets overwritten (previously got evicted) Only for direct and set associative
- Capacity: Cache cannot contain all blocks needed Only for fully associative
- Write Policy:
- Write Through: Write data both to cache and to main memory
- Write-back: Only write to cache. Write to main memory only when cache block is replaced. Uses dirty bit to flag if the data in cache is updated.
- Write Miss Handling:
- Write Allocate: Load to cache, change in cache, actual write depend on write policy
- Write Around: Write direct to main memory
- Direct Mapped Cache:

Overhead: Valid Tag (1-bit), Tag (? bits) (+ Dirty Flag)



 N-way Set Associative Cache: Cache contains a number of sets, each set contains N cache blocks



- Rule of Thumb: A direct-mapped cache of size N has about the same miss rate as a 2-way set associative cache of size N/2
- Fully Associative Cache: A mem block can be placed in any loc of the cache. Increase temporal locality but however, need to search all cache blocks for mem access. No conflict miss since data can go anywhere.

0 Cache Block size = 2N bytes

Number of cache blocks = 2h



- Block Size Larger block size inc spatial locality but also inc miss penalty (inc time to fill block). If block size is too big wrt cache size, miss rate inc too.
- Block Replacement Policy:
- Least Recently Used: Remove the block that has not been accessed the longest. (inc. temporal locality)
- Write-back: Only write to cache. Write to main memory only when cache block is replaced. Uses dirty bit to flag if the data in cache is updated.