# VLSI PROGRAMMABLE BINARY TREE COMPUTATION CHIP NAME: PBTCKS

Samir Silbak $^1$  and Manasa Kasula $^2$ 

 $^1$ silbaksr@mail.uc.edu  $^2$ kasulama@mail.uc.edu

 $^{1}(513) 207-0687$   $^{2}(847) 612-7364$ 

# Contents

| 1 | Pinout Diagram                            | 4  |  |  |  |  |  |
|---|-------------------------------------------|----|--|--|--|--|--|
|   | 1.1 Pinout Description                    | 5  |  |  |  |  |  |
| 2 | Explaination of Chip Function             | 6  |  |  |  |  |  |
|   | 2.1 Configuration of Chip                 | 6  |  |  |  |  |  |
| 3 | nclusion and Explanation of the Test Mode |    |  |  |  |  |  |
| 4 | Major Design Decisions 7                  |    |  |  |  |  |  |
| 5 | Block Diagrams                            | 8  |  |  |  |  |  |
|   | 5.1 Top Level Diagram                     | 8  |  |  |  |  |  |
|   | 5.2 Bit Slice Design Scheme               | 9  |  |  |  |  |  |
|   | 5.3 Top Level Test Mode Diagram           | 9  |  |  |  |  |  |
| 6 | 6 VHDL Models with Test Mode              |    |  |  |  |  |  |
|   | 6.1 Top Level Module                      | 11 |  |  |  |  |  |
|   | 6.2 Slice Modules                         | 13 |  |  |  |  |  |
|   | 6.2.1 <b>LUT</b>                          | 13 |  |  |  |  |  |
|   | 6.2.2 Shift Register                      | 14 |  |  |  |  |  |
|   | 6.3 Gates                                 | 15 |  |  |  |  |  |
|   | 6.3.1 <b>D-Flip Flop</b>                  | 15 |  |  |  |  |  |
|   | 6.3.2 <b>2:1</b> Multiplexer              | 15 |  |  |  |  |  |
|   | 6.4 VHDL Test Benches                     | 16 |  |  |  |  |  |
| 7 | VHDL Waveform Plots and Results           | 19 |  |  |  |  |  |
| 8 | Work Division                             | 21 |  |  |  |  |  |

# List of Figures

|    | 1     | Pinout Diagram of the PBTCKS Chip                    | 4  |
|----|-------|------------------------------------------------------|----|
|    | 2     | Cycle Timing Diagram for LUT Shift Register          | 6  |
|    | 3     | Cycle Timing Diagram for P Input Shift Register      | 6  |
|    | 4     | Hierarchical Design in Logisim                       | 8  |
|    | 5     | Top Level Diagram (8 Inputs, 28-bit slice)           | 8  |
|    | 6     | LUT Slice in Logisim                                 | 9  |
|    | 7     | Hierarchical Test Design in Logisim                  | 9  |
|    | 8     | Top Level Test Mode Diagram (8 Inputs, 28-bit slice) | 10 |
|    | 9     | RTL Design of Top Level                              | 12 |
|    | 10    | RTL Design of LUT Slice                              | 14 |
|    | 11    | RTL Design of Shift Register Slice                   | 15 |
|    | 12    | AND Gate of LUT Slice                                | 19 |
|    | 13    | NAND Gate of LUT Slice                               | 19 |
|    | 14    | OR Gate of LUT Slice                                 | 20 |
|    | 15    | NOR Gate of LUT Slice                                | 20 |
|    | 16    | XOR Gate of LUT Slice                                | 20 |
|    | 17    | Waveform for Top Test Bench                          | 21 |
|    | 18    | Waveform for Top Test Bench for Test Enabled         | 21 |
| Li | st of | Tables                                               |    |
|    | 1     | Pinout Description                                   | 5  |
|    | 2     | AND Gate Truth Table                                 | 6  |
|    | 3     | Task Assignment                                      | 21 |
| Li | sting | ${f s}$                                              |    |
|    | 1     | Top Module                                           | 11 |
|    | 2     | Lookup Table Slice Module                            | 13 |
|    | 3     | Lookup Table Slice Module                            | 14 |
|    | 4     | D-Flip Flop Module                                   | 15 |
|    | 5     | 2:1 Multiplexer Module                               | 15 |
|    | 6     | LUT Slice Test Bench Module                          | 16 |
|    | 7     | Top Level Test Bench Module                          | 17 |

# 1 Pinout Diagram



Figure 1: Pinout Diagram of the PBTCKS Chip

# 1.1 Pinout Description

| Function | Pin # | I/O | Description                          |
|----------|-------|-----|--------------------------------------|
| _        | 1     | _   | _                                    |
| _        | 2     | _   | _                                    |
| _        | 3     | _   | _                                    |
| SCLKI    | 4     | I   | Shift Register Clock Input           |
| LCLKI    | 5     | I   | LUT Shift Register Clock Input       |
| SIN      | 6     | I   | Shift Register Input (P input)       |
| LIN      | 7     | I   | LUT Shift Register Input             |
| TMEI     | 8     | I   | Test Mode Enabled Input              |
| _        | 9     | _   | _                                    |
| _        | 10    | _   | _                                    |
| TII      | 11    | I   | Test Inverter Input                  |
| TIO      | 12    | О   | Test Inverter Output                 |
| TFDI     | 13    | I   | Test Flip-Flop D Input               |
| TFCI     | 14    | I   | Test Flip-Flop Clock Input           |
| TFCO     | 15    | О   | Test Flip-Flop Clock Output          |
| TFQO     | 16    | О   | Test Flip-Flop Q Output              |
| _        | 17    | _   | _                                    |
| _        | 18    | _   | _                                    |
| _        | 19    | _   | _                                    |
| GND      | 20    | _   | Ground Reference for I/O Pins        |
| _        | 21    | _   | _                                    |
| _        | 22    | _   | _                                    |
| TMEO     | 23    | О   | Test Mode Enabled Output             |
| LO       | 24    | О   | Shift Register Output of P input     |
| SO       | 25    | О   | Shift Register Output of LUT         |
| LCLKO    | 26    | О   | LUT Shift Register Clock Output      |
| SCLKO    | 27    | О   | Shift Register Clock Output          |
| _        | 28    | _   | -                                    |
| _        | 29    | _   | -                                    |
| _        | 30    | _   | _                                    |
| VDD      | 31    | I   | Test LUT Slice B Input               |
| TSF      | 32    | О   | Test LUT Slice Mux Output            |
| TSQ      | 33    | О   | Test LUT Slice Shift Register Output |
| FO       | 34    | О   | Output of Computation of LUT         |
| TSB      | 35    | I   | Test LUT Slice B Address Input       |
| TSA      | 36    | I   | Test LUT Slice A Address Input       |
| TSD      | 37    | I   | Test LUT Slice Shift Register Input  |
| TSCO     | 38    | О   | Test LUT Slice Clock Output          |
| TSCI     | 39    | I   | Test LUT SLice Clock Input           |
| _        | 40    | _   | _                                    |

Table 1: Pinout Description

## 2 Explaination of Chip Function

The main functionality of the chip is to be able to take N-bit inputs and compute the combinational logic among all N-bit inputs. Each node in the binary tree is what constitutes the combinational function of two inputs. Each node is described to be a 4-bit Look Up Table (LUT). The LUT has the function of any combinational function the user wants to perform. For example, for an AND gate, the user must shift in "0001" into the LUT. Each LUT of all the nodes together create the "program" which are all cascaded together to perform a shift register. The binary tree accepts the input P and produces only a single bit output O. For example, if the user has 8 different inputs, an example of the function can be described as so: (A or B) or (C or D) or (E or F) or (G or H). Here we can see that we have 8 different inputs performing 7 different functions (in this case each function is the same) and only one single output, O. P is defined to be twice the number of leaf nodes in the binary tree, and the input is shifted in serially using a shift register. In order to "program" the LUTs with the specific functions, these also must be shifted in serially using a shift register. Therefore, going back to the case where we have 8 different inputs and 7 different LUT, we can see that we will have to shift in 28 (7\*4) bits into the LUT shift register. Each set of LUT outputs are connected to a 2:1 multiplexer to choose the output of the function. What this means is that the inputs can be thought of the address line into the LUT, what ever value happens to be stored is the result of that computation. For example, the figure below shows the truth table for an AND gate, we see inputs A and B, these are the address lines into the LUT. Therefore, we see that the output value of the LUT can only be 1 in the last row of the truth table, this method is very efficient and in fact this is how FPGAs work, they use LUT to perform these combinational functions.

| A | В | F |
|---|---|---|
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

Table 2: AND Gate Truth Table

#### 2.1 Configuration of Chip



Figure 2: Cycle Timing Diagram for LUT Shift Register

Here we can see that the only thing the user needs to do is shift in the "function" wanted among the inputs. Since the data bits get loaded in from MSB to LSB, the user must input the function in revers order. For example, if we want to perform an AND operation, we have to feed the data bits in like so: 1000.



Figure 3: Cycle Timing Diagram for P Input Shift Register

As described from above the user has to just feed in input P, but in reverse order. Note that in test mode, the user has to just toggle the TMEI high.

# 3 Inclusion and Explanation of the Test Mode

In order to enable the test mode, the user must set the TMEI pin high. In doing so, we will bypass the last output of P and feed it into the shift register input of the LUT. This will connect all the flip flops together, and we can perform our scan chain to make sure the inputs are being shifted the way they are supposed to be. We will be able to monitor the output on the TMEO pin. Since only one clock line is required, we bypass the LUT clock line by just hooking up the clock line of the P shift register. If test mode is disabled however, then the circuit will perform back to its original function.

# 4 Major Design Decisions

The first thing that needed to be accomplished was to assemble the bit-slice design with minimal hardware and hardware that was supported by the library given to us. For example, our LUT bit slice uses three 2:1 Multiplexers, we could have used a 4:1 multiplexer, but having done so, our design would have been more complex when designing our Magic layouts.

We also wanted to make sure that the wiring would not be too complex between each LUT slice. Since this is a binary tree computation, we made sure to hook up the hardware in that fashion as it made it much easier to visualize how this needed to be connected while keeping in mind that we must connect each one to achieve the desirable 50MHz clock frequency.

# 5 Block Diagrams

# 5.1 Top Level Diagram



Figure 4: Hierarchical Design in Logisim



Figure 5: Top Level Diagram (8 Inputs, 28-bit slice)

We can see that the slice design of a shift register is just made up of D-flip flops as shown in the above top level diagram for input P. Here we can see that we have P being twice the leaf nodes (8) in this case and the LUTs are all cascaded together giving us a total vector of 28 bits wide.

# 5.2 Bit Slice Design Scheme



Figure 6: LUT Slice in Logisim

Here we can see we have three 2:1 multiplexers, and 4 D-flip flops. We have the input of the LUT getting shifted through the d-flip flops. Each set of two outputs from the D-flip flops are connected to the inputs of the mux on select line A. Then the output from each mux will be fed into the final mux performing the computation on select line B.

# 5.3 Top Level Test Mode Diagram



Figure 7: Hierarchical Test Design in Logisim



Figure 8: Top Level Test Mode Diagram (8 Inputs, 28-bit slice)

This test mode is configured with two 2:1 multiplexers. Each multiplexer will select the input line whether we are in test or normal mode. In test mode enabled, we see that we need to feed in the last output of the shift register into the input of L\_IN, where L\_IN is the input data into the LUT. Also, the clock used to shift the P data in, must now be the same clock input for the LUT. If test mode is disabled, we can see that the multiplexer will select the L\_IN to be the data configured by the user (not the data outputted from P).

#### 6 VHDL Models with Test Mode

## 6.1 Top Level Module

```
library ieee;
   use ieee.std_logic_1164.all;
   entity top is
        generic (
5
                                       -- number of levels in tree
           n
                   : integer := 2
6
       );
7
        port (
                                       -- shift register clock
            p_clk : in std_logic;
9
            l_clk : in std_logic;
                                       — lut shift register clock
10
            p_in
                  : in std_logic;
                                       -- shift register input (P)
11
                  : in std_logic;
            l_{-in}
                                       -- lut shift register input
12
            t₋en
                  : in std_logic;
                                       -- test enalbe input
13
                   : out std_logic;
                                      -- final output of computation
14
                   : out std_logic
                                       -- final lut shift register output
15
            o_{-}p
        );
16
   end top;
17
   architecture rtl of top is
19
20
        component lut is
21
            port (
22
                 s_clk : in std_logic;
                                           -- shift register clock
23
                 l_clk : in std_logic;
                                           -- lut shift register clock
24
                 s_in : in std_logic;
                                           — shift register input (P)
25
                 l_{-in}
                      : in std_logic;
                                           — lut shift register input
26
                 t_po : out std_logic; — p_out for test mode
27
                 t_co : out std_logic; — p_clk for test mode
28
                     : out std_logic; — final output of computation
                 f ₋o
29
                                           — final lut shift register output
                      : out std_logic
30
                 \mathsf{o}_{-}\mathsf{p}
            );
31
        end component;
32
33
        signal shift_clk : std_logic := '0';
34
        signal l_shf_in : std_logic := '0';
35
                          : std_logic := '0';
36
        signal p_out
37
38
   begin
39
       -- test mux connects output of P into input of LUT and use same clock line
40
        t_mux_1 : entity work.mux_2x_1 port map(|_c|k, p_c|k, t_en, shift_c|k);
41
        t_mux_2 : entity work.mux2x1 port map(|_in , p_out , t_en , |_shf_in );
42
43
        lut_1 : entity work.lut
44
        port map(
45
            s_-c\,l\,k
                     \Rightarrow p_clk,
46
            l_clk
                     => shift_clk ,
47
            s_in
                     \Rightarrow p_in,
            l_in
                     \Rightarrow l_shf_in ,
49
50
            t_po
                     \Rightarrow p_out,
            f_{-}o
                     \Longrightarrow f_o ,
51
                     \Rightarrow q_o
52
            o_-\,p
        );
53
54
   end rtl;
```

Listing 1: Top Module



Figure 9: RTL Design of Top Level

#### 6.2 Slice Modules

#### 6.2.1 LUT

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.numeric_std.all;
3
   entity lut_slice is
5
        port (
6
            clk_i
                     : in std_logic;
7
            d
                     : in std_logic;
8
                     : in std_logic;
9
            b
                     : in std_logic;
10
                     : out std_logic;
11
            q
                      : out std_logic
12
13
   end lut_slice;
14
15
   architecture rtl of lut_slice is
16
17
        component dffposx1 is
18
            port (
19
                 clk : in std_logic;
20
                     : in std_logic;
21
                      : out std_logic
22
23
             );
        end component;
24
25
        component mux2x1 is
26
            port (
27
                 a : in std_logic;
28
                 b : in std_logic;
29
                 s : in std_logic;
30
31
                 x : out std_logic
             );
        end component;
33
34
        — flip flop and mux outputs
35
                       : std_logic_vector(4 downto 0) := (others => '0');
        signal ff_o
36
                         : std_logic_vector(1 downto 0) := (others => '0');
        signal mux_o
37
38
   begin
39
40
        — shifting in from LSB to MSB
41
42
        shift_gen_lut : for i in 0 to 3 generate
43
            ff_lut_i : dffposx1
            port map(
44
                 clk \Rightarrow clk_i ,
45
                 d
                     \Rightarrow ff_o(i),
46
                     \Rightarrow ff<sub>-</sub>o(i+1)
47
                 q
            );
48
        end generate;
49
50
        -- lut shift out is output from prev ff
51
        q \ll ff_o(4);
52
        ff_-o(0) \ll d;
53
        -- select first two outputs of LUT
55
        -- on sel line A
56
        mux1 : mux2x1 port map(ff_o(1), ff_o(2), a, mux_o(0));
57
        -- select last two outputs of LUT
59
```

```
-- on sel line A
mux2: mux2x1 port map(ff_o(3), ff_o(4), a, mux_o(1));

-- select the outputs from
-- each mux on sel line B
mux3: mux2x1 port map(mux_o(0), mux_o(1), b, f);

end rtl;
```

Listing 2: Lookup Table Slice Module



Figure 10: RTL Design of LUT Slice

#### 6.2.2 Shift Register

```
library ieee;
   use ieee.std_logic_1164.all;
2
    entity shift_slice is
4
        port (
5
             clk_i
                       : in std_logic;
6
                       : in std_logic;
7
             p
                       : out std_logic;
             q
                       : out std_logic
10
11
   end shift_slice;
12
    architecture rtl of shift_slice is
13
14
        component dffposx1
15
             port (
16
                  clk: in std_logic;
17
                  d
                       : in std_logic;
18
19
                       : out std_logic
20
        end component;
23
   begin
24
         ff_-p1\ :\ dffposx1
25
         port map(
26
             clk \Rightarrow clk_i ,
27
             d
                  \Rightarrow p,
28
             q
                  \Rightarrow q
29
         );
30
31
         clk_o \le clk_i;
32
33
   end rtl;
```

Listing 3: Lookup Table Slice Module



Figure 11: RTL Design of Shift Register Slice

#### 6.3 Gates

# 6.3.1 D-Flip Flop

```
library ieee;
   use ieee.std_logic_1164.all;
   entity dffposx1 is
       generic (
5
            delay : time := 0 ps
       );
       port (
            clk: in std_logic;
           d: in std_logic;
10
              : out std_logic
11
12
   end dffposx1;
13
14
   architecture rtl of dffposx1 is begin
15
       process(clk) begin
16
17
            if rising_edge(clk) then
18
                q <= d after delay;
            end if;
       end process;
   end rtl;
```

Listing 4: D-Flip Flop Module

#### 6.3.2 2:1 Multiplexer

```
library ieee;
   use ieee.std_logic_1164.all;
   entity mux2x1 is
4
       generic (
5
            delay : time := 0 ps
6
       );
7
       port (
8
           a : in std_logic;
9
           b : in std_logic;
10
            s : in std_logic;
11
            x : out std_logic
   end mux2x1;
```

```
architecture rtl of mux2x1 is begin  x <= a \text{ after delay when } (s='0') \text{ else } \\ b \text{ after delay when } (s='1');  end rtl;
```

Listing 5: 2:1 Multiplexer Module

#### 6.4 VHDL Test Benches

```
library ieee;
   use ieee.std_logic_1164.all;
2
   use ieee.numeric_std.all;
   entity lut_slice_tb is
5
   end lut_slice_tb;
6
   architecture behavior of lut_slice_tb is
                       : std_logic := '0';
        signal clk
10
        --signal clk_o : std_logic;
11
        signal di
                         : std_logic := '0';
12
        signal a
                         : std_logic := '0';
13
        signal b
                         : std_logic := '0';
14
        signal q
                          : std_logic;
15
        signal f
                          : std_logic;
16
17
        component lut_slice
18
19
            port (
                 clk_i : in std_logic;
20
                --clk_o : out std_logic;
21
                         : in std_logic;
                d
22
                          : in std_logic;
23
                a
                 b
                          : in std_logic;
24
                          : out std_logic;
                 q
25
                          : out std_logic
26
            );
27
        end component;
28
29
   begin
30
31
        dut : lut\_slice
32
        port map(
33
            clk_i
                     \Rightarrow clk,
34
            --clk_o \implies clk_o,
35
                     => di,
36
                     => a,
            a
37
            b
                     \Rightarrow b,
38
                     \Rightarrow q,
39
            q
            f
                     => f
40
        );
41
42
        process
43
44
            procedure clock is begin
45
                 clk \ll '1';
46
                 wait for 10 ns;
47
                 clk \ll '0';
48
                 wait for 10 ns;
49
            end procedure clock;
50
```

```
51
         begin
52
53
              wait for 10 ns;
54
              \mathsf{a} \quad <= \, \, \mathsf{'1'};
55
                 <= '1';
56
57
              — Iut for AND gate
58
              di \ll '1';
59
              wait for 10 ns;
              clock;
              di \ll 0;
63
              wait for 10 ns;
64
              clock;
65
66
              di <= '0';
67
              wait for 10 ns;
68
              clock;
69
              di \ll 0;
              wait for 10 ns;
72
              clock;
73
74
              wait;
75
76
         end process;
77
78
   end behavior;
```

Listing 6: LUT Slice Test Bench Module

```
library ieee;
   use ieee.std_logic_1164.all;
   use std.textio.all;
   use work.txt_util.all;
4
   entity top_tb is
6
       generic (
7
           --- stim_file : string := "test_tree.sim"
8
            stim_file : string := "two_tree.sim"
       );
10
   end top_tb;
11
12
   architecture behavior of top_tb is
13
       constant n : integer := 2;
15
16
       signal p_clk : std_logic := '0';
17
       signal l_clk : std_logic := '0';
18
                     : std_logic := '0';
       signal p
19
       signal l_in : std_logic := '0';
20
       signal f_o
                     : std_logic;
21
       signal q_o
                     : std_logic;
22
        signal t_en
                    : std_logic := '0';
23
        signal p_{in\_vector}: std\_logic\_vector((2**n)-1)
                                                                  downto 0);
       signal lut_vector : std_logic_vector((((2**n)-1)*4)-1 downto 0);
26
27
        file stimulus : TEXT open read_mode is stim_file;
29
       component top
30
           generic (
31
```

```
32
                        : integer := 3
                                            — number of levels in tree
           );
33
            port (
34
                 p_clk : in std_logic;
                                             -- p shift register clock
35
                 l_clk : in std_logic;
                                             -- lut shift register clock
36
                       : in std_logic;
                 p_in
                                             — shift register input (P)
37
                 l_in
                        : in std_logic;
                                            -- lut shift register input
38
                 t_en
                       : in std_logic;
                                             -- test enalbe input
39
                        : out std_logic;
                                            -- final output of computation
40
                        : out std_logic
                                             — lut shift register output
             );
42
43
        end component;
44
   begin
45
46
        dut : top
47
        generic map(
48
                   => n
            n
49
50
        port map(
             p_clk \Rightarrow p_clk,
             I_clk \Rightarrow I_clk,
54
             p_in
                  \Rightarrow p,
             l_in
                   => l_in ,
55
56
             t₋en
                  \Rightarrow t_en,
             f_o
                   \Rightarrow f_o,
57
                   => q_o
             \mathsf{o}_{-}\mathsf{p}
58
        );
59
60
        process
61
             procedure clk_p_in is begin
                 p_-clk <= '1';
                 wait for 10 ns;
65
                 p_clk \ll '0';
66
                 wait for 10 ns;
67
            end procedure clk_p_in;
68
69
             procedure clk_lut_in is begin
70
                 l_clk \ll '1';
71
                 wait for 10 ns;
                 l_clk \ll '0';
                 wait for 10 ns;
74
            end procedure clk_lut_in;
75
76
             variable |: line;
77
             variable p_in_str : string(1 to 2**n);
78
             variable l_shf_str: string(1 to ((2**n)-1)*4);
79
80
        begin
81
82
             while not endfile (stimulus) loop
                 -- load stimulus for this test
85
                 readline(stimulus, I); read(I, p_in_str);
86
                 p_in_vector <= to_std_logic_vector(p_in_str);</pre>
87
88
                 readline(stimulus, I); read(I, I_shf_str);
89
                 lut_vector <= to_std_logic_vector(l_shf_str);</pre>
90
91
                 wait for 50 ns;
92
                 -- clock in the P input
                 for i in 0 to (2**n)-1 loop
```

```
p \ll p_i n_v ector(i);
                         wait for 10 ns;
97
                         clk_p_in;
98
                    end loop;
99
100
                    -- clock in the "program" (lut functions) for i in 0 to (((2**n)-1)*4)-1 loop
101
102
                          l_in <= lut_vector(i);</pre>
103
                         wait for 10 ns;
104
105
                          clk_lut_in;
                    end loop;
               end loop;
108
109
               report "Test Complete" severity note;
110
               wait;
111
112
          end process;
113
114
    end behavior;
```

Listing 7: Top Level Test Bench Module

# 7 VHDL Waveform Plots and Results



Figure 12: AND Gate of LUT Slice



Figure 13: NAND Gate of LUT Slice



Figure 14: OR Gate of LUT Slice



Figure 15: NOR Gate of LUT Slice



Figure 16: XOR Gate of LUT Slice

Before we could go on with designing the top level in VHDL, we had to make sure that the slice itself worked first. Here we are just showing just a few waveforms from each function. As we can see here, each gate that was tested performed as expected.



Figure 17: Waveform for Top Test Bench

Since we are testing with 8 input values, there are  $2^{**}28$  combinations for the combinational functions. Since that is way more than we can test, we selected a few to test. We can see the results in the above waveform (Test Mode Disabled).



Figure 18: Waveform for Top Test Bench for Test Enabled

This is with Test Enabled for N=2. Here we can see the output of F at the very last clock cycle. In this case we tested the inputs 1111, and made sure our AND gate worked properly, and surely enough it works. We can see that F is high at the end of the simulation. We tested other functions and inputs as well, but we are just showing one waveform to keep things compact.

## 8 Work Division

| Student               | Task                                            |
|-----------------------|-------------------------------------------------|
| Both                  | Pin-out Diagram.                                |
| Both                  | Explanation of how the chip works.              |
| Both                  | Description of the major design decisions made. |
| $\operatorname{Both}$ | Inclusion and explanation of the test mode.     |
| Silbak                | VHDL LUT slice Module                           |
| Kasula                | VHDL LUT slice Test Bench Module                |
| Silbak                | VHDL Top Level Module                           |
| Both                  | VHDL Top Level Test Bench Module                |
| Silbak                | LUT Slice Block Diagram                         |
| Kasula                | LUT Slice Top Level Diagram                     |

Table 3: Task Assignment