# VLSI PROGRAMMABLE BINARY TREE COMPUTATION CHIP NAME: PBTCKS

Samir Silbak $^1$  and Manasa Kasula $^2$ 

 $^1$ silbaksr@mail.uc.edu  $^2$ kasulama@mail.uc.edu

 $^{1}(513) 207-0687$   $^{2}(847) 612-7364$ 

# Contents

| 1  | Pinout Diagram  1.1 Pinout Description                                                                                                                                                                                                                                                   | <b>6</b> 7                                   |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 2  | Explaination of Chip Function 2.1 Configuration of Chip                                                                                                                                                                                                                                  | <b>8</b>                                     |
| 3  | Inclusion and Explanation of the Test Mode                                                                                                                                                                                                                                               | 9                                            |
| 4  | Major Design Decisions                                                                                                                                                                                                                                                                   | 9                                            |
| 5  | Block Diagrams  5.1 Top Level Diagram                                                                                                                                                                                                                                                    | 10<br>10<br>10<br>11<br>12                   |
| 6  | VHDL Models with Test Mode         6.1       Top Level Module         6.2       Slice Modules         6.2.1       LUT         6.2.2       Shift Register         6.3       Gates         6.3.1       D-Flip Flop         6.3.2       2:1 Multiplexer         6.4       VHDL Test Benches | 13<br>13<br>15<br>15<br>16<br>17<br>17<br>17 |
| 7  | VHDL Waveform Plots and Results                                                                                                                                                                                                                                                          | 21                                           |
| 8  | Work Division                                                                                                                                                                                                                                                                            | 24                                           |
| 9  | Magic Layouts 9.1 LUT Slice Layout                                                                                                                                                                                                                                                       | 25<br>25<br>25                               |
| 10 | IRSIM Simulations 10.1 Bit Slice Simulations                                                                                                                                                                                                                                             | <b>26</b> 26                                 |
| 11 | Gate Level Simulations                                                                                                                                                                                                                                                                   | 28                                           |
| 12 | HSpice Simulations  12.1 Bit Slice Simulations                                                                                                                                                                                                                                           | 29<br>29<br>31                               |
| 13 | VHDL Modules with Delay  13.1 VHDL Test Bench Modules with Delay                                                                                                                                                                                                                         | <b>33</b> 37 40                              |
| 14 | VHDL Modules Delay Waveforms                                                                                                                                                                                                                                                             | 41                                           |
| 15 | Floor Plan                                                                                                                                                                                                                                                                               | 44                                           |

| 16 Major Design Decisions          | 45 |
|------------------------------------|----|
| 17 Work Division                   | 45 |
| 18 Chip Level Layout               | 46 |
| 19 Users Guide                     | 46 |
| 20 Test Strategy                   | 47 |
| 21 Descrption of Chip Architecture | 48 |
| 22 Major Design Decisions          | 48 |
| 23 IRSIM Simulations               | 50 |
| 24 VHDL Simulations                | 52 |
| 25 Simulation Strategy             | 52 |
| 26 Work Division                   | 53 |

# List of Figures

| 1  | Pinout Diagram of the PBTCKS Chip                                 |    |
|----|-------------------------------------------------------------------|----|
| 2  | Cycle Timing Diagram for LUT Shift Register                       | 8  |
| 3  | Cycle Timing Diagram for P Input Shift Register                   | 8  |
| 4  | First Top Level Diagram (8 Inputs, 28-bit slice)                  | 10 |
| 5  | Top Level Diagram (8 Inputs, 28-bit slice)                        | 10 |
| 6  | New Designed Top Level Diagram (8 Inputs, 28-bit slice)           | 11 |
| 7  | LUT Slice in Logisim                                              | 11 |
| 8  | Top Level Test Mode Diagram (8 Inputs, 28-bit slice)              | 12 |
| 9  | New Designed Top Level Test Mode Diagram (8 Inputs, 28-bit slice) | 12 |
| 10 | RTL Design of Top Level                                           | 14 |
| 11 | RTL Design of LUT Slice                                           | 16 |
| 12 | RTL Design of Shift Register Slice                                | 17 |
| 13 | AND Gate of LUT Slice                                             | 21 |
| 14 | NAND Gate of LUT Slice                                            | 22 |
| 15 | OR Gate of LUT Slice                                              | 22 |
| 16 | NOR Gate of LUT Slice                                             | 22 |
| 17 | XOR Gate of LUT Slice                                             | 23 |
| 18 | Waveform for Top Test Bench                                       | 23 |
| 19 | Waveform for Top Test Bench for Test Enabled                      | 23 |
| 20 | LUT Slice Magic Layout                                            |    |
| 21 | LUT Slice Internal Magic Layout                                   |    |
| 22 | Shift Slice Magic Layout                                          | 25 |
| 23 | Shift Slice Internal Magic Layout                                 |    |
| 24 | LUT Slice with AND gate 'programmed'                              | 26 |
| 25 | Rising Edge of F output of LUT Slice                              |    |
| 26 | Falling Edge of F output of LUT Slice                             |    |
| 27 | Rising Edge of L3 DFF of LUT Slice                                | 27 |
| 28 | Falling Edge of L3 DFF of LUT Slice                               |    |
| 29 | Rising Edge of DFF of Shift Slice                                 |    |
| 30 | Falling Edge of DFF of Shift Slice                                |    |
| 31 | Waveform of DFF of Shift Slice                                    |    |
| 32 | Rising Edge of Inverter                                           |    |
| 33 | Falling Edge of Inverter                                          |    |
| 34 | Waveform of LUT Slice (Includes nodes at each flip flop)          |    |
| 35 | Hspice LUT Slice Wavefrom                                         |    |
| 36 | Hspice Delay of Shift Register Slice                              | 30 |
| 37 | Hspice Shift Register Slice Waveform                              | 30 |
| 38 | Hspice Delay of DFF                                               | 31 |
| 39 | Hspice Delay of Inveter                                           |    |
| 40 | Hspice Delay of Mux                                               | 32 |
| 41 | Delay Waveform of DFF                                             | 41 |
| 42 | Delay Waveform of MUX                                             |    |
| 43 | Delay Waveform of Inverter                                        |    |
| 44 | Top Level Delay Waveform                                          |    |
| 45 | Top Level Delay Waveform Zoomed In                                |    |
| 46 | Top Level Test Mode Enabled Delay Waveform                        |    |
| 47 | Top Level Test Mode Enabled Delay Waveform Zoomed In              |    |
| 48 | 32 Bit Floor Plan Design                                          |    |
|    |                                                                   |    |

| 49      | 64 Bit Floor Plan Design                                 | 45   |
|---------|----------------------------------------------------------|------|
| 50      | 32 Bit Layout - Magic                                    | 46   |
| 51      | Cycle Timing Diagram for Normal Mode                     | 46   |
| 52      | Cycle Timing Diagram for Test Mode Enable                | 47   |
| 53      | 64 Bit Layout in Magic                                   | 49   |
| 54      | Top Delay Normal Mode                                    | 50   |
| 55      | Test LUT Slice                                           | 50   |
| 56      | Test P Shift Register Slice                              | . 51 |
| 57      | Test DFF Slice                                           |      |
| 58      | Inverter                                                 |      |
| 59      | Top 32-bit Normal Mode                                   |      |
| 60      | Top 32-bit Test Mode                                     |      |
| 61      | Top Delay 32-bit Normal Mode                             |      |
| 62      | Top Delay 32-bit Test Mode                               |      |
| 63      | Debug Mode in IRSIM                                      |      |
|         |                                                          |      |
| List of | f Tables                                                 |      |
| 1       | Pinout Description                                       | . 7  |
| 2       | AND Gate Truth Table                                     | . 8  |
| 3       | Task Assignment                                          | 24   |
| 4       | Leaf Level Component Delay Times                         |      |
| 5       | Bit Slice Worst Case Delay Times                         | 43   |
| 6       | Task Assignment                                          |      |
| 7       | Capacitance Values for D-Flip-Flop                       |      |
| 8       | Capacitance Value and Output Drive Strength for Buffer   |      |
| 9       | Total Delay Times for Normal Mode between VHDL and IRSIM |      |
| 10      | Task Assignment                                          |      |
|         |                                                          |      |
| Listing | gs                                                       |      |
| 1       | Top Module                                               | 13   |
| 2       | Lookup Table Slice Module                                | 15   |
| 3       | Lookup Table Slice Module                                | 16   |
| 4       | D-Flip Flop Module                                       | . 17 |
| 5       | 2:1 Multiplexer Module                                   | 18   |
| 6       | LUT Slice Test Bench Module                              | 18   |
| 7       | Top Level Test Bench Module                              | 19   |
| 8       | Top Module Delay                                         | . 33 |
| 9       | Look Up Table Module Delay                               | . 33 |
| 10      | Look Up Table Slice Module Delay                         |      |
| 11      | Test Mode Enabled Test Bench                             |      |
| 12      | Top Module Test Bench                                    |      |
| 13      | DFF Module Delay                                         |      |
| 14      | Inverter Module Delay                                    |      |
| 15      | Inverter Module Delay                                    | . 41 |

# 1 Pinout Diagram



Figure 1: Pinout Diagram of the PBTCKS Chip

# 1.1 Pinout Description

| Function                                 | Pin # | I/O                            | Description                          |  |
|------------------------------------------|-------|--------------------------------|--------------------------------------|--|
| _                                        | 1     | _                              | _                                    |  |
| - 2 -                                    |       | _                              | -                                    |  |
| LO4                                      | 3     | _                              | Last 16 Array Bit LUT Ouptut         |  |
| PCLKI                                    | 4     | I                              | P Shift Register Clock Input         |  |
| LCLKI                                    | 5     | I                              | LUT Shift Register Clock Input       |  |
| PIN                                      | 6     | I                              | P Shift Register Input               |  |
| LIN                                      | 7     | I                              | LUT Shift Register Input             |  |
| TMEI                                     | 8     | I                              | Test Mode Enabled Input              |  |
| _                                        | 9     | _                              | _                                    |  |
| _                                        | 10    | _                              | -                                    |  |
| TII                                      | 11    | I                              | Test Inverter Input                  |  |
| TIO                                      | 12    | О                              | Test Inverter Output                 |  |
| TFDI                                     | 13    | I                              | Test Flip-Flop D Input               |  |
| TFCI                                     | 14    | I                              | Test Flip-Flop Clock Input           |  |
| TFCO                                     | 15    | О                              | Test Flip-Flop Clock Output          |  |
| GND                                      | 16    | _                              | Ground Reference for I/O Pins        |  |
| TFQO                                     | 17    | О                              | Test Flip-Flop Q Output              |  |
| PO1                                      | 18    | _                              | First 8 Bit P Array Output           |  |
| LO1                                      | 19    | _                              | First 16 Bit LUT Array Output        |  |
| _                                        | 20    | _                              | -                                    |  |
| _                                        | 21    | _                              | -                                    |  |
| _                                        | 22    | _                              | _                                    |  |
| TMEO                                     | 23    | О                              | Test Mode Enabled Output             |  |
|                                          |       | О                              | P Shift Register Output of P input   |  |
| POUT 25 O P Shift Register Output of LUT |       | P Shift Register Output of LUT |                                      |  |
| PCLKO                                    | 26    | О                              | LUT Shift Register Clock Output      |  |
| PCLKO                                    | 27    | О                              | P Shift Register Clock Output        |  |
| F                                        | 28    | О                              | Output of Computation of LUT         |  |
| _                                        | 29    | _                              | -                                    |  |
| _                                        | 30    | _                              | -                                    |  |
| TPO                                      | 31    | О                              | Test P Slice Output                  |  |
| TPI                                      | 32    | I                              | TesT P Slice Input                   |  |
| TSF                                      | 33    | О                              | Test LUT Slice Mux Output            |  |
| TSLO                                     | 34    | О                              | Test LUT Slice Shift Register Output |  |
| TSB 35                                   |       | I                              | Test LUT Slice B Address Input       |  |
|                                          |       |                                | Test LUT Slice B Input               |  |
| TSA 37 I Test LUT Slice                  |       | I                              | Test LUT Slice A Address Input       |  |
| TSLI                                     | 38    | I                              | Test LUT Slice Shift Register Input  |  |
| TSCO                                     | 39    | О                              | Test LUT Slice Clock Output          |  |
| TSCI                                     | 40    | I                              | Test LUT and P SLice Clock Input     |  |

Table 1: Pinout Description

#### 2 Explaination of Chip Function

The main functionality of the chip is to be able to take N-bit inputs and compute the combinational logic among all N-bit inputs. Each node in the binary tree is what constitutes the combinational function of two inputs. Each node is described to be a 4-bit Look Up Table (LUT). The LUT has the function of any combinational function the user wants to perform. For example, for an AND gate, the user must shift in "0001" into the LUT. Each LUT of all the nodes together create the "program" which are all cascaded together to perform a shift register. The binary tree accepts the input P and produces only a single bit output F. For example, if the user has 8 different inputs, an example of the function can be described as so: (A or B) or (C or D) or (E or F) or (G or H). Here we can see that we have 8 different inputs performing 7 different functions (in this case each function is the same) and only one single output, F. P is defined to be twice the number of leaf nodes in the binary tree, and the input is shifted in serially using a shift register. In order to "program" the LUTs with the specific functions, these also must be shifted in serially using a shift register. Therefore, going back to the case where we have 8 different inputs and 7 different LUTs, we can see that we will have to shift in 28 (7\*4) bits into the LUT shift register. Each set of LUT outputs are connected to a 2:1 multiplexer to choose the output of the function. What this means is that the inputs can be thought of the address line into the LUT-what ever value happens to be stored is the result of that computation. For example, the figure below shows the truth table for an AND gate, we see inputs A and B, these are the address lines into the LUT. Therefore, we see that the output value of the LUT can only be 1 in the last row of the truth table, this method is very efficient and in fact this is how FPGAs/ASICs work, they use LUTs to perform these combinational functions.

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{F}$ |
|--------------|--------------|--------------|
| 0            | 0            | 0            |
| 0            | 1            | 0            |
| 1            | 0            | 0            |
| 1            | 1            | 1            |

Table 2: AND Gate Truth Table

#### 2.1 Configuration of Chip



Figure 2: Cycle Timing Diagram for LUT Shift Register

Here we can see that the only thing the user needs to do is shift in the "function" wanted among the inputs. Since the data bits get loaded in from MSB to LSB, the user must input the function in reversed order. For example, if we want to perform an AND operation, we have to feed the data bits in like so: 1000.



Figure 3: Cycle Timing Diagram for P Input Shift Register

As described from above the user has to just feed in input P, but in reversed order. Note that in test mode, the user has to just toggle the TMEI high.

#### 3 Inclusion and Explanation of the Test Mode

In order to enable the test mode, the user must set the TMEI pin high. In doing so, we will bypass the last output of P and feed it into the shift register input of the LUT. This will connect all the flip flops together, and we can perform our scan chain to make sure the inputs are being shifted the way they are supposed to be. We will be able to monitor the output on the TMEO pin. Since only one clock line is required, we bypass the LUT clock line by just hooking up the clock line of the P shift register. If test mode is disabled however, then the circuit will perform back to its original function.

#### 4 Major Design Decisions

The first thing that needed to be accomplished was to assemble the bit-slice design with minimal hardware and hardware that was supported by the library given to us. For example, our LUT bit slice uses three 2:1 Multiplexers, we could have used a 4:1 multiplexer, but having done so, our design would have been more complex when designing our Magic layouts.

We also wanted to make sure that the wiring would not be too complex between each LUT slice. Since this is a binary tree computation, we made sure to hook up the hardware in that fashion as it made it much easier to visualize how this needed to be connected while keeping in mind that we must connect each one to achieve the desirable 50MHz clock frequency.

# 5 Block Diagrams

#### 5.1 Top Level Diagram



Figure 4: First Top Level Diagram (8 Inputs, 28-bit slice)

# 5.2 Top Level Diagram: LUT Slice and Shift Slice



Figure 5: Top Level Diagram (8 Inputs, 28-bit slice)

We can see that the slice design of the P shift register is just made up of D-flip flops as shown in the above top level diagram for input P. Here we can see that we have P being twice the leaf nodes (8 in this case) and the LUTs are all cascaded together giving us a total width vector of 28 bits.



Figure 6: New Designed Top Level Diagram (8 Inputs, 28-bit slice)

We came up with a new design of how we will lay the chip out. This new design (more explained in major design decisions) takes full advantage of the total area given to us.

#### 5.3 Bit Slice Design Scheme



Figure 7: LUT Slice in Logisim

Here we can see we have three 2:1 multiplexers, and 4 D-flip flops. We have the input of the LUT getting shifted through the d-flip flops. Each set of two outputs from the D-flip flops are connected to the inputs of the mux on select line A. Then the output from each mux will be fed into the final mux performing the computation on select line B.

#### 5.4 Top Level Test Mode Diagram



Figure 8: Top Level Test Mode Diagram (8 Inputs, 28-bit slice)



Figure 9: New Designed Top Level Test Mode Diagram (8 Inputs, 28-bit slice)

This test mode is configured with two 2:1 multiplexers. Each multiplexer will select the input line whether we are in test or normal mode. In test mode enabled, we see that we need to feed in the last output of the shift register into the input of L\_IN, where L\_IN is the input data into the LUT. Also, the clock used to shift the P data in, must now be the same clock input for the LUT. If test mode is disabled, we can see that the multiplexer will select the L\_IN to be the data configured by the user (not the data outputted from P).

#### 6 VHDL Models with Test Mode

#### 6.1 Top Level Module

```
library ieee;
   use ieee.std_logic_1164.all;
   entity top is
        generic (
5
                                       -- number of levels in tree
6
           n
                   : integer := 2
       );
7
        port (
             p_clk : in std_logic;
                                       -- shift register clock
9
            l_clk : in std_logic;
                                       — lut shift register clock
10
                   : in std_logic;
            p_in
                                       — shift register input (P)
11
                   : in std_logic;
            l_{-in}
                                       -- lut shift register input
12
                                       -- test enalbe input
            t₋en
                   : in std_logic;
13
                   : out std_logic;
                                       — final output of computation
14
                   : out std_logic
                                       -- final lut shift register output
15
16
   end top;
17
   architecture rtl of top is
19
20
        signal shift_clki
                              : std_logic := '0';
21
        signal shift_clk
                              : std_logic := '0';
22
                              : std_logic := '0';
        signal l_shf_ini
23
                              : std_logic := '0';
        signal l_shf_in
24
        signal p_out
                              : std_logic := '0';
25
26
27
   begin
28
        — test mux connects output of P into input of LUT and use same clock line
29
        t_mux_1 : entity work.mux2x1 port map(|_c|k , p_c|k , t_en , shift_c|ki );
30
        t_mux_2 : entity work.mux2x1 port map(l_in , p_out , t_en , l_shf_ini);
31
32
        t_inv_1 : entity work.invx1 port map(shift_clki, shift_clk);
33
        t_inv_2 : entity work.invx1 port map(l_shf_ini, l_shf_in);
34
35
        lut_1 : entity work.lut
36
37
        generic map(
            n
                     => n
        port map(
40
            s_clk
                     \Rightarrow p_clk,
41
                     \Rightarrow shift_clk,
            I_clk
42
            s_in
                     \Rightarrow p_in,
43
                     \Rightarrow l_shf_in,
            l_in
44
            t_po
                     \Rightarrow p_out,
45
            f_{-}o
                     \Rightarrow f_o,
46
                     \Rightarrow q_o
47
            \mathsf{q}_-\mathsf{o}
        );
48
49
   end rtl;
```

Listing 1: Top Module



Figure 10: RTL Design of Top Level

#### 6.2 Slice Modules

#### 6.2.1 LUT

59

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.numeric_std.all;
3
   entity lut_slice is
5
        port (
6
             clk_i
                      : in std_logic;
7
            d
                      : in std_logic;
8
                      : in std_logic;
9
            b
                      : in std_logic;
10
                      : out std_logic;
11
            q
                      : out std_logic
12
13
   end lut_slice;
14
15
   architecture rtl of lut_slice is
16
17
        component dffposx1 is
18
             port (
19
                 clk : in std_logic;
20
                    : in std_logic;
21
                      : out std_logic
22
             );
23
        end component;
24
25
        component mux2x1 is
26
            port (
27
                 b : in std_logic;
28
                 a : in std_logic;
29
                 s : in std_logic;
30
31
                 x : out std_logic
             );
        end component;
33
34
        component invx1 is
35
             port (
36
                 a : in std_logic;
37
                 x : out std_logic
38
             );
39
        end component;
40
41
42
        — flip flop and mux outputs
        signal ff_0 : std_logic_vector(4 downto 0) := (others \Rightarrow '0');
43
                          : std_logic_vector(1 downto 0) := (others \Rightarrow '0');
44
        signal mux_o
                         : std_logic_vector(1 downto 0) := (others \Rightarrow '0');
        signal mux_fo
45
        signal f_muxo
                        : std_logic := '0';
46
47
   begin
48
49
        — shifting in from LSB to MSB
50
        shift_gen_lut : for i in 0 to 3 generate
51
             ff_lut_i : dffposx1
52
             port map(
                 clk \Rightarrow clk_i,
54
                 d \Rightarrow ff_o(i),
55
                     \Rightarrow ff<sub>-</sub>o(i+1)
56
             );
57
        end generate;
58
```

```
-- lut shift out is output from prev ff
60
        q \ll ff_o(4);
61
        ff_-o(0) \ll d;
62
63
        — select first two outputs of LUT
64
         -- on sel line A
65
        mux1 : mux2x1 port map(ff_o(1), ff_o(2), a, mux_o(0));
66
        inv1 : invx1 \quad port \quad map(mux_o(0), mux_fo(0));
67
68
        — select last two outputs of LUT
        -- on sel line A
70
        mux2 : mux2x1 port map(ff_o(3), ff_o(4), a, mux_o(1));
        \mathsf{inv2} \; : \; \mathsf{invx1} \quad \mathsf{port} \; \mathsf{map}(\mathsf{mux\_o}(1), \; \mathsf{mux\_fo}(1));
72
73
        — select the outputs from
74
        -- each mux on sel line B
75
        mux3 : mux2x1 port map(mux_fo(0), mux_fo(1), b, f_muxo);
76
77
        -- invert mux due to func of mux: y=!(S?(A:B))
78
79
        inv3 : invx1 port map(f_muxo, f);
80
   end rtl;
```

Listing 2: Lookup Table Slice Module



Figure 11: RTL Design of LUT Slice

# 6.2.2 Shift Register

```
library ieee;
1
   use ieee.std_logic_1164.all;
3
   entity shift_slice is
4
5
        port (
            clk_i
                     : in std_logic;
6
            р
                     : in std_logic;
            clk_o
                     : out std_logic;
                     : out std_logic
9
            q
        );
10
   end shift_slice;
11
12
   architecture rtl of shift_slice is
13
14
        component dffposx1
15
            port (
16
                 clk : in std_logic;
17
                 d
                     : in std_logic;
                     : out std_logic
19
20
            );
        end component;
21
22
   begin
23
```

```
24
           ff_-p1\ :\ dffposx1
25
           port map(
26
                clk \Rightarrow clk_i ,
27
                    \Rightarrow p,
                d
28
                      \Rightarrow q
                q
29
           );
30
31
32
           clk_o \le clk_i;
    end rtl;
```

Listing 3: Lookup Table Slice Module



Figure 12: RTL Design of Shift Register Slice

#### 6.3 Gates

#### 6.3.1 D-Flip Flop

```
library ieee;
   use ieee.std_logic_1164.all;
   entity dffposx1 is
        generic (
5
            delay \ : \ time \ := \ 0 \ ps
6
        );
        port (
8
            clk : in std_logic;
9
            d : in std_logic;
10
11
                : out std_logic
12
   end dffposx1;
   architecture rtl of dffposx1 is begin
15
        process(clk) begin
16
            if rising_edge(clk) then
17
                 q \ll d after delay;
18
            end if;
19
        end process;
20
   end rtl;
```

Listing 4: D-Flip Flop Module

### 6.3.2 2:1 Multiplexer

```
library ieee;
   use ieee.std_logic_1164.all;
   entity mux2x1 is
       generic (
            delay : time := 0 ps
6
        );
       port (
            b : in std_logic;
9
            a : in std_logic;
10
            s : in std_logic;
11
            x : out std_logic
12
        );
13
   end mux2x1;
14
15
   architecture rtl of mux2x1 is begin
16
17
       x \le not(b) after delay when (s = '0') else
18
             not(a) after delay when (s = '1');
19
20
   end rtl;
21
```

Listing 5: 2:1 Multiplexer Module

#### 6.4 VHDL Test Benches

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.numeric_std.all;
   entity lut_slice_tb is
5
   end lut_slice_tb;
6
   architecture behavior of lut_slice_tb is
8
9
        signal clk
                           : std_logic := '0';
10
                           : std_logic := '0';
        signal di
11
                           : std_logic := '0';
12
        signal a
        signal b
                           : std_logic := '0';
13
                           : std_logic;
14
        signal q
        signal f
                           : std_logic;
15
16
        component lut_slice
17
             port (
18
                         : in std_logic;
                  clk_i
19
                           : in std_logic;
20
                           : in std_logic;
21
                           : in std_logic;
22
                           : out std_logic;
                  q
24
                           : out std_logic
             );
25
        end component;
26
27
   begin
28
29
        dut : lut_slice
30
        port map(
31
             clk_i
                      \Rightarrow clk,
32
             d
                      \Rightarrow di,
33
             а
                      \Rightarrow a,
34
             b
                      \Rightarrow b,
             q
                      \Rightarrow q,
```

```
f
37
                      => f
        );
38
39
        process
40
41
             procedure clock is begin
42
                  clk \ll '1';
43
                  wait for 10 ns;
44
45
                  clk \ll '0';
                  wait for 10 ns;
46
             end procedure clock;
47
        begin
49
50
             wait for 10 ns;
51
                <= '1';
52
                 <= '1';
53
54
             -- lut for AND gate
55
             d\,i\;<=\;\,{}^{'}1\;{}^{'};
             wait for 10 ns;
             clock;
59
             di \ll 0;
60
             wait for 10 ns;
61
             clock;
62
63
             di \ll 0;
64
             wait for 10 ns;
65
             clock;
66
             di \ll 0;
             wait for 10 ns;
             clock;
70
71
             wait;
72
73
        end process;
74
75
   end behavior;
```

Listing 6: LUT Slice Test Bench Module

```
library ieee;
   use ieee.std_logic_1164.all;
   use std.textio.all;
   use work.txt_util.all;
5
   entity top_tb is
6
        generic (
7
            ---stim_file : string := "test_tree.sim"
---stim_file : string := "two_tree.sim"
8
9
             stim_file : string := "top_32.sim"
10
        );
11
   end top_tb;
12
13
   architecture behavior of top_tb is
14
15
        constant n : integer := 5;
16
17
        signal p_clk : std_logic := '0';
18
        signal l_clk : std_logic := '0';
19
        signal p
                      : std_logic := '0';
20
```

```
21
        signal l_in : std_logic := '0';
        signal f_o
                     : std_logic;
22
        signal q_o
                     : std_logic;
23
        signal t_en : std_logic := '0';
24
25
        signal p_{in\_vector} : std\_logic\_vector((2**n)-1)
                                                                      downto 0);
26
        signal lut_vector : std_logic_vector((((2**n)-1)*4)-1 downto 0);
27
28
29
        file stimulus : TEXT open read_mode is stim_file;
        component top
            generic (
                        : integer := 3
                                           -- number of levels in tree
33
               n
           );
34
            port (
35
                 p_clk : in std_logic;
                                           -- p shift register clock
36
                                           -- lut shift register clock
                 l_clk : in std_logic;
37
                 p_in
                      : in std_logic;
                                           — shift register input (P)
38
                 l_in
                      : in std_logic;
                                           -- lut shift register input
39
                 t_en : in std_logic;
                                           -- test enalbe input
                 f_o : out std_logic; — final output of computation
42
                      : out std_logic
                                           — lut shift register output
                 o_{-}p
43
            );
       end component;
44
45
   begin
46
47
        dut : top
48
        generic map(
49
50
            n
                   => n
        port map(
            p_clk \Rightarrow p_clk,
            l_clk \Rightarrow l_clk,
54
            p_i n \Rightarrow p_i
55
            l_in \Rightarrow l_in
56
            t_en \Rightarrow t_en
57
            f_{-}o
                  \Rightarrow f_o,
58
            q_o
                  => q_o
59
        );
60
        process
63
            procedure clk_p_in is begin
64
                 p_clk \ll '1';
65
                 wait for 10 ns;
66
                 p_clk \ll '0';
67
                 wait for 10 ns;
68
            end procedure clk_p_in;
69
70
            procedure clk_lut_in is begin
71
                 I_-clk <= '1';
                 wait for 10 ns;
                 I_clk <= '0':
74
                 wait for 10 ns;
75
            end procedure clk_lut_in;
76
77
            variable I: line;
78
            variable p_in_str : string(1 to 2**n);
79
            variable l_shf_str: string(1 to ((2**n)-1)*4);
80
81
        begin
83
            while not endfile(stimulus) loop
```

```
-- load stimulus for this test
86
                 readline(stimulus, I); read(I, p_in_str);
87
                  p_in_vector <= to_std_logic_vector(p_in_str);</pre>
88
89
                  readline(stimulus, I); read(I, I_shf_str);
90
                  lut_vector <= to_std_logic_vector(l_shf_str);</pre>
91
92
                  wait for 50 ns;
93
                 -- clock in the P input
                 for i in 0 to (2**n)-1 loop
                      p <= p_in_vector(i);</pre>
97
                      wait for 10 ns;
                      clk_p_in;
99
                 end loop;
100
101
                 -- clock in the "program" (lut functions)
102
                 for i in 0 to (((2**n)-1)*4)-1 loop
103
                      l_in <= lut_vector(i);</pre>
                      wait for 10 ns;
105
106
                      clk_lut_in;
                 end loop;
107
108
             end loop;
109
110
             report "Test Complete" severity note;
111
             wait;
112
113
        end process;
114
    end behavior;
```

Listing 7: Top Level Test Bench Module

#### 7 VHDL Waveform Plots and Results



Figure 13: AND Gate of LUT Slice



Figure 14: NAND Gate of LUT Slice



Figure 15: OR Gate of LUT Slice



Figure 16: NOR Gate of LUT Slice



Figure 17: XOR Gate of LUT Slice

Before we could go on with designing the top level in VHDL, we had to make sure that the slice itself worked first. Here we are just showing just a few waveforms from each function. As we can see here, each gate that was tested performed as expected.



Figure 18: Waveform for Top Test Bench

Since we are testing with 8 input values, there are  $2^{**}(28/4)$  combinations for the combinational functions. Since that is way more than we can test, we selected a few to test. We can see the results in the above waveform (Test Mode Disabled).



Figure 19: Waveform for Top Test Bench for Test Enabled

This is with Test Enabled for N=2. Here we can see the output of F at the very last clock cycle. In this case we tested the inputs 1111, and made sure our AND gate worked properly, and surely enough it works. We can see

that F is high at the end of the simulation. We tested other functions and inputs as well, but we are just showing one waveform to keep things compact.

## 8 Work Division

| Student               | Task                                            |
|-----------------------|-------------------------------------------------|
| Both                  | Pin-out Diagram.                                |
| $\operatorname{Both}$ | Explanation of how the chip works.              |
| $\operatorname{Both}$ | Description of the major design decisions made. |
| $\operatorname{Both}$ | Inclusion and explanation of the test mode.     |
| Silbak                | VHDL LUT slice Module                           |
| Kasula                | VHDL LUT slice Test Bench Module                |
| Silbak                | VHDL Top Level Module                           |
| $\operatorname{Both}$ | VHDL Top Level Test Bench Module                |
| Silbak                | LUT Slice Block Diagram                         |
| Kasula                | LUT Slice Top Level Diagram                     |

Table 3: Task Assignment

# 9 Magic Layouts

## 9.1 LUT Slice Layout



Figure 20: LUT Slice Magic Layout



Figure 21: LUT Slice Internal Magic Layout

## 9.2 Shift Slice Layout



Figure 22: Shift Slice Magic Layout



Figure 23: Shift Slice Internal Magic Layout

# 10 IRSIM Simulations

#### 10.1 Bit Slice Simulations



Figure 24: LUT Slice with AND gate 'programmed'



Figure 25: Rising Edge of F output of LUT Slice



Figure 26: Falling Edge of F output of LUT Slice



Figure 27: Rising Edge of L3 DFF of LUT Slice



Figure 28: Falling Edge of L3 DFF of LUT Slice



Figure 29: Rising Edge of DFF of Shift Slice



Figure 30: Falling Edge of DFF of Shift Slice



Figure 31: Waveform of DFF of Shift Slice

## 11 Gate Level Simulations



Figure 32: Rising Edge of Inverter



Figure 33: Falling Edge of Inverter



Figure 34: Waveform of LUT Slice (Includes nodes at each flip flop)

# 12 HSpice Simulations

#### 12.1 Bit Slice Simulations



Figure 35: Hspice LUT Slice Wavefrom



Figure 36: Hspice Delay of Shift Register Slice



Figure 37: Hspice Shift Register Slice Waveform

## 12.2 Gate Level Simulations



Figure 38: Hspice Delay of DFF



Figure 39: Hspice Delay of Inveter



Figure 40: Hspice Delay of Mux

|          | IRSIM     | VHDL                   | Hspice      |
|----------|-----------|------------------------|-------------|
| Inverter |           |                        | 0.1627 ns   |
| Mux      |           |                        | 0.31214  ns |
| DFF      | 0.255  ns | $0.198 \; \mathrm{ns}$ | 0.20305  ns |

Table 4: Leaf Level Component Delay Times

## 13 VHDL Modules with Delay

```
library ieee;
   use ieee.std_logic_1164.all;
   entity top_del is
4
        generic (
5
                   : integer := 2
                                       -- number of levels in tree
           n
6
7
        port (
8
            p_clk : in std_logic;
                                       -- shift register clock
9
            l_clk : in std_logic;
                                       -- lut shift register clock
10
                  : in std_logic;
            p_in
                                       — shift register input (P)
11
                  : in std_logic;
                                       -- lut shift register input
            l_in
12
                  : in std_logic;
                                       -- test enalbe input
            t_en
13
            f_{-}o
                   : out std_logic; — final output of computation
14
                   : out std_logic
                                       -- final lut shift register output
15
            \mathsf{o}_{-}\mathsf{p}
        ):
16
   end top_del;
17
18
   architecture rtl of top_del is
19
20
                              : std_logic := '0';
        signal shift_clki
21
        signal shift_clk
                              : std_logic := '0';
22
                              : std_logic := '0';
        signal l_shf_ini
23
        signal l_shf_in
                              : std_logic := '0';
24
        signal p_out
                              : std_logic := '0';
25
26
   begin
27
28
        — test mux connects output of P into input of LUT and use same clock line
29
        t_mux_1 : entity work.mux2x1_del port map(|_clk , p_clk , t_en , shift_clki );
30
        t_mux_2 : entity work.mux2x1_del port map(l_in , p_out , t_en , l_shf_ini);
31
32
        t_inv_1 : entity work.invx1_del port map(shift_clki, shift_clk);
        t_inv_2 : entity work.invx1_del port map(l_shf_ini , l_shf_in);
34
35
        lut_1 : entity work.lut_del
36
        generic map(
37
            n
38
39
        port map(
40
            s_clk
                     \Rightarrow p_clk,
41
            l_clk
                     => shift_clk,
42
            s_in
                     \Rightarrow p_in,
43
            l_in
                     \Rightarrow l_shf_in,
44
45
            t_po
                     \Rightarrow p_out,
            f_o
                     \Rightarrow f_o,
46
                     => q_o
47
            o_-\,p
        );
48
49
   end rtl;
50
```

Listing 8: Top Module Delay

```
library ieee;
use ieee.std_logic_1164.all;

entity lut_del is
generic(
n : integer := 2 -- number of levels in tree

);
```

```
port (
            s_clk
                    : in std_logic;
                                     — shift register clock
9
            l_clk
                    : in std_logic; — lut shift register clock
10
            s_in
                    : in std_logic;
                                     — shift register input (P)
11
                    : in std_logic;
            l_in
                                       — lut shift register input
12
            t_po
                    : out std_logic; — p_out for test mode
13
            f_o
                    : out std_logic; — final output of computation
14
            q_{-}o
                    : out std_logic
                                      -- final lut shift register output
15
16
17
   end lut_del;
   architecture rtl of lut_del is
19
20
       -- tree diagram for n=3
21
       -- row 0 : A
22
       -- row 1 : BC
23
        -- row 2 : DEFG
24
       — row 3 : shifter
25
26
       -- lut connection diagram
27
       -- I_{-}in -> D -> E -> F -> G -> B -> C -> A
29
       component dffposx1_del is
30
31
            port (
                clk : in std_logic;
32
                d
                    : in std_logic;
33
                    : out std_logic
34
35
       end component;
36
37
       component lut_slice_del is
38
            port (
39
                        : in std_logic;
                clk_i
40
                Ч
                        : in std_logic;
41
                        : in std_logic;
42
                а
                b
                        : in std_logic;
43
                        : out std_logic;
                q
44
                        : out std_logic
45
            );
46
       end component;
47
       -- carray_array(row, col)
       type carry_array is array (0 to n, 0 to 2**n) of std_logic;
50
       signal clk_c : carry_array;
51
52
       — carries select outputs of one
53
        - row to select inputs of next one
54
                   : carry_array;
       signal r_c
55
56
       — carry output of each lut shift
57
       -- register
58
       signal l_c
                     : carry_array;
       -- input shift register carries
61
       signal s_c : std_logic_vector(2**n downto 0) := (others \Rightarrow '0');
62
63
       -- input shift regstier clock carries
64
       signal p_clk : std_logic_vector(2**n downto 0) := (others => '0');
65
66
   begin
67
68
       — generate the input shift register
        shift_gen : for i in 0 to (2**n)-1 generate
           ff_i : dffposx1_del
```

```
72
              port map(
                  clk \implies s_-clk ,
73
                      \Rightarrow s_c(i),
                  d
74
                       \Rightarrow s<sub>-</sub>c(i+1)
75
              );
76
         end generate shift_gen;
77
78
          - generate the tree
79
         level_gen: for level in 0 to n-1 generate
80
              lut\_gen : for i in 0 to (2**level)-1 generate
                  lut_i : lut_slice_del
                   port map(
                       clk_i \Rightarrow l_clk,
84
                              \Rightarrow l_c(level, i),
                       d
85
                              \Rightarrow l_c(level, i+1),
                       q
86
                              \Rightarrow r_c(level+1, i*2),
                       а
87
                              \Rightarrow r_c(level+1, i*2+1),
88
                              \Rightarrow r<sub>c</sub>(level, i)
89
                    );
90
              end generate;
         end generate;
93
         — output the value of our function
94
         q_o \ll I_c(0, 1);
95
         f_{-}o \ll r_{-}c(0, 0);
96
97
         — connect each row of LUTs together
98
         — first slice in row i connects to
99
         — last slice in row i+1
100
         lut_connect : for level in 0 to n-2 generate
101
              I_c(level, 0) \le I_c(level+1, (2**(level+1)));
102
         end generate;
103
         -- connect input shift register to bottom row of slices
105
         shift\_connect: for i in 0 to (2**n)-1 generate
106
              r_c(n, i) \le s_c(i+1);
107
         end generate;
108
109
         -- connect input to shift register
110
         s_c(0) \ll s_{in};
111
         — connect input to first lut (bottom row)
         I_{-}c(n-1, 0) <= I_{-}in;
114
115
         -- use last slice of P shift register
116
         — feed it into LUT input for test mode
117
         t_po <= s_c(2**n);
118
119
120
    end rtl;
```

Listing 9: Look Up Table Module Delay

```
library ieee;
   use ieee.std_logic_1164.all;
   use ieee.numeric_std.all;
3
   entity lut_slice_del is
5
6
       port (
            clk_i
                    : in std_logic;
7
                    : in std_logic;
            d
                    : in std_logic;
            а
9
            b
                    : in std_logic;
10
                    : out std_logic;
            q
11
```

```
: out std_logic
12
        );
13
   end lut_slice_del;
14
15
   architecture rtl of lut_slice_del is
16
17
       component dffposx1_del is
18
            port (
19
                clk : in std_logic;
20
                d
                     : in std_logic;
                    : out std_logic
22
            );
23
       end component;
24
25
       component invx1_del is
26
            port (
27
                     : in std_logic;
                а
28
                     : out std_logic
29
            );
30
       end component;
       component mux2x1_del is
33
34
            port (
                b : in std_logic;
35
                a : in std_logic;
36
                s : in std_logic;
37
                x : out std_logic
38
            );
39
       end component;
40
41
       — flip flop and mux outputs
42
        signal ff_o
                      : std_logic_vector(4 downto 0) := (others => '0');
43
                         : std_logic_vector(1 downto 0) := (others => '0');
        signal mux_o
44
                       : std_logic_vector(1 downto 0) := (others => '0');
        signal mux_fo
45
        signal f_muxo
                       : std_logic := '0';
46
47
   begin
48
49
       — shifting in from LSB to MSB
50
        shift_gen_lut : for i in 0 to 3 generate
51
            ff_lut_i : dffposx1_del
            port map(
                clk \Rightarrow clk_i,
                d \Rightarrow ff_o(i),
55
                    \Rightarrow ff_o(i+1)
56
            );
57
       end generate;
58
59
       -- lut shift out is output from prev ff
60
       q \ll ff_o(4);
61
        ff_-o(0) \ll d;
62
63
       — select first two outputs of LUT
64
       -- on sel line A
65
       mux1 : mux2x1_del port map(ff_o(1), ff_o(2), a, mux_o(0));
66
       inv1 : invx1_del port map(mux_o(0), mux_fo(0));
67
68
       — select last two outputs of LUT
69
       -- on sel line A
70
       mux2 : mux2x1_del port map(ff_o(3), ff_o(4), a, mux_o(1));
71
72
       inv2 : invx1_del  port map(mux_o(1), mux_fo(1));
       -- select the outputs from
       — each mux on sel line B
```

Listing 10: Look Up Table Slice Module Delay

#### 13.1 VHDL Test Bench Modules with Delay

```
library ieee;
   use ieee.std_logic_1164.all;
   use std.textio.all;
   use work.txt_util.all;
   entity top_test_del_tb is
   end top_test_del_tb;
   architecture behavior of top_test_del_tb is
10
        constant n : integer := 5;
11
12
        component top_del
13
             generic(
14
                         : integer := 3
                                             -- number of levels in tree
                n
15
            );
16
             port (
17
                  p_clk : in std_logic;
                                             -- p shift register clock
18
                  l_clk : in std_logic;
                                             -- lut shift register clock
19
20
                  p_in
                        : in std_logic;
                                             — shift register input (P)
                         : in std_logic;
21
                  l_in
                                             — lut shift register input
                        : in std_logic;
                                             -- test enalbe input
22
                 t₋en
                                             -- final output of computation
                 f_o
                         : out std_logic;
23
                                             -- lut shift register output
                        : out std_logic
24
                  \mathsf{q}_-\mathsf{o}
             );
25
        end component;
26
27
        signal p_clk : std_logic :=
                                         '0 ':
28
        signal l_clk : std_logic :=
                                         '0';
29
        signal p
                       : std_logic :=
                                         '0';
30
        signal l_in
                     : std_logic :=
                                         '0';
31
        signal f_o
                       : std_logic;
32
        signal q_o
33
                       : std_logic;
        signal t_en : std_logic := '0';
34
35
   begin
36
37
        dut : top_del
38
        generic map(
39
            n
                   => n
40
41
        port map(
42
             p_clk \Rightarrow p_clk,
43
             l_clk \Rightarrow l_clk,
44
             p_in \Rightarrow p,
45
                   ⇒ l_in ,
             l_in
46
             t_en \implies t_en
47
             f_o
                   \Rightarrow f_o,
48
                   => q_0
             \mathsf{o}_{-}\mathsf{p}
49
        );
50
51
```

```
52
        process
53
            procedure clk is begin
54
                 p_clk \ll '1';
55
                 wait for 10 ns;
56
                 p_clk \ll '0';
57
                 wait for 10 ns;
58
            end procedure clk;
59
60
        begin
            wait for 10 ns;
63
            -- enable test mode
64
            t_en \ll '1';
65
66
            -- clock in p data
67
            p <= '1';
68
            wait for 10 ns;
69
            clk;
70
71
72
            -- clock in p data
73
            p \ll '0';
            wait for 10 ns;
74
            clk;
75
76
            -- # of FF's per LUT: 4
77
            -- # of LUT FF's : (((2**n)-1)*4)
78
            -- # of P FF's
                                   : 2**n
79
            -- subtract 2 since we just loaded in two inputs
80
            for i in 0 to ((((2**n)-1)*4)+2**n)-2-1 loop
81
                 clk;
82
            end loop;
83
            wait;
85
86
       end process;
87
   end behavior;
89
```

Listing 11: Test Mode Enabled Test Bench

```
library ieee;
  use ieee.std_logic_1164.all;
   use std.textio.all;
   use work.txt_util.all;
   entity top_del_tb is
        generic (
7
            --stim_file : string := "test_tree.sim"
8
             --- stim_file : string := "two_tree.sim"
9
             stim_file : string := "top_32.sim"
10
        );
11
   end top_del_tb;
12
13
   architecture behavior of top_del_tb is
14
15
        constant n : integer := 5;
16
17
        \begin{tabular}{lll} \textbf{signal} & p\_clk & : & std\_logic & := & '0'; \\ \end{tabular}
18
        signal l_clk : std_logic := '0';
19
        signal p
                       : std_logic := '0';
20
        signal l_in : std_logic := '0';
21
        signal f_o
                      : std_logic;
22
```

```
23
        signal q_o
                     : std_logic;
        signal t_en : std_logic := '0';
24
25
        signal p_{in\_vector}: std\_logic\_vector((2**n)-1)
                                                                      downto 0);
26
        signal lut_vector : std_logic_vector((((2**n)-1)*4)-1 downto 0);
27
28
        file stimulus : TEXT open read_mode is stim_file;
29
30
        component top_del
31
            generic (
                        : integer := 3
                                            -- number of levels in tree
               n
           );
            port (
35
                 p_clk : in std_logic;
                                            -- p shift register clock
36
                 l_clk : in std_logic;
                                            — lut shift register clock
37
                       : in std_logic;
                                            — shift register input (P)
                 p_in
38
                                            -- lut shift register input
                 l_in
                       : in std_logic;
39
                 t_en : in std_logic;
                                            -- test enalbe input
40
                       : out std_logic;
                                           -- final output of computation
41
                      : out std_logic
                                            — lut shift register output
                 q_{-}o
            );
44
        end component;
45
46
   begin
47
        dut : top_del
48
        generic map(
49
            n
                   => n
50
51
        port map(
52
            p_clk \Rightarrow p_clk,
            l_clk \Rightarrow l_clk,
            p_i = p_i
            l_in \Rightarrow l_in
56
            t_en \Rightarrow t_en
57
            f_o
                  \Rightarrow f_o,
58
                   => q_o
            \mathsf{o}_{-}\mathsf{p}
59
        );
60
61
        process
62
            procedure clk_p_in is begin
                 p_clk \ll '1';
                 wait for 10 ns;
66
                 p_clk \ll '0';
67
                 wait for 10 ns;
68
            end procedure clk_p_in;
69
70
            procedure clk_lut_in is begin
71
                 I_clk \ll '1';
72
                 wait for 10 ns;
73
                 I_clk \ll '0';
                 wait for 10 ns;
            end procedure clk_lut_in;
76
            variable |: line;
            variable p_in_str : string(1 to 2**n);
79
            variable l_shf_str: string(1 to ((2**n)-1)*4);
80
81
        begin
82
83
            while not endfile (stimulus) loop
                 -- load stimulus for this test
```

```
readline(stimulus, I); read(I, p_in_str);
                  p_in_vector <= to_std_logic_vector(p_in_str);</pre>
88
89
                  readline(stimulus, I); read(I, I_shf_str);
90
                  lut_vector <= to_std_logic_vector(l_shf_str);</pre>
91
92
                  wait for 50 ns;
93
94
                  — clock in the Pinput
95
                 for i in 0 to (2**n)-1 loop
                      p \ll p_{in_vector(i)};
                      wait for 10 ns;
                      clk_p_in;
                 end loop;
100
101
                 -- clock in the "program" (lut functions)
102
                 for i in 0 to (((2**n)-1)*4)-1 loop
103
                      l_in <= lut_vector(i);</pre>
104
                      wait for 10 ns;
105
                      clk_lut_in;
106
                 end loop;
             end loop;
109
110
             report "Test Complete" severity note;
111
             wait;
112
113
        end process;
114
115
    end behavior;
116
```

Listing 12: Top Module Test Bench

### 13.2 VHDL Gate Modules with Delay

```
library ieee;
   use ieee.std_logic_1164.all;
   entity dffposx1_del is
       generic (
            delay : time := 203.5 ps
       );
       port (
9
            clk : in std_logic;
10
            d
                : in std_logic;
                : out std_logic
11
            q
12
   end dffposx1_del;
13
14
   architecture rtl of dffposx1_del is begin
15
        process(clk) begin
16
            if rising_edge(clk) then
17
                q \ll d after delay;
            end if;
       end process;
20
   end rtl;
```

Listing 13: DFF Module Delay

```
library ieee;
use ieee.std_logic_1164.all;
```

```
entity inv \times 1_-del is
         generic (
5
             \  \, \text{delay} \ : \ \text{time} \ := \ 162.7 \ \text{ps}
6
        );
7
         port (
8
9
              a : in std_logic;
10
              x : out std_logic
11
12
    end invx1_del;
    architecture rtl of invx1_del is begin
14
        x \le not a after delay;
15
   end rtl;
16
```

Listing 14: Inverter Module Delay

```
library ieee;
1
   use ieee.std_logic_1164.all;
   entity mux2x1_del is
4
       generic(
5
            delay : time := 315 ps
6
       );
       port (
9
            b : in std_logic;
            a : in std_logic;
10
            s : in std_logic;
11
            x : out std_logic
12
13
        );
   end mux2x1_del;
14
15
   architecture rtl of mux2x1_del is begin
16
17
       x \le not(b) after delay when (s = '0') else
18
             not(a) after delay when (s = '1');
19
20
   end rtl;
21
```

Listing 15: Inverter Module Delay

## 14 VHDL Modules Delay Waveforms



Figure 41: Delay Waveform of DFF  $\,$ 



Figure 42: Delay Waveform of MUX



Figure 43: Delay Waveform of Inverter

In table 4, we compare the delay results for each leaf level gate among the three design simulations. Please look at the figures listed above. We can see that these compare very well with each other. Also, note that in order to calculate the total delay time of the LUT slice, we must add up the delay values found from four D flip flops, three muxes, and three inverters. After adding them up, our LUT slice circuit gets a delay time of approximately  $\sim 2$  ns. Also, note that in order to get maximum clock rate, we just take the worst case delay of our circuit, and use this as a maximum clock rate. The table and figures above give us a worst case delay which is above the 50Mhz desirable signal.



Figure 44: Top Level Delay Waveform



Figure 45: Top Level Delay Waveform Zoomed In



Figure 46: Top Level Test Mode Enabled Delay Waveform



Figure 47: Top Level Test Mode Enabled Delay Waveform Zoomed In

As we can see here, the circuit still functions correctly given the delay times extracted from the simulations we have exhaustively gone through. This compares well with the previous simulation because as I have mentioned the functionality of the circuit still works properly. Also, we went ahead and measured the delay time for both the final Q and F output. In the above figure, the total delay time from A to B (Q output) was found to be 0.690 ns and from A to C (F output) was found to be  $\sim 2.6$  ns (worst case delay). This tells us that maximum clock speed achieved can be 1/2.6ns  $\sim 384.6153846$  MHz.

|           | IRSIM     | VHDL                   | Hspice      |
|-----------|-----------|------------------------|-------------|
| LUT Slice | 2.295 ns  | 2.6 ns                 | 2.2375 ns   |
| P Slice   | 0.255  ns | $0.198 \; \mathrm{ns}$ | 0.20305  ns |

Table 5: Bit Slice Worst Case Delay Times

# 15 Floor Plan



Figure 48: 32 Bit Floor Plan Design

This is the initial floor plan we designed. Note that in this design, we see a maximum of 16 inputs, this was just to show how it is to be designed in magic. In fact our actual design will consist of a maximum 32 inputs. Therefore, our design will have a total of 156 (32 + 31\*4) D flip flops.



Figure 49: 64 Bit Floor Plan Design

This is the initial floor plan we designed for the 64 bit layout. Note that in this design, we see a maximum of 32 inputs, this was just to show how it is to be designed in magic. In fact our actual design will consist of a maximum 64 inputs. Therefore, our design will have a total of 316 (64 + 63\*4) D flip flops. Not only does our design officially maximize N, but maximizes the total area used as well.

## 16 Major Design Decisions

We had to think of how to design our layout before we could come up with a floor plan. Since we have a binary tree, it was quite difficult to come up with an efficient way to utilize the whole area available given to us. At first, we thought we could fold the LUTs against each corner of the frame, but in doing so, led to a lot of wasted space in the middle. Therefore, we decided to go back and redesign the top level diagram of our circuit since constructing the layout in a binary tree manner would be very inefficient. The new top level design can be seen in Figure 4. The slices themselves are not changed, only the way these slices are arranged (layed out) have changed.

#### 17 Work Division

| Student               | Task                     |
|-----------------------|--------------------------|
| Both                  | Modified Pin-out Diagram |
| Both                  | Magic Layout             |
| $\operatorname{Both}$ | HSPICE                   |
| $\operatorname{Both}$ | IRSIM                    |
| $\operatorname{Both}$ | VHDL                     |
| Both                  | Floor Plan               |

Table 6: Task Assignment

# 18 Chip Level Layout



Figure 50: 32 Bit Layout - Magic

#### 19 Users Guide



Figure 51: Cycle Timing Diagram for Normal Mode

In normal mode, the user will need to leave the TMEI signal low. The user will then need to give data inputs to both PI and LI. Since, LI has 4 times the number of bits that P has, LCLK should then be triggered for 4 times longer than PCLK. The final computation is shown to be on the very last clock cycle. Also, it does not matter whether the P input or LUT inputs are loaded in first, the functionality of the circuit will still remain working properly. Note to the user, in this timing diagram, we are showing that P input is loaded in first.



Figure 52: Cycle Timing Diagram for Test Mode Enable

In test mode, we are connecting all the D-Flip Flops together to make sure all the flip flops are shifting properly. This scheme is known as a scan chain. Here we can see that when TMEI is high, we are in test mode. The output of the last clock signal and data output of P will be connected to the input of the LCLK and LI, respectively. Since the architecture contains 32 bits for the P input and 124 (31\*4) bits for the LUT, we will have to shift in a vector of 156 bits (124+32) in order to see the output of the scan chain. Only then can the user monitor the output to verify that all the shift registers are working as intended. Note that F (the final computation) is not shown in this timing diagram, because the user is not concerned with the functionality of the LUTs in this mode—only monitoring the shift registers.

The user will need to set TMEI high, then he/she will have to give the data inputs to PI and make sure to have a total of 156 clock cycles for PCLK, the rest is taken care of by the hardware (the user will not have to give any inputs to the LUT).

### 20 Test Strategy

We have a few methods for testing to ensure that the chip is working correctly. The first method we use for testing purposes is to connect all the D-Flip Flops together to create the initial scan chain. This will allow the user to make sure all of the shift registers are working properly. Another method, is to have individual bit slice designs completely independent of the circuit itself. Therefore, we have the Look Up Table Slice and the P-shift register slice completely independent of the circuit. The third method consists of having separate standard slices, both an inverter and a D-Flip Flop completely independent of the circuit as well. The final method consists of monitoring certain signals within each cell. Other testing strategies include looking at the clock output signals and making sure that the signal follows the input clock signals. If the user ensures these signals are not lagging, then it's safe to conclude that the signal strength provided by the buffers are sufficient enough to overcome the capacitance.

In the first method, the user will only need to pull the TMEI pin high.

In the second method, the user will need to feed the individual bit slice inputs as noted:

#### LUT slice:

TSCI (test slice clock input) is the input to the clock line.

TSD (test slice D input) is the input to the LUT, the user will shift in the combinational function he/she desires to test.

TSA and TSB (test slice A and B) are inputs and act as the address lines into the LUT, the user should feed these inputs after "programming" the LUT.

TSQ is the output of the LUT, the user can probe this pin to make sure everything that was shifted in is correct. F is the output of the final computation the LUT slice performs. The user can can probe this pin to monitor that the final computation is working as intended.

TSCO (test slice clock output) is the output to the clock line.

## P Shift register Slice:

TSCI (test slice clock input) is the input to the clock line.

TSPI (test slice p input) is the input to the signal P.

TSPO (test slice p output) is the output signal of P.

The third method consists of two separate standard cells, the inverter and the DFF:

#### Inverter:

TII (test inverter input) is the input to the inverter, the user will give this pin any value.

TIO (test inverter output) is the output to the inverter, the user will probe this pin to monitor the output.

#### D-Flip Flop:

TFCI (test flip flop clock input) is the input to the test clock line, the user will give this pin the clock signal. TFDI (test flip flop D input) is the input to the D-Flip Flop, the user will give this pin an input value to be monitored.

TFQO (test flip flop Q output) is the output of the D-Flip Flop, the user will use this pin to monitor the output. TFCO (test flip flop clock output) is the output of the clock line.

For the last and final method, we have certain pins used to monitor certain various areas within the circuit. The user should use the Pin description to see each output pin needed to test to ensure the functionality of the circuit is performing correctly.

## 21 Description of Chip Architecture

The PBCTKS architecture uses a 32-bit wide P register and a 124-bit wide LUT register for programming mode. This allows the user to program up to  $2^{**}32$  different combinations for given inputs and  $2^{**}(124/4)$  different combinations to program the functionality of the chip. This chip consists of  $\sim 31$  I/O pins which include test pins for testing purposes, and includes a pin to set the chip in normal or testing mode.

# 22 Major Design Decisions

We layed everything out in magic, and noticed that we would only be using about 60% of chip area. This was just unacceptable, so we needed to come up with a different layout design where we would be able utilize more of the chip area. We decided to design how we needed to rearrange the slices in a more compact fashion. In Figure 49, we can see the method of the layout that would have been used in Magic.

Unfortunately, we were very constrained with time, and connecting the VDD and GND lines became exponentially complicated that we had to stop and revert back to the 32 bit design. The incomplete 64 bit design can be shown below.



Figure 53: 64 Bit Layout in Magic

Here we can see that we maximized not only N, but the total area that was given to us. But as I have mentioned previously, due to wiring complexity and timing constraints, we were not able to complete this on time and had to revert back to the original 32 bit design.

| DFFPOSX1 | Capacitance (pF) |
|----------|------------------|
| CLK      | ~0.05            |
| D        | ~0.0157          |

Table 7: Capacitance Values for D-Flip-Flop

| BUFFX4 | Capacitance (pF) | Cap Output Drive Strength (pF) |
|--------|------------------|--------------------------------|
| A      | ~0.0322          | 1.85                           |
| Y      | ~0.0322          |                                |

Table 8: Capacitance Value and Output Drive Strength for Buffer

Since the clock signal was global and driving all of the slices, we needed to accommodate for the capacitance. In the table above we can see that the capacitance of the D-Flip Flop was found to be  $0.05 \mathrm{pF}$ . Therefore, we

knew that this capacitance would add up over all of the bit slices, so we needed to make sure to add buffers when needed. The table above shows the output drive strength for the given buffer. We then used this to calculate the maximum buffers that could be used:  $1.85 \mathrm{pF} / 0.05 \mathrm{pF} \sim 37$ . Therefore, we ended up just putting a buffer every 32 DFFs (leaving 5 for error).

## 23 IRSIM Simulations



Figure 54: Top Delay Normal Mode

We can see the worst case delay time found in IRSIM shown in the above picture. This is very consistent with what we have seen in our VHDL design.



Figure 55: Test LUT Slice

We can see that the independent LUT slice works correctly.



Figure 56: Test P Shift Register Slice

We can see that the independent P Shift Register slice works correctly.



Figure 57: Test DFF Slice

We can see that the independent DFF slice works correctly.



Figure 58: Inverter

We can see that the independent Inverter works correctly.

#### 24 VHDL Simulations



Figure 59: Top 32-bit Normal Mode



Figure 60: Top 32-bit Test Mode



Figure 61: Top Delay 32-bit Normal Mode



Figure 62: Top Delay 32-bit Test Mode

|   | VHDL     | IRSIM   |
|---|----------|---------|
| F | 5.470 ns | 6.32 ns |

Table 9: Total Delay Times for Normal Mode between VHDL and IRSIM

F is the final output computation for the Look Up Table (this was our worst case delay). We can see here that the times are fairly close to one another. Note this is the total delay, but keep in mind that the delay per slice for worst case delay was found to be 2.6ns. So our Maximum clock frequency is found to be 1/2.6ns, approximately 385 MHz.

## 25 Simulation Strategy

It was much easier to use Python to write to the cmd file, and then check the output log file if anything failed. It would be too difficult to give a 124 bit vector manually, so we used Python to feed the signals for both in VHDL and IRSIM. Also, since we want to make sure things works as intended, the best method was to just shift in all 1's for all the DFF, and monitor the outputs accordingly. This gave us an idea if something was being shorted out

or something was not shifting out properly. Then we monitored each node for debugging purposes to ensure that each bit was being shifted out from one flip flop to the next. A figure below shows the method used.



Figure 63: Debug Mode in IRSIM

# 26 Work Division

| Student               | Task                     |
|-----------------------|--------------------------|
| Both                  | Modified Pin-out Diagram |
| $\operatorname{Both}$ | Magic Layout             |
| $\operatorname{Both}$ | IRSIM                    |
| $\operatorname{Both}$ | VHDL                     |
| Both                  | Modified Floor Plan      |

Table 10: Task Assignment