# Towards ABI Unification for Intel SGX Enclave Shielding Runtimes

Jo Van Bulck, Fritz Alder, Frank Piessens SILM'22 Workshop, Lightning talk, Genoa, Italy, June 6, 2022

★ imec-DistriNet, KU Leuven 

jo.vanbulck@cs.kuleuven.be 

jovanbulck



#### Intel SGX: Hardware-level isolation and attestation



# Why isolation is not enough: Enclave shielding runtimes



• TEE promise: enclave == "secure oasis" in a hostile environment

# Why isolation is not enough: Enclave shielding runtimes



- TEE promise: enclave == "secure oasis" in a **hostile environment**
- ... but application and compilers largely unaware of isolation boundaries

# Why isolation is not enough: Enclave shielding runtimes



- TEE promise: enclave == "secure oasis" in a **hostile environment**
- ... but application and compilers largely unaware of isolation boundaries
  - Shielding runtime == secure bridge on enclave entry/exit







# Tier1: Establishing a trustworthy enclave ABI





- → Attacker controls CPU register contents on enclave entry/exit
- ← Compiler expects well-behaved calling convention (e.g., stack)

# Tier1: Establishing a trustworthy enclave ABI









⇒ Need to **initialize CPU registers** on entry and **scrub** before exit!

# Tier1: Establishing a trustworthy enclave ABI









⇒ Need to **initialize CPU registers** on entry and **scrub** before exit!



Non-trivial for x86 ISA → attacks! (CCS'19, ACSAC'20, CCS'21)

#### A Case for Unified ABI Shielding in Intel SGX Runtimes

Jo Van Bulck, Fritz Alder, Frank Piessens imec-DistriNet, KU Leuven, Belgium

#### ABSTRACT

With hardware support for trusted execution, most notably Intel SGX, becoming widely available, recent years have seen the emergence of numerous shielding runtimes to transparently protect enclave applications in hostile environments. While, at the application level, a wide range of languages and development paradigms are supported by diverse runtimes, shielding responsibilities at the lowest level of the application binary interface (ABI) remain strikingly similar. Particularly, the ABI dicates that certain CPU registers need to be cleansed and initialized via a small, hand-written assembly stub upon every enclave context switch.

This paper and call for action analyzes the ABI sanitization layers of 8 open-source SGX shielding runtimes from industry and academia, categorizes historic vulnerabilities therein, and identifies cross-cutting tendencies and insights. We conclude that there is no technical reason for maintaining separate, often notoriously complex and vulnerable ABI code bases. Moving forward, we outline challenges and opportunities for a single, unified ABI sanitization layer that complies with best practices from software engineering and can be scrutinized and integrated across SGX runtimes.

#### **ACM Reference Format:**

Jo Van Bulck, Fritz Alder, Frank Piessens. 2022. A Case for Unified ABI Shielding in Intel SGX Runtimes. In Proceedings of the 5th Workshop on System Software for Trusted Execution (SysTEX "22 Workshop). ACM, New York, NY, USA, 3 pages.

on every enclave context switch. Next, a secondary stage, written in a higher-level language, may sanitize application programming interface (API) state, such as pointer arguments. It is worth noting that low-level ABI shielding responsibilities are relatively contained and language-agnostic, whereas sanitizing program-visible API state is typically more complex and may be highly dependant on the specific runtime and supported programming model.

|                 |                     | sGX-SDK | OE** | EDP | Gramine | Enarx | GoTEE | SGX-LKL | penso |
|-----------------|---------------------|---------|------|-----|---------|-------|-------|---------|-------|
| S               | LoC ABI stub        | 301     | 277  | 248 | 427     | 169   | 239   | 103     | 49    |
| Metrics         | LoC changed         | 243     | 589  | 187 | 1,840   | 844   | 65    | 47      | 0     |
| Z               | Production?         | 1       | 1    | /   | ✓       | /     | ×     | ×       | X     |
| sa<br>sa        | Entry flags [17]    | •       | •    | •   | •       | -     | -     | •       | _     |
| iliti           | Entry stack [17]    | 0       | 0    | 0   | •       | -     | -     | •       | -     |
| Vulnerabilities | Exit registers [17] | 0       | 0    | 0   | 0       | -     | -     | •       | -     |
|                 | Entry FPU [1]       | •       | •    | •   | 0       | 0     | •     | •       | -     |
|                 | Exception stack [3] | •       | •    | 0   | 0       | •     | -     | •       | -     |

<sup>\*</sup> Derived runtimes include Apache Teaclave [15, 18], VeraCruz [2], and Google Asylo [9].
\*\* Derived runtimes include EdgelessRT [4], and recent versions of SGX-LKL "OE edition".

# Summary: Intel SGX ABI vulnerability landscape

|                     | SGX-SDK | 0E         | EDP        | Gramine    | Enarx      | GOTEE | SGX-LK' | OpenSGX |
|---------------------|---------|------------|------------|------------|------------|-------|---------|---------|
| Entry flags [4]     | •       | •          | •          | •          | _          | _     | •       | _       |
| Entry stack [4]     | 0       | $\bigcirc$ | $\bigcirc$ | •          | _          | _     |         | _       |
| Exit registers [4]  | 0       | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | _          | _     |         | _       |
| Entry FPU [1]       | •       |            |            | $\bigcirc$ | $\bigcirc$ | •     |         | _       |
| Exception stack [2] | •       |            | $\bigcirc$ | $\bigcirc$ |            | _     | •       | _       |
|                     |         |            |            |            |            |       |         |         |

Relatively understood, but special care for stack pointer + status register + FPU

# Summary: Intel SGX ABI vulnerability landscape

|                     | SGX-SDK | 0E         | EDP        | Gramine    | Enarx      | GOTEE | SGX-LK | L OpenSGX |
|---------------------|---------|------------|------------|------------|------------|-------|--------|-----------|
| Entry flags [4]     | •       | •          | •          | •          | _          | _     | •      | _         |
| Entry stack [4]     | 0       | $\bigcirc$ | $\bigcirc$ | •          | _          | _     | •      | _         |
| Exit registers [4]  | 0       | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | _          | _     | •      | _         |
| Entry FPU [1]       | •       |            |            | $\bigcirc$ | $\bigcirc$ |       | •      | _         |
| Exception stack [2] | •       |            | $\bigcirc$ | $\bigcirc$ | •          | _     | •      | _         |
| Production?         | ✓       | <b>✓</b>   | ✓          | ✓          | ✓          | X     | X      | X         |

(Aspired) **production-quality** runtimes vs. research prototypes



# **KEEP CALM**

AND

**SHOW ME THE NUMBERS** 

# Summary: Intel SGX ABI shielding layer metrics

|                     | SGX-SDK  | 0E         | EDP     | Gramine    | Enarx   | GOTEE | SGX-LKI | OpenSGX |
|---------------------|----------|------------|---------|------------|---------|-------|---------|---------|
| LoC ABI stub        | 301      | 277        | 248     | 427        | 169     | 239   | 103     | 49      |
| LoC changed         | 243      | 589        | 187     | 1,840      | 844     | 65    | 47      | 0       |
| Production?         | <b>✓</b> | ✓          | ✓       | ✓          | ✓       | ×     | X       | X       |
| Entry flags [4]     | •        | •          | •       | •          | _       | _     | •       | _       |
| Entry stack [4]     | 0        | $\bigcirc$ | $\circ$ | •          | _       | _     | •       | _       |
| Exit registers [4]  | 0        | $\bigcirc$ | $\circ$ | $\bigcirc$ | _       | _     | •       | _       |
| Entry FPU [1]       | •        |            | •       | $\bigcirc$ | $\circ$ | •     | •       | _       |
| Exception stack [2] | •        | •          | $\circ$ | $\circ$    | •       | -     | •       | _       |

Size: Non-trivial: > 100s lines of hand-written, vulnerable asm code

# Summary: Intel SGX ABI shielding layer metrics

|                     | SGX-SDK | 0E         | EDP     | Gramine | Enarx      | GOTEE | SGX-LKL | OpenSGX |
|---------------------|---------|------------|---------|---------|------------|-------|---------|---------|
| LoC ABI stub        | 301     | 277        | 248     | 427     | 169        | 239   | 103     | 49      |
| LoC changed         | 243     | 589        | 187     | 1,840   | 844        | 65    | 47      | 0       |
| Production?         | ✓       | ✓          | ✓       | ✓       | ✓          | X     | X       | X       |
| Entry flags [4]     | •       | •          | •       | •       | _          | _     | •       | _       |
| Entry stack [4]     | 0       | $\bigcirc$ | $\circ$ | •       | _          | _     | •       | _       |
| Exit registers [4]  | 0       | $\bigcirc$ | $\circ$ | $\circ$ | _          | _     | •       | _       |
| Entry FPU [1]       | •       |            | •       | $\circ$ | $\bigcirc$ | •     | •       | _       |
| Exception stack [2] | •       | •          | 0       | $\circ$ | •          | -     | •       | _       |

History: Maintaining ABI code is an *ongoing* and *living* effort!

# **Summary:** Intel SGX ABI patch timelines

|                          | SGX-SDK           | OE                         | EDP                       | Gramine                  | Enarx                             |
|--------------------------|-------------------|----------------------------|---------------------------|--------------------------|-----------------------------------|
| Initial commit           | °24/06/16         | °29/08/17                  | °07/12/18                 | °20/06/16                | °20/02/20                         |
| Direction flag [4]       | ■ 17/10/19        | <b>2</b> 09/10/19          | 07/12/18                  | 01/05/19                 | 20/03/20                          |
| Alignment-check flag [4] | ■12/11/19         | <b>■</b> 09/10/19          | <b>2</b> 1/10/19 10/02/20 | <b>■</b> 19/11/19        | <b>★</b> 17/02/22                 |
| FPU extended state [1]   | <b>■</b> 16/01/20 | <b>09/10/19 ■</b> 14/07/20 | ■10/02/20<br>■19/06/20    | 17/10/19                 | 29/05/20                          |
| Exception stack [2]      | ■13/07/21         | <b>■</b> 13/07/21          | N/A                       | <b>01/04/19</b> 31/01/20 | <b>2</b> 2/10/21 <b>2</b> 2/20/21 |

Security: Already known, not communicated, open gap

# **Summary: Intel SGX ABI patch timelines**

|                          | SGX-SDK           | OE                | EDP               | Gramine           | Enarx             |
|--------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Initial commit           | °24/06/16         | °29/08/17         | °07/12/18         | °20/06/16         | °20/02/20         |
| Direction flag [4]       | <i>■</i> 17/10/19 | <b>2</b> 09/10/19 | 07/12/18          | 01/05/19          | 20/03/20          |
| Alignment-check flag [4] | <b>■</b> 12/11/19 | <b>2</b> 09/10/19 | <b>2</b> 1/10/19  | <b>₽</b> 19/11/19 | <b>★</b> 17/02/22 |
|                          |                   |                   | 10/02/20          |                   |                   |
| FPU extended state [1]   | <b>■</b> 16/01/20 | 09/10/19          | <b>₽</b> 10/02/20 | 17/10/19          | 29/05/20          |
|                          |                   | <b>■</b> 14/07/20 | <b>■</b> 19/06/20 |                   |                   |
| Exception stack [2]      | <b>■</b> 13/07/21 | <b>■</b> 13/07/21 | N/A               | 01/04/19          | ₽ 22/10/21        |
|                          |                   |                   |                   | 31/01/20          |                   |

**Deepened understanding:** Importance of academic research!

# **Summary: Intel SGX ABI patch timelines**

|                          | SGX-SDK           | OE                | EDP               | Gramine           | Enarx            |
|--------------------------|-------------------|-------------------|-------------------|-------------------|------------------|
| Initial commit           | °24/06/16         | °29/08/17         | °07/12/18         | °20/06/16         | °20/02/20        |
| Direction flag [4]       | <b>■</b> 17/10/19 | <b>2</b> 09/10/19 | 07/12/18          | 01/05/19          | 20/03/20         |
| Alignment-check flag [4] | <b>■</b> 12/11/19 | ●09/10/19         | <b>■</b> 21/10/19 | <b>■</b> 19/11/19 | <b>★17/02/22</b> |
|                          |                   |                   | 10/02/20          |                   |                  |
| FPU extended state [1]   | <b>■</b> 16/01/20 | 09/10/19          | <b>■</b> 10/02/20 | 17/10/19          | 29/05/20         |
|                          |                   | <b>■</b> 14/07/20 | <b>■</b> 19/06/20 |                   |                  |
| Exception stack [2]      | <b>■</b> 13/07/21 | <b>■</b> 13/07/21 | N/A               | 01/04/19          | ■ 22/10/21       |
|                          |                   |                   |                   | 31/01/20          |                  |

Systematization: Revealed *missing patch*, fixed in Enarx v0.2.1

# Towards unified ABI shielding for Intel SGX runtimes?



# Towards unified ABI shielding for Intel SGX runtimes?



### Thank you! Food for thought?

Challenges and opportunities of a joined enclave ABI? — Does diversity benefit security? — Lessons from OS kernel development? — Towards a unified enclave API calling convention? — Towards a standardized enclave ELF binary format? — Open-source SGX ecosystem "wildgrowth"?

#### References i



Faulty point unit: ABI poisoning attacks on Intel SGX.

In 36th Annual Computer Security Applications Conference (ACSAC), pages 415–427, December 2020.

Jinhua Cui, Jason Zhijingcheng Yu, Shweta Shinde, Prateek Saxena, and Zhiping Cai.

SmashEx: smashing SGX enclaves using exceptions.

In 28th ACM Conference on Computer and Communications Security (CCS), page 779–793, 2021.

#### References ii



Jo Van Bulck, Fritz Alder, and Frank Piessens.

A case for unified ABI shielding in Intel SGX runtimes.

In 5th Workshop on System Software for Trusted Execution (SysTEX). ACM, March 2022.



Jo Van Bulck, David Oswald, Eduard Marin, Abdulla Aldoseri, Flavio D. Garcia, and Frank Piessens.

A tale of two worlds: Assessing the vulnerability of enclave shielding runtimes.

In 26th ACM Conference on Computer and Communications Security (CCS), pages 1741–1758, November 2019.

# The big picture: Enclave shielding responsibilities

Ŵ

**Key questions:** how to securely bootstrap from the untrusted world to the enclaved application binary (and back)? Which sanitizations to apply?



# The big picture: Enclave shielding responsibilities

**Key insight:** split sanitization responsibilities across the <u>ABI and API tiers:</u> machine state vs. higher-level programming language interface



# ABI vs. API sanitization responsibilities

#### **Application Binary Interface**

- Expectations by compiler
- Low-level CPU state (registers)
- Hand-written assembly stub

#### **Application Programming Interface**

- Expectations by application writer
- High-level program state (pointers)
- Automated abstractions (e.g., edger8r DSL, EDP type system)

# ABI vs. API sanitization responsibilities

#### **Application Binary Interface**

- Expectations by compiler
- Low-level CPU state (registers)
- Hand-written assembly stub

(Needlessly) duplicated effort across runtimes!

#### **Application Programming Interface**

- Expectations by application writer
- High-level program state (pointers)
- Automated abstractions (e.g., edger8r DSL, EDP type system)

Depending on specific runtime and programming model...



# x86 string instructions: Direction Flag (DF) operation



• x86 rep string instructions to speed up streamed memory operations

```
1 /* memset(buf, 0x0, 100) */
2 for (int i=0; i < 100; i++)
3 buf[i] = 0x0;</pre>
```



```
lea rdi, buf
mov al, 0x0
mov ecx, 100
rep stos [rdi], al
```

# x86 string instructions: Direction Flag (DF) operation



- x86 rep string instructions to speed up streamed memory operations
- Default operate left-to-right

```
1 /* memset(buf, 0x0, 100) */
2 for (int i=0; i < 100; i++)
3 buf[i] = 0x0;</pre>
```



```
1 lea rdi, buf
2 mov al, 0x0
3 mov ecx, 100
4 rep stos [rdi], al
```

# x86 string instructions: Direction Flag (DF) operation



- x86 rep string instructions to speed up streamed memory operations
- Default operate **left-to-right**, unless software sets *RFLAGS.DF=1*

```
1 /* memset(buf, 0x0, 100) */
2 for (int i=0; i < 100; i++)
3 buf[i] = 0x0;</pre>
```



```
lea rdi, buf+100
mov al, 0x0
mov ecx, 100
std; set direction flag
rep stos [rdi], al
```

# **SGX-DF:** Inverting enclaved string memory operations

#### x86 System-V ABI



<sup>8</sup> The direction flag DF in the %rFLAGS register must be clear (set to "forward" direction) on function entry and return. Other user flags have no specified role in the standard calling sequence and are *not* preserved across calls.

# SGX-DF: Inverting enclaved string memory operations



Enclave heap **memory corruption:** right-to-left...



#### Summary:

A potential security vulnerability in Intel SGX SDK may allow for information disclosure, escalation of privilege or denial of service. Intel is releasing software updates to mitigate this potential vulnerability. This potential vulnerability is present in all SGX enclaves built with the affected SGX SDK versions.

#### Vulnerability Details:

CVEID: CVE-2019-14566

Description: Insufficient input validation in Intel(R) SGX SDK versions shown below may allow an authenticated user to enable information disclosure, escalation of privilege or denial of service via local access.

CVSS Base Score: 7.8 (High)

CVSS Vector: CVSS:3.1/AV:L/AC:H/PR:L/UI:N/S:C/C:H/I:H/A:H

CVEID: CVE-2019-14565

Description: Insufficient initialization in Intel(R) SGX SDK versions shown below may allow an authenticated user to enable information disclosure, escalation of privilege or denial of service via local access.

CVSS Base Score: 7.0 (High)

CVSS Vector: CVSS:3.1/AV:L/AC:H/PR:L/UI:N/S:C/C:L/I:L/A:H

# SGX-AC: Building an intra-cacheline side-channel



There's more! Alignment Check (AC) flag enables **exceptions for** unaligned data accesses → *intra-cacheline side-channel* ⊕



# SGX-AC: Building an intra-cacheline side-channel



Enter enclave with RFLAGS.AC=1 and secret index=0

→ well-aligned data access: **no exception** 



# SGX-AC: Building an intra-cacheline side-channel



Enter enclave with RFLAGS.AC=1 and secret index=1

→ unaligned data access: alignment-check exception...

