

# Errata Sheet MM32F0130 Rev 1.1

MindMotion has the right to make any changes and releases to the information contained in this document (including but not limited to specifications and product descriptions) at any time. This document will replace all previously published information.



#### Contents

| 1 | About this document                                               | 3            |  |
|---|-------------------------------------------------------------------|--------------|--|
| 2 | Overview4                                                         |              |  |
| 3 | Issues and solutions                                              | 5            |  |
|   | 3.1 TIM                                                           | 5            |  |
|   | 3.1.1 TIM count abnormally using single edge trigger mode in enco | der capture  |  |
|   | mode 5 3.2 LSE                                                    | 5            |  |
|   | 3.2.1 When the LSE crystal oscillator receives external interfere | nce, it may  |  |
|   | cause the RTC count to be inaccurate                              | 5            |  |
|   | 3.2.2 LSE ready bit doesn't work properly                         | 5            |  |
|   | 3.3 ADC                                                           | 6            |  |
|   | 3.3.1 ADC window comparison function doesn't work properly in m   | ulti-channel |  |
|   | conversion mode                                                   | 6            |  |
|   | 3.4 CAN                                                           | 7            |  |
|   | 3.4.1 CAN responds to bus requests in listen-only mode            | 7            |  |
| 4 | Revision history                                                  |              |  |



## 1 About this document

This errata sheet describes all known functional issues of MM32F0130 series products, and aims to provide users with errata information and corresponding solutions for the product.

Table 1 Applicable series and part numbers

| Series Part numbers |                                                                              |
|---------------------|------------------------------------------------------------------------------|
| MM32F0130           | For latest part numbers, please refer to MM32F0130 series product data sheet |

Rev 1.1 <u>www.mm32mcu.com</u> 3



## 2 Overview

Table 2 Errata sheet summary

| Module | Description                                                                                                 | Revision | Detail |
|--------|-------------------------------------------------------------------------------------------------------------|----------|--------|
| TIM    | TIM count abnormally using single edge trigger mode in encoder capture mode                                 | C, E     | 3.1.1  |
| LSE    | When the LSE crystal oscillator receives external interference, it may cause the RTC count to be inaccurate | С        | 3.2.1  |
| LSE    | LSE ready bit doesn't work properly                                                                         | C, E     | 3.2.2  |
| ADC    | ADC window comparison function doesn't work properly in multi-channel conversion mode                       | C, E     | 3.3.1  |
| CAN    | CAN responds to bus requests in listen-only mode                                                            | C, E     | 3.4.1  |

In above table, the letter in the column 'Revision' indicates the chip revision where this phenomenon will occur. The chip revision information can be found in the chip marking. For details, please refer to the "Marking" section in MM32F0130 series product data sheet.

Rev 1.1 <u>www.mm32mcu.com</u> 4



## 3 Issues and solutions

#### 3.1 TIM

3.1.1 TIM count abnormally using single edge trigger mode in encoder capture mode

#### Issue:

When TIM works in encoder mode, user can configure the SMS bit of TIMx\_SMCR register to select among TI1 edge count, TI2 edge count or TI1 edge and TI2 edge count. Regardless of the counting mode, the counting pulse and direction signal will be generated according to the transition sequence of the two input signals, the counter counts up or down, and set the DIR bit of the TIMx\_CR1 register accordingly.

When SMS = 011, the counter counts on both TI1 and TI2 edge, the DIR bit can be set or cleared according to the transition sequence of the two input signals, and the counter will also count up or down accordingly.

When SMS = 001 or 010, the counter counts on the edge of TI1 or TI2, the DIR bit can be set or cleared according to the transition sequence of the two input signals, but the counter will only count up and not count down.

#### Solution:

It is recommended to set SMS = 011 and use both TI1 and TI2 edge counting mode.

#### 3.2 LSE

3.2.1 When the LSE crystal oscillator receives external interference, it may cause the RTC count to be inaccurate

#### Issue:

When the LSE crystal oscillator receives external interference, it may cause the RTC count to be inaccurate.

#### Solution:

Chip revision E has fixed this issue.

## 3.2.2 LSE ready bit doesn't work properly

#### Issue:

The LSE ready bit LSERDY may be set when the external crystal oscillator has not reached a stable state.



#### Solution:

Normally, the external crystal oscillator will reach a stable state 3 seconds after LSE is enabled (experience value obtained from simulation and characterization). In the application, it's recommended to use counter to count for 3 seconds after enabling the LSE, then it can be considered that the external crystal oscillator has reached a stable state.

### 3.3 ADC

3.3.1 ADC window comparison function doesn't work properly in multichannel conversion mode

#### Issue:

In window comparison mode of the ADC, user can set the CMPCH bit to select the monitoring channel. When the channel value of the monitoring channel selected by the CMPCH bit is within the pre-set window comparison range (CMPHDATA, CPLDATA), the ADWIF bit of the status register ADSTA is set to 1.

When the ADC only has one channel for conversion, the ADWIF will be set or clear according to the comparison result of the monitoring channel value and the pre-set window comparison range. But when the ADC has multiple channels for conversion, it's found that the ADWIF bit won't be set or clear according to the comparison result of the monitoring channel and the pre-set window comparison range, but will be set or clear accordingly to the comparison result of the previous channel value of the monitoring channel and the pre-set window comparison range.

#### Solution:

When only one ADC channels is enabled, configure the CMPCH bit to select actual monitoring channel; When multiple ADC channels are enabled, configure the CMPCH bit to select the previous channel of the actual monitoring channel.

For example: if ADC channel 1, 3, 4, 5 are enabled, channel 4 is enabled as window comparison function, the reference pseudo code is as follows:

//Initialize ADC

ADCInit();

//Enable channel 1, 3, 4, 5 conversion function

ADCChannelConfig(Channel\_1|Channel\_3|Channel\_4|Channel\_5);

//Set the ADC window comparison upper and lower threshold

ADCAnalogWatchdogThresholdsConfig(Thresholds\_High, Thresholds\_Low);

//Enable channel 3 for window comparison function (actual channel to monitor is channel 4)

ADCAnalogWatchdogChannelConfig(Channel\_3);

//Enable ADC function comparison function

ADCAnalogWatchdogCmd(ENABLE);



## 3.4 CAN

### 3.4.1 CAN responds to bus requests in listen-only mode

#### Issue:

When configured as listen-only mode, the CAN module will still respond to the bus request and send out an ACK or NAK response.

#### Solution:

It is recommended to use other mode.



# 4 Revision history

### Table 3 Revision hisotory

| Date       | Revision | Description         |
|------------|----------|---------------------|
| 2021/10/25 | 1.1      | Updated ADC section |
| 2021/10/15 | 1.0      | New errata sheet    |

Rev 1.1 <u>www.mm32mcu.com</u> 8