

## Department of Engineering and Information Science

Course of Embedded Systems

## NON VOLATILE EMULATOR FOR FPGA

Caronti Luca 192298 Ruffini Simone 188101

Accademic year 2019/2020

# **Contents**

| 1 | Abst             | Abstract                       |     |  |
|---|------------------|--------------------------------|-----|--|
| 2 | Project Overview |                                |     |  |
| 3 | Arch             | nitecture                      | 3   |  |
|   | 3.1              | Power Approximator             | 3   |  |
|   |                  | 3.1.1 General description      | 3   |  |
|   |                  | 3.1.2 Port description         | 4   |  |
|   |                  | 3.1.3 Simulation               | 4   |  |
|   | 3.2              | Instant Power Calculator       | 5   |  |
|   |                  | 3.2.1 General description      | 5   |  |
|   |                  | 3.2.2 Port description         | 5   |  |
|   |                  | 3.2.3 Simulation               | 6   |  |
|   | 3.3              | Intermittency Emulator         | 7   |  |
|   |                  | 3.3.1 General description      | 7   |  |
|   |                  | 3.3.2 Port description         | 8   |  |
|   |                  | 3.3.3 Simulation               | 8   |  |
|   | 3.4              | Fsm NV Reg                     | 9   |  |
|   |                  | 3.4.1 General description      | 9   |  |
|   |                  | 3.4.2 Port Description         | 10  |  |
|   | 3.5              | Non Volatile Register Emulator | 10  |  |
|   |                  | 3.5.1 General description      | 10  |  |
|   |                  | 3.5.2 Port Description         | 10  |  |
|   | 3.6              | Adder (entity under test)      | 10  |  |
|   |                  | 3.6.1 General description      | 10  |  |
|   |                  | 3.6.2 Port Description         | 10  |  |
| 4 | Code             | e usage                        | 12  |  |
| - | 4.1              | Global settings                | 12  |  |
|   | 4.2              | Data type declaration          | 13  |  |
|   | 4.3              | IP modification                | 13  |  |
| 5 | Resu             | ılts                           | 14  |  |
|   | 5 1              | Evennle                        | 1.4 |  |

### **Abstract**

The goal of this project was to create a Non Volatile Emulator (NVE), written in VHDL for FPGAs. The theoretical concept was taken from paper *Emulating Intermittent Non-Volatile Computing Systems Using Off-the-shlef FPGAs* of Davide Brunelli and Kasım Sinan Yıldırım.

There are 4 main modules:

- **Power Approximator:** It's basically a counter that counts how many clock cycles each power state is enable.
- Instant Power Calculator: Transforms Power Approximator counters into a Power value.
- Intermittency Emulator: Emulates the intermittency due to lack of energy.
- NV Register Emulator: Emulates a non volatile register as an add-on for volatile registers.

These 4 modules are needed to emulate the behavior of the entity under test. In this case it's a simple **adder** that reads a value from BRAM, adds one to this value, saves it's again in the BRAM, and so on.

# **Project Overview**



Figure 2.1: General concept

The main concept of this project is explained in figure 2.1. There is a voltage trace that is compared with a variable number of threshold (in our example 2). One of these threshold can be selected to emulate a reset, and other can be used for different purpose. In our example the second threshold is used as warning and start a saving process.

## **Architecture**

### 3.1 Power Approximator

#### 3.1.1 General description



Figure 3.1: Power Approximator Architecture

Power Approximator (PA) (Figure 3.1) is used to calculate how many clock cycles each power state is enable. There are N counter, one for each state, that are instantiate automatically as shown below.

It's possible to see that counter generated are equal to constant NUM\_PWR\_STATE that are located in file called global\_settings.vhd. The max value of counter is set with constant COUNTER\_MAX\_NUM\_BIT, always located in the previous cited file, and it's equal to:

 $\label{eq:max_num_bit} {\rm Max~counter~val} = 2^{{\rm COUNTER\_MAX\_NUM\_BIT}}$ 

#### 3.1.2 Port description

#### Port explanation:

- sys\_clk: Connect to this port the system clock
- power\_state\_en: It's a vector in which each bit indicates if a power state is enable ('1') or not ('0').
- **power\_counter\_val:** It's an array with NUM\_PWR\_STATES elements, and each element is an integer that represent the counter value of Power Approximation.
- power\_counter\_full: It's a vector in which each bit indicates a counter full.
- power\_counter\_reset: It's a vector in which with each bit you can reset a corresponding counter.

#### 3.1.3 Simulation



Figure 3.2: PA simulation

In figure 3.2 there is a simulation with  $NUM\_PWR\_STATE = 3$ . As you can see, at each clock rising edge, if  $power\_state\_en[n]$  is high, the corresponding counter increase by one.

#### 3.2 Instant Power Calculator

#### 3.2.1 General description



Figure 3.3: Instant power calculator architecture

Instant Power Calculator (IPC) (Figure 3.3) is used to convert the counter value of PA into a power value. It is performed multiplying the counter value with the corresponding power consumption for clock cycle (PCCC).

$$\mathrm{PWR}[W] = \mathrm{COUNTER\_VAL}[CLK] \cdot \Delta \mathrm{PWR\_CONSUMPTION} \left[ \frac{W}{CKL} \right]$$

All PCCC values are stored in a ROM, with the address corresponding to the number of the state. All operations, like reading values from ROM and coordinate the multiplication, are managed by a finite state machine. The latter also sets the *EVALUATION\_READY* signal for one clock cycle when the evaluation is performed.

The multiplier IP is declared as follow in figure 3.4

#### 3.2.2 Port description





Figure 3.4: Multiplier IP

#### Port explanation:

- sys\_clk: Connect to this port the system clock
- start\_evaluation: This signal is used to trigger the fsm which starts the calculation procedure.
- evaluation\_ready: This signal becomes high when evaluated data is ready
- num\_state\_to\_evaluate: It's a integer that indicates which state is to evaluate.
- input\_counter\_val: Connect this port to power\_counter\_val of Power Approximator.
- output\_data: It's the output data port

#### 3.2.3 Simulation

In the figure 3.5 it's possible to see the module behavior. When there is a clock rising edge and *start\_evaluation* is high a sampling is done of counter values and the number of state to evaluate. In this way the user don't need to keep them the same for all the procedure. Now the FSM goes to take the corresponding value from ROM and starts the multiplication. After few clock cycle, when there is a clock rising edge and the signal *evaluation\_ready* is high is it possible to sample and take out output data.



Figure 3.5: IPC simulation

### 3.3 Intermittency Emulator

#### 3.3.1 General description



Figure 3.6: Intermittency Emulator Architecture

Itermittency Emulator (IE) (figure 3.6) is used to emulate a real case of lack of energy, in fact there is a ROM that contains a feigning voltage trace. User can set a variable number of threshold to compare with the voltage trace. One of those can be used as reset for the entity under test. The voltage trace values change each clock cycle (divided by a prescaler) thanks to a counter that is always-on. The process that menages the counter prescaled is:

```
clk_sync : process(sys_clk) begin
  if rising_edge(sys_clk) then
    if (prescaler_clk /= prescaler_clk_FF) then
        prescaler_clk_FF <= prescaler_clk;
    if prescaler_clk = '1' then
        counter_en <= '1';
    end if;
else
    counter_en <= '0';
end if;</pre>
```

```
end if;
end process;
```

Due to this, the counter value has a fixed delay from system clock.

#### 3.3.2 Port description

```
entity INTERMITTENCY_EMULATOR is
port (
sys_clk
                     : in std_logic;
reset_emulator
                     : out std_logic;
                     : in intermittency_arr_int_type(
threshold_value
                                 INTERMITTENCY NUM THRESHOLDS - 1 downto 0);
threshold_compared
                     : out std_logic_vector(
                                 INTERMITTENCY_NUM_THRESHOLDS - 1 downto 0);
select_threshold
                     : in integer range 0 to INTERMITTENCY_NUM_THRESHOLDS -1
);
end INTERMITTENCY_EMULATOR;
```

#### Port explanation:

- sys\_clk: Connect to this port the system clock
- **reset\_emulator:** This is the signal that emulates the reset, so it is to connect to your main reset module that you want to emulate.
- threshold\_value: It's an array of integer in which each element represents a threshold.
- threshold\_compared: It's a vector in which each bit indicates if voltage value is higher ('0') or lower ('1') then corresponding threshold.
- **select\_threshold:** It's a integer used to select which threshold should be connected with reset\_emulator signal.

#### 3.3.3 Simulation



Figure 3.7: Intermittency Emulator simulation

In the figure 3.7 it's possible to see the module behavior. In our case voltage trace goes from 0 to 330 (mean 3.3V) and there are two threshold, one at 310 and one at 300. As you can see *threshold\_compared[n]* indicates when the voltage trace is lower than the corresponding threshold, an it that case it goes high. You can use *select\_threshold* port to select which signal should be the *reset\_emulator*.

### 3.4 Fsm NV Reg

#### 3.4.1 General description

Fsm NV Reg (fsm\_nv\_reg.vhd) illustrated in the figure 3.8 is the entity that takes care about coordination of the various operating states of architecture.



Figure 3.8: fsm\_nv\_reg Architecture

Inside TEST\_MODULE\_PACKAGE.VHD are declared the following types.

```
type fsm_nv_reg_state_t is(
    shutdown_s,
    init_s,
    start_data_recovery_s,
    recovery_s,
    data_recovered_s,
    do_operation_s,
    start_data_save_s,
    data_save_s,
    data_saved_s
    );
type threshold_t is(
    hazard,
    waring,
    nothing
);
```

First indicates the fsm states. In particular:

- shutdown\_s:
- init\_s:
- start\_data\_recovery\_s:
- recovery\_s:
- data\_recovered\_s:

| • ]       | hazard:                                        |  |  |
|-----------|------------------------------------------------|--|--|
| •         | waring:                                        |  |  |
| • ]       | nothing:                                       |  |  |
| 3.4.2     | Port Description                               |  |  |
| • ;       | sys_clk: Connect to this port the system clock |  |  |
| • ]       | resetN:                                        |  |  |
| • 1       | thresh_stats:                                  |  |  |
| • 1       | task_status:                                   |  |  |
| • status: |                                                |  |  |
| • ;       | status_sig:                                    |  |  |
| 3.5       | Non Volatile Register Emulator                 |  |  |
| 3.5.1     | General description                            |  |  |
| 3.5.2     | <b>Port Description</b>                        |  |  |
| 3.6       | Adder (entity under test)                      |  |  |
| 3.6.1     | General description                            |  |  |
| 3.6.2     | Port Description                               |  |  |

Second indicates the threshold type. In particular:

• do\_operation\_s:

• data\_save\_s:

• data\_saved\_s:

• start\_data\_save\_s:



Figure 3.9: NV register Architecture

# Code usage

All the code was written in VHDL and the project was developed on Vivado 2020, so if someone would use an other version or an other software, should take care about conversion on IP modules. The external library used are:

```
IEEE.STD_LOGIC_1164.ALL;
IEEE.NUMERIC_STD.ALL;
```

### 4.1 Global settings

```
package GLOBAL_SETTINGS is
    constant NUM_PWR_STATES
                                                 : integer := 3;
    constant PWR CONSUMPTION ROM BITS
                                                 : integer := 10;
    constant PWR APPROX COUNTER NUM BITS
                                                 : integer := 31;
    constant INTERMITTENCY_NUM_ELEMNTS_ROM
                                                 : integer := 1000;
    constant INTERMITTENCY_MAX_VAL_ROM_TRACE
                                                 : integer := 330;
    constant INTERMITTENCY PRESCALER
                                                 : integer := 16;
    constant INTERMITTENCY NUM THRESHOLDS
                                                 : integer := 2;
                                                 : INTEGER := 100000000;
    constant MASTER_CLK_SPEED
    constant MASTER_CLK_PERIOD_NS
                                                 : INTEGER :=
                                                     (1e9/MASTER_CLK_SPEED);
end package GLOBAL_SETTINGS;
```

Global settings is a package where are stored all the constant of the architecture, and it is stored in **global\_settings.vhd**. The constants are:

- NUM\_PWR\_STATES: Indicates the number of power states.
- PWR\_CONSUMPTION\_ROM\_BITS: Indicates how many bits can have the values inside the Power Consumption ROM.
- PWR\_APPROX\_COUNTER\_NUM\_BITS: Indicates how many bits can have the counters of Power Approximator. The counters will go from 0 to  $(2^{\text{PWR\_APPROX\_COUNTER\_NUM\_BITS}} 1)$ .
- INTERMITTENCY\_NUM\_ELEMNTS\_ROM: Indicates the number of element inside the Intermittency ROM (practically how many voltage values there are).
- INTERMITTENCY\_MAX\_VAL\_ROM\_TRACE: Indicates how big can be the values stored into the Intermittency ROM. The possible values of voltage will be from 0 to INTERMITTENCY\_MAX\_VAL\_ROM\_TRACE 1.
- **INTERMITTENCY\_PRESCALER:** It's a prescaler for INTERMITTENCY EMULATOR clock. This value must be a multiple of 2.
- INTERMITTENCY\_NUM\_THRESHOLDS: Indicates the number of thresholds that can exist.

- MASTER\_CLK\_SPEED: Indicates the master clock speed (MHz).
- MASTER\_CLK\_PREIOD\_NS: Indicates the master clock period (ns).

### 4.2 Data type declaration

In the file **packages.vhd** there are all data types declaration.

```
package POWER_APPROXIMATION_PKG is
    type power_state_en_type is array (integer range <>) of std_logic;
    type power_state_out_type is array (integer range <>) of integer
                            range 0 to 2**PWR_APPROX_COUNTER_NUM_BITS - 1;
    type power_counter_full_type is array (integer range <>) of std_logic;
    type power_counter_resetN_type is array (integer range <>) of std_logic;
end package POWER_APPROXIMATION_PKG;
package INTERMITTENCY_PKG is
    type intermittency_arr_int_type is array (integer range <>) of integer;
end package INTERMITTENCY_PKG;
package COMMON_PACKAGE is
        type PWR_STATES_ARR_TYPE is array(natural range <>) of INTEGER;
        pure function get_busy_counter_end_value(
            input_clk_period : INTEGER; --in nannoseconds
            max_delay_time: INTEGER --in nannoseconds
        ) return INTEGER;
end package;
library IEEE;
use ieee.math_real.all;
package body COMMON_PACKAGE is
    pure function get_busy_counter_end_value(
            input_clk_period : INTEGER;
            max_delay_time: INTEGER
        ) return INTEGER is
    begin
        assert (max_delay_time > 0)
            report "nv_reg dealy time = 0" severity Failure;
        --if the fram is as fast as the clk or faster
        if (max delay time <= input clk period) then</pre>
            return 0; --then nothing to do
        else
            --return the upper bound if the delay is greater then the clk period
            return integer(ceil(real(max_delay_time)/real(input_clk_period))) -
        end if;
    end function;
end package body COMMON_PACKAGE;
```

#### 4.3 IP modification

To avoid problems, make sure that is you modify the IPs all the signals connected to them have the same width.

## **Results**

First let's introduce some notes. The goal of our project is to demonstrate how our architecture with non-volatile registers can optimize operations in case there is an unstable power supply. So we compare three different cases:

- No backup during the task (NB): No backup are done during the task, only once it finishes the data are stored.
- Constant intermittent backup (CB): Backup during task are done at a prefixed time.
- Dynamic intermittent backup (DB): It's like our architecture works, backup are done if there is warning.

Let  $T_{tot}$  be the execution time of a task T,  $P_{sd}$  the probability that a shut down happen during the task,  $P_{wrn}$  the probability that a warning state happen during the task,  $T_{cb}$  the constant backup period and  $T_{bk}$  the time required for a single backup operation.

In general, the average time to complete a task is:

$$\overline{T_{exec}} = \frac{T_{tot}}{1 - P_{err}} \tag{5.1}$$

Where  $P_{err}$  is the probability that execution fails and should restart.

In NB architecture we have that  $P_{err} = P_{sd}$ , so:

$$\overline{T_{exec_{NB}}} = \frac{T_{tot}}{1 - P_{sd}} \tag{5.2}$$

In CB architecture, instead, the probability to not complete the task is broken down by segments delimited by backups, so  $P_{err} = P_{sd} \cdot \frac{T_{cb}}{T_{tot}}$ . In addiction there is also the delay caused by the backup saving. So:

$$\overline{T_{exec_{CB}}} = \frac{T_{tot}}{1 - P_{sd} \frac{T_{cb}}{T_{tot}}} + \frac{T_{bk} (\frac{T}{T_{cb}} - 1)}{1 - P_{sd} \frac{T_{cb}}{T_{tot}}} = \frac{T_{tot} + T_{bk} (\frac{T}{T_{cb}} - 1)}{1 - P_{sd} \frac{T_{cb}}{T_{tot}}}$$
(5.3)

In DB architecture the  $P_{err} = 0$ , because the task can't fail as data is always saved. So:

$$\overline{T_{exec_{DB}}} = T_{tot} + \frac{T_{bk}}{1 - P_{wrn}} \tag{5.4}$$

NB: execution dime does not take into account the shut down time.

### 5.1 Example

Now we take under consideration our simulation in figure 5.1. Let suppose that the task takes 100us, like you can see *reset\_emualtor* happens 17 times in the considered period.

Total clock cycles in the period are  $(N_{tot} = 10000)$ , reset\_emualtor was activated for  $N_{sd} = 1329$  (13, 29%), and warning\_signal for  $N_{wrn} = 4018$  (40, 81%). In our cases  $T_{up}$  (update time) is equal to 30ns (3 clock



Figure 5.1: Example simulation

cycles  $N_{up}=3$ ) and  $T_{bk}=140$ ns (14 clock cycles  $N_{bk}=14$ ). If warning signal is activated in a continuous way, between one backup and the other must pass 3 data update  $(N_{bku}=3)$  (9 clock cycle). So:

$$End\_val_{DB} = \frac{N_{tot} - N_{wrn}}{N_{up}} + \frac{N_{wrn} - N_{sd}}{\frac{N_{bku}N_{up} + N_{bk}}{N_{bku}}} \simeq 2331$$
 (5.5)

In reality, the correct number is 2242 because some time is lost during recovery data or in some cases the saving is not possible because the voltage drop too fast. In that case the efficiency is

$$E_{ff} = \frac{2242}{End\_val_{DB}} = \frac{2242}{2331} \simeq 96,18\%$$
 (5.6)

In the ideal that the backup procedure takes 0 clock cycle  $(N_{bk} = 0)$ , the end value would be:

$$End_{-}val_{DB}^{'} = \frac{N_{tot} - N_{sd}}{N_{up}} \simeq 2890$$
 (5.7)

So, considering that case, the real efficiency of the architecture is:

$$E'_{ff} = \frac{2242}{End\_val'_{DB}} = \frac{2242}{2890} \simeq 77,58\%$$
(5.8)

If no shut down event had happened, the end value would be  $\frac{N_{tot}}{N_{up}}=3333$ . If we had an architecture NB, the efficiency would have been 0, because the final value would be 0. With the CB, instead, the end value would have been:

$$End\_val_{CB} = \frac{N_{tot} - N_{sd}}{\frac{N_{bkp}N_{up}}{N_{bkp} - N_{bk}}} \cdot (1 - P_{err})$$

$$(5.9)$$

Where  $N_{bkp}$  is the constant number of clock cycles between backups and  $P_{err}$  is the probability that a shut down event occurs between backups. In order to understand which value of  $N_{bkp}$  makes the algorithm CB more effective we have to put that:

$$End\_val_{CB} > End\_val_{DB} \tag{5.10}$$