

## Department of Engineering and Information Science

Course of Embedded Systems

# NON VOLATILE EMULATOR FOR FPGA

Caronti Luca 192298 Ruffini Simone 188101

Accademic year 2019/2020

# **Contents**

| 1 | Abst              | tract                                                                               | 1             |
|---|-------------------|-------------------------------------------------------------------------------------|---------------|
| 2 | Proj              | ject Overview                                                                       | 2             |
| 3 | Architecture      |                                                                                     |               |
|   | 3.1               | Power Approximator                                                                  | 3<br>3<br>4   |
|   | 3.2               | 3.1.3 Simulation                                                                    | 4<br>5        |
|   |                   | 3.2.1 General description                                                           | 5             |
|   | 3.3               | 3.2.3 Simulation          Intermittency Emulator          3.3.1 General description | 6<br>6<br>6   |
|   |                   | 3.3.2 Port description                                                              | 7 8           |
|   | 3.4<br>3.5        | Non Volatile Register Emulator                                                      | 8<br>8        |
| 4 | Code              | e usage                                                                             | 9             |
|   | 4.1<br>4.2<br>4.3 | Global settings                                                                     | 9<br>10<br>10 |
| 5 | Resu              | ults                                                                                | 11            |

## **Abstract**

The goal of this project was to create a Non Volatile Emulator (NVE), written in VHDL for FPGAs. The theoretical concept was taken from paper *Emulating Intermittent Non-Volatile Computing Systems Using Off-the-shlef FPGAs* of Davide Brunelli and Kasım Sinan Yıldırım.

There are 4 main modules:

- **Power Approximator:** It's basically a counter that counts how many clock cycles each power state is enable.
- Instant Power Calculator: Transforms Power Approximator counters into a Power value.
- Intermittency Emulator: Emulates the intermittency due to lack of energy.
- NV Register Emulator:

These 4 modules are needed to emulate the behavior of the entity under test. In this case it's a simple **adder** that reads a value from BRAM, adds one to this value, saves it's again in the BRAM, and so on.

# **Project Overview**



Figure 2.1: General concept

The main concept of this project is explained in figure 2.1. There is a voltage trace that is compared with a variable number of threshold (in our example 2). One of these threshold can be selected to emulate a reset, and other can be used for different purpose. In our example the second threshold is used as warning and start a saving process.

## **Architecture**

### 3.1 Power Approximator

#### 3.1.1 General description



Figure 3.1: Power Approximator Architecture

Power Approximator (PA) (Figure 3.1) is used to calculate how many clock cycles each power state is enable. There are N counter, one for each state, that are instantiate automatically as shown below.

It's possible to see that counter generated are equal to constant NUM\_PWR\_STATE that are located in file called global\_settings.vhd. The max value of counter is set with constant COUNTER\_MAX\_NUM\_BIT, always located in the previous cited file, and it's equal to:

 $\label{eq:max_num_bit} {\rm Max~counter~val} = 2^{{\rm COUNTER\_MAX\_NUM\_BIT}}$ 

#### 3.1.2 Port description

#### Port explanation:

- sys\_clk: Connect to this port the system clock
- power\_state\_en: It's a vector in which each bit indicates if a power state is enable ('1') or not ('0').
- **power\_counter\_val:** It's an array with NUM\_PWR\_STATES elements, and each element is an integer that represent the counter value of Power Approximation.
- power\_counter\_full: It's a vector in which each bit indicates a counter full.
- power\_counter\_reset: It's a vector in which with each bit you can reset a corresponding counter.

#### 3.1.3 Simulation



Figure 3.2: PA simulation

In figure 3.2 there is a simulation with  $NUM\_PWR\_STATE = 3$ . As you can see, at each clock rising edge, if  $power\_state\_en[n]$  is high, the corresponding counter increase by one.

#### 3.2 Instant Power Calculator

#### 3.2.1 General description



Figure 3.3: Instant power calculator architecture

Instant Power Calculator (IPC) (Figure 3.3) is used to convert the counter value of PA into a power value. It is performed multiplying the counter value with the corresponding power consumption for clock cycle (PCCC).

$$\mathrm{PWR}[W] = \mathrm{COUNTER\_VAL}[CLK] \cdot \Delta \mathrm{PWR\_CONSUMPTION} \left[ \frac{W}{CKL} \right]$$

All PCCC values are stored in a ROM, with the address corresponding to the number of the state. All operations, like reading values from ROM and coordinate the multiplication, are managed by a finite state machine. The latter also sets the *EVALUATION\_READY* signal for one clock cycle when the evaluation is performed.

#### 3.2.2 Port description

```
PWR_APPROX_COUNTER_NUM_BITS +
PWR_CONSUMPTION_ROM_BITS downto 0)
);
end INSTANT_PWR_CALC;
```

Port explanation:

- sys\_clk: Connect to this port the system clock
- start\_evaluation: This signal is used to trigger the fsm which starts the calculation procedure.
- evaluation\_ready: This signal becomes high when evaluated data is ready
- num\_state\_to\_evaluate: It's a integer that indicates which state is to evaluate.
- input\_counter\_val: Connect this port to power\_counter\_val of Power Approximator.
- output\_data: It's the output data port

#### 3.2.3 Simulation



Figure 3.4: IPC simulation

In the figure 3.4 it's possible to see the module behavior. When there is a clock rising edge and *start\_evaluation* is high a sampling is done of counter values and the number of state to evaluate. In this way the user don't need to keep them the same for all the procedure. Now the FSM goes to take the corresponding value from ROM and starts the multiplication. After few clock cycle, when there is a clock rising edge and the signal *evaluation\_ready* is high is it possible to sample and take out output data.

### 3.3 Intermittency Emulator

#### 3.3.1 General description

Itermittency Emulator (IE) (figure 3.5) is used to emulate a real case of lack of energy, in fact there is a ROM that contains a feigning voltage trace. User can set a variable number of threshold to compare with the voltage trace. One of those can be used as reset for the entity under test. The voltage trace values change each clock cycle (divided by a prescaler) thanks to a counter that is always-on. The process that menages the counter prescaled is:

```
clk_sync : process(sys_clk) begin
  if rising_edge(sys_clk) then
    if (prescaler_clk /= prescaler_clk_FF) then
        prescaler_clk_FF <= prescaler_clk;
    if prescaler_clk = '1' then
        counter_en <= '1';
    end if;
else</pre>
```



Figure 3.5: Intermittency Emulator Architecture

```
counter_en <= '0';
end if;
end if;
end process;</pre>
```

Due to this, the counter value has a fixed delay from system clock.

#### 3.3.2 Port description

#### Port explanation:

- sys\_clk: Connect to this port the system clock
- reset\_emulator: This is the signal that emulates the reset, so it is to connect to your main reset module that you want to emulate.
- threshold\_value: It's an array of integer in which each element represents a threshold.
- threshold\_compared: It's a vector in which each bit indicates if voltage value is higher ('0') or lower ('1') then corresponding threshold.
- **select\_threshold:** It's a integer used to select which threshold should be connected with reset\_emulator signal.

#### 3.3.3 Simulation



Figure 3.6: Intermittency Emulator simulation

In the figure 3.6 it's possible to see the module behavior. In our case voltage trace goes from 0 to 330 (mean 3.3V) and there are two threshold, one at 310 and one at 300. As you can see *threshold\_compared[n]* indicates when the voltage trace is lower than the corresponding threshold, an it that case it goes high. You can use *select\_threshold* port to select which signal should be the *reset\_emulator*.

### 3.4 Non Volatile Register Emulator

## 3.5 Adder (entity under test)



Figure 3.7: Adder Architecture

# Code usage

All the code was written in VHDL and the project was developed on Vivado 2020, so if someone would use an other version or an other software, should take care about conversion on IP modules. The external library used are:

```
IEEE.STD_LOGIC_1164.ALL;
IEEE.NUMERIC_STD.ALL;
```

### 4.1 Global settings

Global settings is a package where are stored all the constant of the architecture, and it is stored in **global\_settings.vhd**. The constants are:

- NUM\_PWR\_STATES: Indicates the number of power states.
- PWR\_CONSUMPTION\_ROM\_BITS: Indicates how many bits can have the values inside the Power Consumption ROM.
- PWR\_APPROX\_COUNTER\_NUM\_BITS: Indicates how many bits can have the counters of Power Approximator. The counters will go from 0 to (2<sup>PWR\_APPROX\_COUNTER\_NUM\_BITS</sup> 1).
- INTERMITTENCY\_NUM\_ELEMNTS\_ROM: Indicates the number of element inside the Intermittency ROM (practically how many voltage values there are).
- INTERMITTENCY\_MAX\_VAL\_ROM\_TRACE: Indicates how big can be the values stored into the Intermittency ROM. The possible values of voltage will be from 0 to INTERMITTENCY\_MAX\_VAL\_ROM\_TRACE 1.
- **INTERMITTENCY\_PRESCALER:** It's a prescaler for INTERMITTENCY EMULATOR clock. This value must be a multiple of 2.
- INTERMITTENCY\_NUM\_THRESHOLDS: Indicates the number of thresholds that can exist.

## 4.2 Data type declaration

In the file **packages.vhd** there are all data types declaration.

### 4.3 IP modification

To avoid problems, make sure that is you modify the IPs all the signals connected to them have the same width.

# Results