# Microarchitecture

Digital Computer Design

### Introduction

- Microarchitecture: how to implement an architecture in hardware
- Processor:
  - Datapath: operates on words of data. It contains structures such as memories, registers, ALUs, and multiplexers.
  - -Control: receives the current instruction from the datapath and tells the datapath how to execute that instruction.



### Single-Cycle Processor

- Executes instructions in a single cycle
  - Datapath: state elements with combinational logic that can execute the various instructions
  - -Control signals: determine which specific instruction is performed by the datapath at any given time.
  - The control unit: contains combinational logic that generates the appropriate control signals based on the current instruction.



### **ARM Architectural State Elements**



### **ARM Architectural State Elements**

- PC points to the current instruction.
  - Its input, PC', indicates the address of the next instruction.
- The instruction memory has a single read port.
  - —takes a 32-bit instruction address input, A
  - reads the 32-bit data (i.e., instruction) from that address onto the read data output, *RD*.
- The data memory has a single read/write port.
  - —If its write enable, WE, is asserted, then it writes data WD into address A on the rising edge of the clock.
  - If its write enable is 0, then it reads address A onto RD.

### **ARM Processor**

- Consider subset of ARM instructions:
  - —Data-processing instructions:
    - ADD, SUB, AND, ORR
    - with register and immediate Src2, but no shifts
  - -Memory instructions:
    - LDR, STR
    - with positive immediate offset
  - -Branch instructions:
    - B

### Single-Cycle ARM Processor

Example: LDR R1, [R2, #5]
 LDR Rd, [Rn, imm12]



### Single-Cycle Datapath: LDR fetch

#### **STEP 1:** Fetch instruction







# Single-Cycle Datapath: LDR Reg Read

### **STEP 2:** Read source operands from Register File







LDR Rd, [Rn, imm12]

# Single-Cycle Datapath: LDR Immed.

#### **STEP 3:** Extend the immediate





LDR Rd, [Rn, imm12]

### Single-Cycle Datapath: LDR Address



### Single-Cycle Datapath: LDR Mem Read

**STEP 5:** Read data from memory and write it back to register



# Single-Cycle Datapath: PC Increment

**STEP 6:** Determine address of next instruction



### Single-Cycle Datapath: Access to PC

### PC can be source/destination of instruction

- Source: R15 must be available in Register File
  - in the ARM architecture, reading register R15 returns PC + 8.
- Destination: Be able to write result to PC



### Single-Cycle Datapath: STR

#### **Expand datapath to handle STR:**

Write data in Rd to memory



STR Rd, [Rn, imm12]

#### With immediate Src2:

- Read from Rn and Imm8 (ImmSrc chooses the zero-extended Imm8 instead of Imm12)
- Write ALUResult to register file
- Write to Rd



ADD Rd, Rn, imm8

#### With immediate Src2:

- Read from Rn and Imm8 (ImmSrc chooses the zero-extended Imm8 instead of Imm12)
- Write ALUResult to register file
- Write to Rd



ADD Rd, Rn, imm8

#### With register Src2:

- Read from Rn and Rm (instead of Imm8)
- Write ALUResult to register file
- Write to Rd

#### **Data-processing**



ADD Rd, Rn, Rm

#### With register Src2:

- Read from Rn and Rm (instead of Imm8)
- Write ALUResult to register file
- Write to Rd



ADD Rd, Rn, Rm

# Single-Cycle Datapath: B

### Calculate branch target address:

BTA = (ExtImm) + (PC + 8)

ExtImm = Imm24 << 2 and sign-extended



#### **Branch**



B Label

### Single-Cycle Datapath: ExtImm



| ImmSrc <sub>1:0</sub> | ExtImm                                            | Description         |
|-----------------------|---------------------------------------------------|---------------------|
| 00                    | {24'b0, Instr <sub>7:0</sub> }                    | Zero-extended imm8  |
| 01                    | {20'b0, Instr <sub>11:0</sub> }                   | Zero-extended imm12 |
| 10                    | {6{Instr <sub>23</sub> }, Instr <sub>23:0</sub> } | Sign-extended imm24 |

# Single-Cycle ARM Processor



### Single-Cycle Control



### Single-Cycle Control



### Single-Cycle Control



- FlagW<sub>1:0</sub>: Flag Write signal, asserted when ALUFlags should be saved (i.e., on instruction with S=1)
- ADD, SUB update all flags (NZCV)
- AND, ORR only update NZ flags
  - So, two bits needed:  $FlagW_1 = 1$ : NZ saved  $(ALUFlags_{3:2} \text{ saved})$   $FlagW_0 = 1$ : CV saved  $(ALUFlags_{1:0} \text{ saved})$



#### **Submodules:**

- Main Decoder
- ALU Decoder
- PC Logic



#### **Submodules:**

- Main Decoder
- ALU Decoder
- PC Logic



### **Control Unit: Main Decoder**

| Op | Funct <sub>5</sub> | Funct <sub>0</sub> | Туре   | Branch | MemtoReg | MemW | ALUSrc | ImmSrc | RegW | RegSrc | ALUOp |
|----|--------------------|--------------------|--------|--------|----------|------|--------|--------|------|--------|-------|
| 00 | 0                  | X                  | DP Reg | 0      | 0        | 0    | 0      | XX     | 1    | 00     | 1     |
| 00 | 1                  | Х                  | DP Imm | 0      | 0        | 0    | 1      | 00     | 1    | XO     | 1     |
| 01 | X                  | 0                  | STR    | 0      | X        | 1    | 1      | 01     | 0    | 10     | 0     |
| 01 | X                  | 1                  | LDR    | 0      | 1        | 0    | 1      | 01     | 1    | XO     | 0     |
| 11 | Х                  | Х                  | В      | 1      | 0        | 0    | 1      | 10     | 0    | X1     | 0     |

#### **Submodules:**

- Main Decoder
- ALU Decoder
- PC Logic



### **Review: ALU**

| ALUControl <sub>1:0</sub> | Function |  |  |
|---------------------------|----------|--|--|
| 00                        | Add      |  |  |
| 01                        | Subtract |  |  |
| 10                        | AND      |  |  |
| 11                        | OR       |  |  |



### **Review: ALU**



### **Control Unit: ALU Decoder**

| ALUOp | Funct <sub>4:1</sub><br>(cmd) | Funct <sub>o</sub><br>(S) | Type   | ALUControl <sub>1:0</sub> | FlagW <sub>1:0</sub> |
|-------|-------------------------------|---------------------------|--------|---------------------------|----------------------|
| 0     | X                             | X                         | Not DP | 00                        | 00                   |
| 1     | 0100                          | 0                         | ADD    | 00                        | 00                   |
|       |                               | 1                         |        |                           | 11                   |
|       | 0010                          | 0                         | SUB    | 01                        | 00                   |
|       |                               | 1                         |        |                           | 11                   |
|       | 0000                          | 0                         | AND    | 10                        | 00                   |
|       |                               | 1                         |        |                           | 10                   |
|       | 1100                          | 0                         | ORR    | 11                        | 00                   |
|       |                               | 1                         |        |                           | 10                   |

- $FlagW_1 = 1: NZ (Flags_{3:2})$  should be saved
- FlagW<sub>0</sub> = I: CV (Flags<sub>1:0</sub>) should be saved

#### **Submodules:**

- Main Decoder
- ALU Decoder
- PC Logic



# Single-Cycle Control: PC Logic

**PCS** = 1 if PC is written by an instruction or branch (□):

*PCS* = ((*Rd* == 15) & *RegW*) | *Branch* 



If instruction is executed: *PCSrc* = *PCS* 

Else PCSrc = 0 (i.e., PC = PC + 4)

### Single-Cycle Control: Cond. Logic



#### **Conditional Logic**



#### **Function:**

- Check if instruction should execute (if not, force PCSrc, RegWrite, and MemWrite to 0)
- 2. Possibly update Status Register (Flags<sub>3:0</sub>)

#### **Conditional Logic**



#### **Function:**

- 1. Check if instruction should execute (if not, force PCSrc, RegWrite, and MemWrite to 0)
- 2. Possibly update Status Register (Flags<sub>3:0</sub>)

Flags<sub>3:0</sub> is the status register



Depending on condition mnemonic ( $Cond_{3:0}$ ) and condition flags ( $Flags_{3:0}$ ) the instruction is executed (CondEx = 1)

| Cond <sub>3:0</sub> | Mnemonic     | Name                                | CondEx  |
|---------------------|--------------|-------------------------------------|---------|
| 0000                | EQ           | Equal                               |         |
| 0001                | NE           | Not equal                           |         |
| 0010                | CS / HS      | Carry set / Unsigned higher or same |         |
| 0011                | CC / LO      | Carry clear / Unsigned lower        |         |
| 0100                | MI           | Minus / Negative                    |         |
| 0101                | PL           | Plus / Positive of zero             |         |
| 0110                | VS           | Overflow / Overflow set             |         |
| 0111                | VC           | No overflow / Overflow clear        |         |
| 1000                | НІ           | Unsigned higher                     |         |
| 1001                | LS           | Unsigned lower or same              |         |
| 1010                | GE           | Signed greater than or equal        |         |
| 1011                | LT           | Signed less than                    |         |
| 1100                | GT           | Signed greater than                 |         |
| 1101                | LE           | Signed less than or equal           |         |
| 1110                | AL (or none) | Always / unconditional              | ignored |



Example: AND R1, R2, R3

 $Flags_{3:0} = NZCV$ 

 $Cond_{3:0}$ =1110 (unconditional) => CondEx = 1



Example: EOREQ R5, R6, R7

 $Cond_{3:0} = 0000 (EQ)$ : if  $Flags_{3:2} = 0100 = CondEx = 1$ 

### **Conditional Logic**



#### **Function:**

- Check if instruction should execute (if not, force PCSrc, RegWrite, and MemWrite to 0)
- 2. Possibly update Status Register (Flags<sub>3:0</sub>)

## **Conditional Logic: Update (Set) Flags**



 $Flags_{3:0} = NZCV$ 

Flags<sub>3:0</sub> **updated** (with ALUFlags<sub>3:0</sub>) if:

- FlagW is 1 (i.e., the instruction's S-bit is 1) AND
- CondEx is 1 (the instruction should be executed)

### **Conditional Logic: Update (Set) Flags**



#### **Recall:**

- ADD, SUB update all Flags
- AND, OR update
   NZ only
- So Flags status register has two write enables:

FlagW<sub>1:0</sub>

#### Review: ALU Decoder

| ALUOp | Funct <sub>4:1</sub> (cmd) | Funct <sub>0</sub> (S) | Type   | ALUControl <sub>1:0</sub> | FlagW <sub>1:0</sub> |
|-------|----------------------------|------------------------|--------|---------------------------|----------------------|
| 0     | X                          | X                      | Not DP | 00                        | 00                   |
| 1     | 0100                       | 0                      | ADD    | 00                        | 00                   |
|       |                            | 1                      |        |                           | 11                   |
|       | 0010                       | 0                      | SUB    | 01                        | 00                   |
|       |                            | 1                      |        |                           | 11                   |
|       | 0000                       | 0                      | AND    | 10                        | 00                   |
|       |                            | 1                      |        |                           | 10                   |
|       | 1100                       | 0                      | ORR    | 11                        | 00                   |
|       |                            | 1                      |        |                           | 10                   |

- $FlagW_1 = 1$ :  $NZ (Flags_{3:2})$  should be saved
- $FlagW_0 = 1$ : CV ( $Flags_{1:0}$ ) should be saved

## **Conditional Logic: Update (Set) Flags**

All Flags updated



Example: SUBS R5, R6, R7

 $FlagW_{1:0} = 11 AND CondEx = 1 (unconditional) => FlagWrite_{1:0} = 11$ 

## **Conditional Logic: Update (Set) Flags**

 $Flags_{3:0} = NZCV$ 

- Only Flags<sub>3:2</sub>
   updated
- i.e., only NZFlagsupdated



Example: ANDS R7, R1, R3

 $FlagW_{1:0} = 10 AND CondEx = 1 (unconditional) => FlagWrite_{1:0} = 10$ 

### Example: ORR







No change to datapath



| ALUOp | Funct <sub>4:1</sub><br>(cmd) | Funct <sub>o</sub> (S) | Туре   | ALUControl <sub>1:0</sub> | FlagW <sub>1:0</sub> | NoWrite |
|-------|-------------------------------|------------------------|--------|---------------------------|----------------------|---------|
| 0     | Х                             | Х                      | Not DP | 00                        | 00                   | 0       |
| 1     | 0100                          | 0                      | ADD    | 00                        | 00                   | 0       |
|       |                               | 1                      |        |                           | 11                   | 0       |
|       | 0010                          | 0                      | SUB    | 01                        | 00                   | 0       |
|       |                               | 1                      |        |                           | 11                   | 0       |
|       | 0000                          | 0                      | AND    | 10                        | 00                   | 0       |
|       |                               | 1                      |        |                           | 10                   | 0       |
|       | 1100                          | 0                      | ORR    | 11                        | 00                   | 0       |
|       |                               | 1                      |        |                           | 10                   | 0       |
|       | 1010                          | 1                      | СМР    | 01                        | 11                   | 1       |

### **Extended Functionality: Shifted Register**



#### **Processor Performance**

Program execution time

```
Execution Time = (#instructions)(cycles/instruction)(seconds/cycle)
# instructions x CPI x T_C
```

#### Definitions:

- CPI: cycles per instruction (Cycles/instruction)
- clock period: seconds/cycle
- IPC: instructions per cycle (instructions/cycle)

#### Challenge is to satisfy constraints of:

- Cost
- Power
- Performance

### Single-Cycle Performance



 $T_c$  limited by critical path (LDR)

# Single-Cycle Performance Example

| Element             | Parameter      | Delay (ps) |
|---------------------|----------------|------------|
| Register clock-to-Q | $t_{pcq PC}$   | 40         |
| Register setup      | $t_{ m setup}$ | 50         |
| Multiplexer         | $t_{ m mux}$   | 25         |
| ALU                 | $t_{ m ALU}$   | 120        |
| Decoder             | $t_{ m dec}$   | 70         |
| Memory read         | $t_{ m mem}$   | 200        |
| Register file read  | $t_{RF}$ read  | 100        |
| Register file setup | $t_{RF}$ setup | 60         |

### Single-Cycle Performance Example

| Element             | Parameter      | Delay (ps) |
|---------------------|----------------|------------|
| Register clock-to-Q | $t_{pcq PC}$   | 40         |
| Register setup      | $t_{ m setup}$ | 50         |
| Multiplexer         | $t_{ m mux}$   | 25         |
| ALU                 | $t_{ m ALU}$   | 120        |
| Decoder             | $t_{ m dec}$   | 70         |
| Memory read         | $t_{ m mem}$   | 200        |
| Register file read  | $t_{RF}$ read  | 100        |
| Register file setup | $t_{RF}$ setup | 60         |

$$T_{c1} = t_{pcq\_PC} + 2t_{mem} + t_{dec} + t_{RFread} + t_{ALU} + 2t_{mux} + t_{RFsetup}$$
  
=  $[50 + 2(200) + 70 + 100 + 120 + 2(25) + 60]$  ps  
= **840** ps

### Single-Cycle Performance Example

Program with 100 billion instructions:

```
Execution Time = # instructions x CPI x T_C
= (100 \times 10^9)(1)(840 \times 10^{-12} \text{ s})
= 84 seconds
```

#### Multicycle ARM Processor

- Single-cycle:
  - + simple
  - cycle time limited by longest instruction (LDR)
  - separate memories for instruction and data
  - 3 adders/ALUs
- Multicycle processor addresses these issues by breaking instruction into shorter steps
  - shorter instructions take fewer steps
  - o can re-use hardware
  - cycle time is faster

### Multicycle ARM Processor

#### Single-cycle:

- + simple
- cycle time limited by longest instruction (LDR)
- separate memories for instruction and data
- 3 adders/ALUs

#### Multicycle:

- + higher clock speed
- + simpler instructions run faster
- + reuse expensive hardware on multiple cycles
- sequencing overhead paid many times

## Reading

- Chapter 7
  - Sections 7.1, 7.2 and 7.3

