# LAB 6

### Part I

2. Is resetn synchronous or asynchronous?

 $Ans-The\ resetn\ signal\ is\ a\ synchronous\ reset.$  It has an active low. To reset the FSM to the starting state, the clock has to be set to high whenever we want to reset it.

 $3.\ Complete$  the State Table and Show the Code

 $Ans-For\ the\ completed\ code, please\ refer\ to\ sequence\_detector.\ v$ 

| Current State | Switch Input | Output State |
|---------------|--------------|--------------|
| 000           | 0            | 000          |
| 000           | 1            | 001          |
| 001           | 0            | 000          |
| 001           | 1            | 010          |
| 010           | 0            | 100          |
| 010           | 1            | 011          |
| 011           | 0            | 110          |
| 011           | 1            | 101          |
| 100           | 0            | 000          |
| 100           | 1            | 110          |
| 101           | 0            | 100          |
| 101           | 1            | 101          |
| 110           | 0            | 000          |
| 110           | 1            | 010          |

Note: One's marked in yellow output the result (ie. 1)

 ${\it 4. Simulate the circuit and post screenshots-}\\$ 



## Part II

2. Draw a table that shows the state of the Registers and control signals for each cycle of your computation

| Cycle | Value       | Alu_select_a | Alu_select_b | В         | R             |
|-------|-------------|--------------|--------------|-----------|---------------|
| 0     | A*X         | 00           | 11           | В         | •             |
| 1     | A*X+B       | 00           | 01           | A*X+B     | -             |
| 2     | X*(A*X+B)   | 11           | 01           | X*(A*X+B) | -             |
| 3     | X*(A*X+B)+C | 01           | 10           | X*(A*X+B) | X*(A*X+B) + C |

3. Draw a state diagram for your controller starting with the register load states provided in the example FSM



4. Modify the provided FSM code to implement your controller and synthesize it. You should only modify the control module.

 $Ans-Please\ check\ poly\_function.\ v$ 

### 5. Include a screenshot of the generated FSM in your prelab.





| < <filter>&gt;</filter>     |           |           |           |         |       |       |        |          |        |          |                        |                             |                        |
|-----------------------------|-----------|-----------|-----------|---------|-------|-------|--------|----------|--------|----------|------------------------|-----------------------------|------------------------|
| Name                        | state.S_C | state.S_0 | state.S_C | tate.S_ | ate.S | .S_LC | tate.S | te.S_LO/ | tate.S | :e.S_LO. | current_state.S_LOAD_B | current_state.S_LOAD_A_WAIT | current_state.S_LOAD_A |
| current_state.S_LOAD_A      | 0         | 0         | 0         | 0       | 0     | 0     | 0      | 0        | 0      | 0        | 0                      | 0                           | 0                      |
| current_state.S_LOAD_A_WAIT | 0         | 0         | 0         | 0       | 0     | 0     | 0      | 0        | 0      | 0        | 0                      | 1                           | 1                      |
| current_state.S_LOAD_B      | 0         | 0         | 0         | 0       | 0     | 0     | 0      | 0        | 0      | 0        | 1                      | 0                           | 1                      |
| current_state.S_LOAD_B_WAIT | 0         | 0         | 0         | 0       | 0     | 0     | 0      | 0        | 0      | 1        | 0                      | 0                           | 1                      |
| current_state.S_LOAD_C      | 0         | 0         | 0         | 0       | 0     | 0     | 0      | 0        | 1      | 0        | 0                      | 0                           | 1                      |
| current_state.S_LOAD_C_WAIT | 0         | 0         | 0         | 0       | 0     | 0     | 0      | 1        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_LOAD_X      | 0         | 0         | 0         | 0       | 0     | 0     | 1      | 0        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_LOAD_X_WAIT | 0         | 0         | 0         | 0       | 0     | 1     | 0      | 0        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_CYCLE_1     | 0         | 0         | 0         | 1       | 0     | 0     | 0      | 0        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_CYCLE_2     | 0         | 0         | 1         | 0       | 0     | 0     | 0      | 0        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_CYCLE_3     | 0         | 1         | 0         | 0       | 0     | 0     | 0      | 0        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_CYCLE_4     | 1         | 0         | 0         | 0       | 0     | 0     | 0      | 0        | 0      | 0        | 0                      | 0                           | 1                      |
| current_state.S_CYCLE_0     | 0         | 0         | 0         | 0       | 1     | 0     | 0      | 0        | 0      | 0        | 0                      | 0                           | 1                      |

# $6. {\it Simulate the circuit\ and\ post\ screenshots} -$

