



# CRU-HDL coding style and rules

Filippo Costa

ALICE O<sup>2</sup> CERN





# A style guide is about consistency

Known when to be inconsistent: sometimes the style guide doesn't apply ... use your best judgment.

# DO NOT BREAK COMPATIBILITY TO BE COMPLY WITH CODING STYLE

Don't hesitate to ask !!!





# TO BE CLEAR:

- Coding style: how the code should look like.
- Coding rules: rules related to a specific FPGA technology. In this specific case please refer to the ALTERA QUARTUS HANDBOOK:
  - Recommended Design Practices.
  - Recommended HDL Coding Style.





#### TABULATORS:

Don't use the so called "hard tabulators", because different editors can have different width assigned to them.

Use the so called "soft tabulators", sequence of spaces (2 or 4).

#### **EMACS** hint

If you use emacs to write your code insert in the .emacs file the option

(setq-default indent-tabs-mode nil)



# ALICE

### FILE HEADER:

Each file in your design should contain a standardized header.

-- file reset\_gen.vhd
--- author Filippo Costa (filippo.costa at cern.ch)
--- version 1.0
--- details
--- The component generates a reset signal in a TB
--- It is possible to define the reset active high or low
--- and the number of clocks it should be active
----- Last changes:
--- 1.0 02-12-2015 PC first version

library IEEE; use ieee.std\_logic\_1164.all; use ieee.numeric\_std.all;



# ALICE

# FILE HEADER (DOXYGEN VERSION):

Each file in your design should contain a standardized header.

--! @file reset\_gen.vhd
---! @author Filippo Costa (filippo.costa at cern.ch)
---! @version 1.0\n
--! @version 1.0\n
--! @details
--! The component generates a reset signal in a TB\n
--! It is possible to define the reset active high or low\n
--! and the number of clocks it should be active\n
--! -! \n<b>Last changes:</b>\n
--! 1.0 02-12-2015 PC first version \n

library IEEE;
use ieee.std\_logic\_1164.all;
use ieee.numeric\_std.all;





#### COMMENTS:

Comments that contradict the code are worse than no comments.

Make a priority to update the comment when the code changes.

Each important operation and definition should have a comment above or beside it.

#### WRITE COMMENTS IN ENGLISH

# Example:

```
architecture behavioral of reset_gen is
signal s_rst: std_logic := '0'; --! internal signal for reset gen
signal c_cnt: integer := RESET_CYCLE; --! counter for the clock cycle
begin

---! Process used to decrease counter
---! Process(clk_i)
begin
if rising_edge(clk_i) then
```





### **ENTITY COMMENTS:**

Put above the entity declaration comments to describe the behavior of the code and the signals explanation.

# Example:

- -- Entity declaration for double buffer
- -- Description:
- -- The component generates a reset signal in a TB
- -- It is possible to define the reset active high or low
- -- and the number of clocks it should be active
- -- Signals Input :
- -- clk i : input clock 250 MHz
- -- reset\_i : input reset active high
- -- Signals Output :
- -- data\_o : data in output 32 bits

-----



### **COMMENTS:**

inline comments can be distracting.

#### Do not state the obvious:

u\_cnt <= u\_cnt + 1; -- increase the counter by 1

But they can be useful

constant c\_FW\_DATE\_Y : unsigned := to\_unsigned(15, 4); -- year after 2000





# NAMING STYLE:

| Description     | Extension   | Example      |
|-----------------|-------------|--------------|
| variable        | V_          | v_variable   |
| clock           | clk_        | clk_system_i |
| alias           | a_          | a_bit5       |
| constant        | c_UPPERCASE | c_CONSTANT   |
| type definition | t_          | t_mytype     |
| generic         | g_UPPERCASE | g_WIDTH      |
| low active sig  | _n          | s_reset_n    |
| unit input      | _i          | clk_i        |
| unit output     | _0          | led_o        |
| unit bi-dir     | _b          | data_b       |





# NAMING STYLE:

| Description     | Extension | Example   |
|-----------------|-----------|-----------|
| internal signal | S_        | s_reset   |
| async signal    | _a        | s_state_a |
| counter         | _c        | s_cnt_c   |
| pulse signal    | _p        | s_done_p  |





# NAMING STYLE:

| Description | Extension | Example                   |
|-------------|-----------|---------------------------|
| process     | p_        | p_register : process      |
| block       | b_        | b_monitor : block         |
| component   | cmp_      | cmp_reset_gen : reset_gen |
| loop        | I_        | I_sync_event : for        |
| record      | _rec      | siu_bus_rec               |



# ALICE

### LABELS:

Large blocks are easier to read if the specific label is used at the beginning (when declared) and at the closing end.

# Example:

p\_reg : process (clk)
begin

end process p\_reg;





#### **IMPORT:**

Imports ("use" in VHDL) should be grouped in the following orders

- 1. standard lib.
- 2. related party lib.
- 3. user defined lib.

You should put a blank line between each group

# Example:

library ieee;
use ieee.std\_logic\_1164.all;

library smartfusion2;
use smartfusion2.all;

library work;
use work.rcu2\_constants\_pkg.all;
use work.rcu2\_addr\_map\_pkg.all;

# ALICE

#### WHITE SPACES AND INDENTATION:

- avoid ws immediately inside parentheses, brackets or braces.
  - NO: std\_logic\_vector (15 downto 0) => YES: std\_logic\_vector(15 downto 0)
  - NO: generic map( DATA => 3 ) => YES: generic map (DATA => 3)
- use ws in signal assignment:
  - NO: a<=b; => YES: a <= b;</li>
- component instance:

avoid in general space around assignment to align it with another

```
NO:
s_a <= s_b;
s_clk <= clk_i;
```



# ALICE

# STATEMENTS and line:

avoid to put more than one statement per line.

```
signal s_clk, s_reset, s_flag : std_logic;
```

### but

signal s\_clk : std\_logic
signal s\_reset : std\_logic;
signal s\_flag : std\_logic;

### but ok

s\_a <= '1' when (s\_flag = '1') else '0';



# ALICE

# FILES:

File name should always start with the entity name of the corresponding unit. (Develop some scripts to check consistency)

Example

reset\_gen.vhd

entity reset\_gen is

end entity reset\_gen;



# ALICE

# DIR STRUCTURE:

- PRJ DIR/
  - script/ (tcl file called by prj.tcl to add the different files of the prj)
    - gbt.tcl
    - device.tcl
    - custom vhdl.tcl
  - sim/ (all the files needed to simulate components or projects)
    - src/
    - script/
  - src/
    - constraints/ (sdc file, pinout, time ...)
    - modules/ (usr logic modules)
      - top.vhd
      - gbt/
      - pcie/
      - sfp/
    - packages/ (all the package definitions)
      - gbt\_package.vhd
    - qsys/ (all the QSYS files)
      - counter\_128/
      - ep\_g3x8\_avmm256/
      - gbt/
      - ttk/
  - prj.tcl (tcl script to generate the full prj)





# Th at Is All