

# Design Interface Generation for verification

A better way to verify bluespec designs

## Objective

One of the major advantages of using Bluespec SystemVerilog for digital design is its rigorous type driven approach. This eliminates the need for handling every signal at the bit level, unlike verilog. It also eliminates the need to worry about handshaking signals. These are derived when the bluespec is compiled into verilog.

As far as verification is concerned, the verification engineer deals with the generated verilog. Elaboration errors from bluespec to verilog are identified this way. However, this also means that verification engineers cannot take advantage of the type abstractions which bluespec offers. A verification engineer has to painstakingly look at how the bluespec methods map to the handshaking signals.

We present in this work, a python package, which integrates with cocotb which allows the verification engineer to take advantage of type abstraction in testing the verilog DUT.

### DIG FRAMEWORK



## DIG framework

The Design Interface Generation (DIG) framework consists of a combination four components:

#### Bluetcl

Bluetcl is an extension to tcl for bluespec files. It is useful in order to process intermediate .ba and .bo files generated during the compilation of bluespec into verilog. Bluetcl was used in order to obtain the bitwise split up of structs and complicated types used in the bluespec code.

#### **Generated Verilog**

The bluespec interface is converted into several data and handshaking signals in verilog. The name and bitwise split of each port is obtained via parsing the verilog.

#### Method Dataclasses

Using the above information, python dataclasses corresponding to each method are generated, and written to a python file, mapping the complex bluespec interface to a python dataclass.

#### cocotb testbench

cocotb is a python framework which allows a verification engineer to hook into the verilog DUT, drive the inputs and collect the outputs in python itself. The verification engineer now uses the generated dataclasses to drive the inputs to the DUT.

This allows the verification engineer to take full advantage of type abstraction, and making the verification of bluespec designs easier.

## Tests on SHAKTI modules

FBOX:

**ADD SUB SP** 

endinterface

MBOX: SRT RADIX4 DIVIDER

interface lfc\_srt\_radix4\_divider;

endinterface

method Action ma set flush(bit c):

@dataclass(init=False) MODULE: mk\_srt\_radix4\_divider, CLOCK: CLK, RESET: class ma\_start\_in: ma\_start\_dividend: int = 0 VERILOG METHOD: ma\_star ma\_start\_divisor: int = 0 ma\_start\_opcode: int = 0 INPUT NAME BITWIDTH ma\_start\_funct3: int = 0 ma\_start\_dividend 64 def set(self, val): ma\_start\_divisor 64 ma start opcode 4 ma\_start\_funct3 3 self.ma\_start\_opcode = (val.integer >> 3) & 0xf **OUTPUT NAME BITWIDTH** self.ma\_start\_funct3 = (val.integer >> 0) & 0x7 RDY\_ma\_start 1 VERILOG METHOD: mav\_result INPUT\_NAME BITWIDTH OUTPUT\_NAME BITWIDTH may result 65 val += "{0:064b}".format(self.ma\_start\_divisor & 0xfffffffffffff) RDY\_mav\_result 1 val += "{0:04b}".format(self.ma start opcode & 0xf) val += "{0:03b}".format(self.ma\_start\_funct3 & 0x7) VERILOG METHOD: ma\_set\_flush ma\_set\_flush\_c 1 def get(self) -> int: return int(self.\_\_bin\_\_(), base=2) EN ma set flush 1 OUTPUT NAME BITWIDTH def size(self) -> int: return 135

method Action ma\_start(Bit#(`XLEN) dividend, Bit#(`XLEN) divisor, Bit#(4) opcode, Bit#(3) funct3)

method ActionValue#(Tuple2#(Bit#(1),Bit#(`XLEN))) mav\_result();

class receive\_out:
 receive: int = 0
 def set(self, val):
 self.receive = (val.integer >> 0) & 0x3fffffffff
 return

def \_\_bin\_\_(self):
 val = ""
 val += "{0:038b}".format(self.receive & 0x3fffffffff)
 return val

def get(self) -> int: return int(self.\_\_bin\_\_(), base=2)

@dataclass(init=False)

def size(self) -> int: return 38
interface Ifc\_fpu\_add\_sub#(numeric type e, numeric type m, numeric type nos);
method Action send(Tuple3#(FloatingPoint#(e,m),
FloatingPoint#(e,m),
RoundMode) operands);
method ReturnType#(e,m) receive();

References: https://gitlab.com/shaktiproject/core-py-verif

https://www.cocotb.org/