# Student Name: Store Ars lon-ture

Student ID: 57677

## COMP 303 - Comp Arch: HW4

Due Date: Dec 29th, 2019 3.00 pm

Instructor: Didem Unat, TAs: Najeeb Ahmad

**Notes:** You may discuss the problems with your peers but the submitted work must be your own work. No late assignment will be accepted. Submit a SOFT copy of your assignment to the blackboard \*AND\* submit a HARD copy of it to the COMP 303 mailboxes or bring it to the FINAL EXAM. This assignment is worth 4% of your total grade.

#### Problem 1

(10 pts) Assume a multiprocessor environment that implements a sequentially consistent memory model. We have two processors P1 and P2.

Assume that the value at address 0x1000 is initialized to zero.

(a) What are the possible values for \$r2 after both processors complete their execution. List all possible values.

(b) After both P1 and P2 have finished executing, we realized that (\$r1, \$r2, \$r3, \$r4) = (1, 3, 2, 4). List all the different instruction interleavings that produce this result.

$$a1$$
,  $a2 - b1$ ,  $b2 - b3$ ,  $b4 - a3$ ,  $a4$ 
 $b1$ ,  $b2 - a1$ ,  $a2 - a3$ ,  $a4 - b3$ ,  $b4$ 
 $a1$ ,  $a2 - a3$ ,  $a4 - b4$ ,  $b2 - b3$ ,  $b4$ 
 $a1$ ,  $a2 - b1$ ,  $b2 - a3$ ,  $a4 - b3$ ,  $b4$ 
 $b1$ ,  $b2 - a1$ ,  $a2 - b3$ ,  $b4 - a3$ ,  $a4$ 
 $b1$ ,  $b2 - b3$ ,  $b4 - a1$ ,  $a2 - a3$ ,  $a4$ 

#### Problem 2

(12 points) Consider a memory system with the following parameters:

- Translation Lookaside Buffer has 128 entires and it is 2-way set associative.
- Page size is 8 KB.
- The tag bits for TLB is 31 bits.
- Physical memory is 32GB.
- a) What is the virtual address size (in bits)?

$$128 \rightarrow 2^{7}/2 = 2^{6}$$
  
 $8 \text{ KB} \rightarrow 2^{13}$   
 $709 = 31 \text{ bits} \rightarrow 2^{31}$   
 $31 + 13 + 6 = 50$ 

b) What is the physical address size (in bits)?

Physical memory 
$$\rightarrow \underline{32} + \underline{33} \rightarrow \underline{25} \cdot \underline{230} = \underline{222}$$
 $32 + 13 = 35 \text{ bits}$ 

c) How many physical pages are there?

$$2^{35}/2^{13} = 2^{22}$$

d) What is the size of virtual memory in TB?

e) If the hit rate is 99% and hit time is 1 cycle to TLB, what is the average memory access time to the TBL if its miss penalty is 20 cycles when there is no page fault?

$$AMAT = 1 + 0.01 \times 20 = 1.2$$

f) Assume that 0.02% of the time, there is a page fault, and the disk latency is 10,000 cycles. Then, what is the average access time for TLB?

$$AMAT = 1 + 0.01 \times (20 + 0.0002 \cdot 10,000) = 1.22$$

#### Problem 3

(10 points - 2 pts each)

```
for (i=0; i < N; i++) {
    for (j=0; j < N; j++) {
        A[i] = A[i] * B[j];
}
</pre>
```

Assume that this loop nest is executed on a machine with one word cache blocks and a cache that always replaces the least recently used (LRU) block when space is needed. Assume A and B are very large arrays that they cannot fit into the cache. Give concise answers to the following questions and use only the space provided under the question.

a) Explain the cache behaviour for A.

N elements used for the first time sequentially, there will be N misses.

b) Explain the cache behaviour for B.

Each occess on B will result in a miss, it is sequentially occessed so everytime it is occassed, there is a miss.

c) Explain whether the nested loop would benefit from a multi-word cache.

Yes, because this is for loop where there is one step invenental which means a mutilized coche will allow occass to the upcoming elements because they are in blocks. We benefit from the spotial locality.

d) Explain whether the nested loop would benefit from a fully-set associative cache.

No, it is reduced to replace B every true we occess it.

e)Explain whether the nested loop would benefit from random replacement.

Mes, random is always preferred because it is easter compared to LRU. In implementation.

### Problem 4

24-2 malex 2-3-offset

(10 points) Assuming a directed-mapped cache with 16 one-word blocks (4 byte blocks).

a) Find the number of tag bits, index bits, and byte offset bits in a 10-bit address.

| 4   | 4     | 2           | 10-4 |
|-----|-------|-------------|------|
| Tag | ludex | Byte offset |      |

b) Here is a series of byte address references in base ten: 4, 16, 32, 4, 6, 68, 144, 4. For the cache described above, label each reference in the list as a hit or a miss. Show the final content of the cache.

| content of t |       |      |            | index=4         |
|--------------|-------|------|------------|-----------------|
|              | Valid | tag  | data       | index=4 $tog=4$ |
|              |       |      |            | . 3             |
| 0001         | 7     | 0001 | M(4-7)     |                 |
|              |       |      |            |                 |
| 0100         | Υ     | 0010 | m(144-147) |                 |
|              |       |      |            |                 |
| 1000         | 4     | 0000 | m(32-35)   |                 |
|              |       |      |            |                 |
|              |       |      |            |                 |
|              |       |      |            |                 |

| ,          | Byte Address | Hit or Miss |
|------------|--------------|-------------|
| 000100 -   | 4            | Miss        |
| 010000     | <del></del>  | Miss        |
| 100000     | 32           | Mi ss       |
| 0001/00    | 4            | Hit         |
| 10001/19 = | 6            | +1H<br>MVSS |
| 1/000100 = | 68           | ', ', '     |
| 19610900   | 144          | Miss        |
| 0001/00    | 4            | Miss        |

0001 0100 1000

Student Name:

Sitore Arslotting