### CMSC 411, Session 4 Computer Architecture

### Russ Cain

Class Hours: Tuesday/Thursday 5:30-6:45PM

Class Location: Sondheim 409

Email: rpcain@umbc.edu

Office: ITE 374

Hours: Tuesdays 7:00-8:00 PM & Thursdays 4:15-5:15 PM

Preferably By Appointment

|     | Week | Date | Class                              | Reading  | Homework |
|-----|------|------|------------------------------------|----------|----------|
|     | 1    | 1/28 | Introduction, Overview, History    | 1.1-1.3  |          |
|     |      | 1/30 | Basic Logic Concepts               |          |          |
|     | 2    | 2/4  | Performance Evaluation and Metrics | 1.4-1.7  |          |
|     |      | 2/6  | Instruction Set Architecture       | 2.1-2.11 | HW#1     |
|     | 3    | 2/11 | Instruction Set Architecture       | 2.1-2.11 |          |
|     |      | 2/13 | SNOW                               |          | HW#2     |
|     | 4    | 2/18 | Arithmetic/Floating Point          | C5-C6    |          |
|     |      | 2/20 | CPU Operation/ALU                  | 3.1-3.2  | HW#3     |
|     | 5    | 2/25 | Multiplication/Divide              | 3.3-3.4  |          |
|     |      | 2/27 | Pipelining                         | 4.5-4.6  |          |
|     | 6    | 3/4  | Pipelining Data Forwarding         | 4.7      |          |
|     |      | 3/6  | Hazard and Stalls                  | 4.7      | HW#4     |
|     | 7    | 3/11 | ???                                |          |          |
|     |      | 3/13 | Review                             |          |          |
|     | 8    | 3/18 | SPRING BREAK                       |          |          |
|     |      | 3/20 | SPRING BREAK                       |          |          |
|     | 9    | 3/25 | Midterm                            |          |          |
|     |      | 3/27 | Microprogramming                   | 5.1-5.4  | HW#5     |
|     | 10   | 4/1  | Control Unit                       | 4.1-4.3  |          |
|     |      | 4/3  | Cache                              | 5.1-5.2  | HW#6     |
|     | 11   | 4/8  | Cache Performance                  | 5.3      |          |
|     |      | 4/10 | Virtual Memory                     | 5.4      | HW#7     |
|     | 12   | 4/15 | Virtual Memory                     |          |          |
|     |      | 4/17 | I/O Types and Performance          |          | HW#8     |
|     | 13   | 4/22 | Busses, I/O Processor              | 6.3-6.7  |          |
|     |      | 4/29 | Multiprocessors                    | 6.5      | HW#9     |
|     | 14   | 5/6  | VHDL                               |          |          |
|     |      | 5/8  | VHDL                               |          |          |
| 4 - | 15   | 5/13 | Review                             |          |          |
|     |      | 5/15 | Final Exam, 6:00-8:00 PM           |          |          |

CMCS411 – Spring 2014 RPCain

#### Project

#### **TEAM PROJECTS**

Due: May 9<sup>th</sup> (TTh class)

As part of your team project, select one of the following 4 projects. Form a team of 2-4 class members. Email Charlie and me your team members by Thursday, March  $4^{th}$ . The team name should consist of alpha/numeric characters only.

Anyone not in a team by March 4<sup>th</sup> will be assigned a team by random selection. Once teams are formed, let me know your final team make-up and team name by Thursday, March 11<sup>th</sup>.

1. Using VHDL, write a simplified MIPS 32/64 bit CPU, which is capable of doing the following instructions:

add, addi, lw, sw, jmp, beq, & bne.

- 2. Using any processor simulator, design a machine that computes Sine & Cosine functions trigonometric.
- 3. Using any processor simulator, design a machine that computes mathematical operations using addition ONLY implement multiplication, subtraction, square root, & division using addition.
- 4. Using any processor simulator, design a machine that converts Binary numbers to Hexadecimal, Decimal, & Octal numbers, involving basic add, mul, and sub operations.

Introduction

- CPU performance factors
  - Instruction count
    - Determined by ISA and compiler
  - CPI and Cycle time
    - Determined by CPU hardware
- We will examine two MIPS implementations
  - A simplified version
  - A more realistic pipelined version
- Simple subset, shows most aspects
  - Memory reference: lw, sw
  - Arithmetic/logical: add, sub, and, or, slt
  - Control transfer: beq, j

# INSTRUCTION EXECUTION

- PC → instruction memory, fetch instruction
- Register numbers  $\rightarrow$  register file, read registers
- Depending on instruction class
  - Use ALU to calculate
    - Arithmetic result
    - Memory address for load/store
    - Branch target address
  - Access data memory for load/store
  - PC ← target address or PC + 4

#### CPU OVERVIEW



#### **MULTIPLEXERS**



#### CONTROL



# LOGIC DESIGN BASICS

- Information encoded in binary
  - Low voltage = 0, High voltage = 1
  - One wire per bit
  - Multi-bit data encoded on multi-wire buses
- Combinational element
  - Operate on data
  - Output is a function of input
- State (sequential) elements
  - Store information

### COMBINATION AL ELEMENTS

AND-gateY = A & B

• 
$$Y = A + B$$



- Multiplexer
  - Y = S ? I1 : I0



Arithmetic/Logic Unit



### SEQUENTIAL ELEMENTS

- Register: stores data in a circuit
  - Uses a clock signal to determine when to update the stored value
  - Edge-triggered: update when Clk changes from 0 to 1





# SEQUENTIAL ELEMENTS

- Register with write control
  - Only updates on clock edge when write control input is 1
  - Used when stored value is required later



#### CLOCKING METHODOLOGY

- Combinational logic transforms data during clock cycles
  - Between clock edges
  - Input from state elements, output to state element
  - Longest delay determines clock period





Datapath

# BUILDING A DATAPATH

- Datapath
  - Elements that process data and addresses in the CPU
    - Registers, ALUs, mux's, memories, ...
- We will build a MIPS datapath incrementally
  - Refining the overview design

# R-FORMAT INSTRUCTIONS

- Read two register operands
- Perform arithmetic/logical operation
- Write register result



CMCS411 - Spring 2014 - RPCain

15

### LOAD/STORE INSTRUCTIONS

- Read register operands
- Calculate address using 16-bit offset
  - Use ALU, but sign-extend offset
- Load: Read memory and update register
- Store: Write register value to memory



a. Data memory unit

b. Sign extension unit

# BRANCH INSTRUCTIONS

- Read register operands
- Compare operands
  - Use ALU, subtract and check Zero output
- Calculate target address
  - Sign-extend displacement
  - Shift left 2 places (word displacement)
  - Add to PC + 4
    - Already calculated by instruction fetch

### BRANCH INSTRUCTIONS



### COMPOSING THE ELEMENTS

- First-cut data path does an instruction in one clock cycle
  - Each datapath element can only do one function at a time
  - Hence, we need separate instruction and data memories
- Use multiplexers where alternate data sources are used for different instructions

#### R-TYPE/LOAD/ST ORE DATAPATH



#### FULL DATAPATH



### ALU CONTROL • ALU used for

- - Load/Store: F = add
  - Branch: F = subtract
  - R-type: F depends on funct field

| ALU control | Function         |  |  |
|-------------|------------------|--|--|
| 0000        | AND              |  |  |
| 0001        | OR               |  |  |
| 0010        | add              |  |  |
| 0110        | subtract         |  |  |
| 0111        | set-on-less-than |  |  |
| 1100        | NOR              |  |  |

- ALU CONTROL Assume 2-bit ALUOp derived from opcode
  - Combinational logic derives ALU control

| opcode | ALUOp | Operation        | funct  | ALU function     | ALU control |
|--------|-------|------------------|--------|------------------|-------------|
| lw     | 00    | load word        | XXXXXX | add              | 0010        |
| SW     | 00    | store word       | XXXXXX | add              | 0010        |
| beq    | 01    | branch equal     | XXXXXX | subtract         | 0110        |
| R-type | 10    | add              | 100000 | add              | 0010        |
|        |       | subtract         | 100010 | subtract         | 0110        |
|        |       | AND              | 100100 | AND              | 0000        |
|        |       | OR               | 100101 | OR               | 0001        |
|        |       | set-on-less-than | 101010 | set-on-less-than | 0111        |

# THE MAIN CONTROL UNIT

• Control signals derived from instruction

| R-type         | 0        | rs             | rt                          | rd                     | shamt           | funct                  |
|----------------|----------|----------------|-----------------------------|------------------------|-----------------|------------------------|
|                | 31:26    | 25:21          | 20:16                       | 15:11                  | 10:6            | 5:0                    |
| Load/<br>Store | 35 or 43 | rs             | rt                          | address                |                 |                        |
| 360.0          | 31:26    | 25:21          | 20:16                       |                        | 15:0            |                        |
| Branch         | 4        | rs             | rt                          | address                |                 |                        |
|                | 31:26    | 25:21          | 20:16                       |                        | 15:0            |                        |
|                |          |                |                             | \                      |                 |                        |
|                | opcode   | always<br>read | read,<br>except<br>for load | write<br>R-typ<br>Ioad | e for<br>be and | sign-extend<br>and add |

DATAPATH WITH CONTROL



### R-TYPE INSTRUCTION



### LOAD INSTRUCTION



### BRANCH-ON-EQUAL INSTRUCTION



#### IMPLEMENTING JUMPS

- Jump uses word address
- Update PC with concatenation of
  - Top 4 bits of old PC
  - 26-bit jump address
  - 00
- Need an extra control signal decoded from opcode

| Jump | 2     | address |      |
|------|-------|---------|------|
|      | 31:26 |         | 25:0 |

DATAPATH WITH JUMPS

**ADDED** 



# PERFORMANCE ISSUES

- Longest delay determines clock period
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory → register file
- Not feasible to vary period for different instructions
- Violates design principle
  - Making the common case fast
- We will improve performance by pipelining

#### **PIPELINING ANALOGY**

- Pipelined laundry: overlapping execution
  - Parallelism improves performance



### Four loads:

- Speedup
  - = 8/3.5 = 2.3
- Non-stop:
  - Speedup

#### MIPS PIPELINE

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - 2. ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register

#### PIPELINE PERFORMANCE

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register write | Total time |
|----------|-------------|---------------|--------|---------------|----------------|------------|
| lw       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps         | 800ps      |
| SW       | 200ps       | 100 ps        | 200ps  | 200ps         |                | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps         | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                | 500ps      |



#### PIPELINE SPEEDUP

- If all stages are balanced
  - i.e., all take the same time
  - Time between instructions pipelined
    - = Time between instructions<sub>nonpipelined</sub>
      divided by Number of stages
- If not balanced, speedup is less
- Speedup due to increased throughput
  - Latency (time for each instruction) does not decrease

#### PIPELINING AND ISA DESIGN

- MIPS ISA designed for pipelining
  - All instructions are 32-bits
    - Easier to fetch and decode in one cycle
    - c.f. x86: 1- to 17-byte instructions
  - Few and regular instruction formats
    - Can decode and read registers in one step
  - Load/store addressing
    - Can calculate address in 3<sup>rd</sup> stage, access memory in 4<sup>th</sup> stage
  - Alignment of memory operands
    - Memory access takes only one cycle

#### **HAZARDS**

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - A required resource is busy
- Data hazard
  - Need to wait for previous instruction to complete its data read/write
- Control hazard
  - Deciding on control action depends on previous instruction

## STRUCTURE HAZARDS

- Conflict for use of a resource
- In MIPS pipeline with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Or separate instruction/data caches

#### DATA HAZARDS

An instruction depends on completion of data access by a previous instruction

```
- add     $s0, $t0, $t1
     sub     $t2, $s0, $t3
```



#### FORWARDING (AKA BYPASSING)

- Use result when it is computed
  - Don't wait for it to be stored in a register
  - Requires extra connections in the datapath



#### LOAD-USE DATA HAZARD

- Can't always avoid stalls by forwarding
  - If value not computed when needed
  - Can't forward backward in time!



#### CODE SCHEDULING TO AVOID STALLS

- Reorder code to avoid use of load result in the next instruction
- C code for A = B + E; C = B + F;



CMCS411 - Spring 2014 - RPCain

## CONTROL HAZARDS

- Branch determines flow of control
  - Fetching next instruction depends on branch outcome
  - Pipeline can't always fetch correct instruction
    - Still working on ID stage of branch
- In MIPS pipeline
  - Need to compare registers and compute target early in the pipeline
  - Add hardware to do it in ID stage

### STALL ON BRANCH

 Wait until branch outcome determined before fetching next instruction



## BRANCH PREDICTION

- Longer pipelines can't readily determine branch outcome early
  - Stall penalty becomes unacceptable
- Predict outcome of branch
  - Only stall if prediction is wrong
- In MIPS pipeline
  - Can predict branches not taken
  - Fetch instruction after branch, with no delay

## MIPS WITH PREDICT NOT TAKEN



Prediction correct



bubble

Instruction

fetch

bubble

Reg

bubble

ALU

bubble

Data

access

Reg

bubble

400 ps

Prediction incorrect

→ or \$7, \$8, \$9

#### MORE-REALISTIC BRANCH PREDICTION

- Static branch prediction
  - Based on typical branch behavior
  - Example: loop and if-statement branches
    - Predict backward branches taken
    - Predict forward branches not taken
- Dynamic branch prediction
  - Hardware measures actual branch behavior
    - e.g., record recent history of each branch
  - Assume future behavior will continue the trend
    - When wrong, stall while re-fetching, and update history

#### PIPELINE SUMMARY

- Pipelining improves performance by increasing instruction throughput
  - Executes multiple instructions in parallel
  - Each instruction has the same latency
- Subject to hazards
  - Structure, data, control
- Instruction set design affects complexity of pipeline implementation

The BIG Picture

#### MIPS PIPELINED DATAPATH



#### PIPELINE REGISTERS

- Need registers between stages
  - To hold information produced in previous cycle



### PIPELINE OPERATION

- Cycle-by-cycle flow of instructions through the pipelined datapath
  - "Single-clock-cycle" pipeline diagram
    - Shows pipeline usage in a single cycle
    - Highlight resources used
  - c.f. "multi-clock-cycle" diagram
    - Graph of operation over time
- We'll look at "single-clock-cycle" diagrams for load & store

## IF FOR LOAD, STORE, ...





## ID FOR LOAD, STORE, ...



#### EX FOR LOAD



lw

#### MEM FOR LOAD



#### WB FOR LOAD



CMCS411 – Spring 2014 - RPCain

## CORRECTED DATAPATH FOR LOAD



#### **EX FOR STORE**





## MEM FOR STORE



#### WB FOR STORE



#### MULTI-CYCLE PIPELINE DIAGRAM

• Form showing resource usage





#### MULTI-CYCLE PIPELINE DIAGRAM

#### Traditional form



#### SINGLE-CYCLE PIPELINE DIAGRAM

State of pipeline in a given cycle



#### PIPELINED CONTROL (SIMPLIFIED)



## PIPELINED CONTROL

- Control signals derived from instruction
  - As in single-cycle implementation





#### DATA HAZARDS IN ALU **INSTRUCTIONS**

Consider this sequence:

```
sub $2, $1,$3
and $12,$2,$5
or $13,$6,$2
add $14,$2,$2
    $15,100($2)
```

- We can resolve hazards with forwarding
  - How do we detect when to forward?

### DEPENDENCIES & FORWARDING





## DETECTING THE NEED TO FORWARD

- Pass register numbers along pipeline
  - e.g., ID/EX.RegisterRs = register number for Rs sitting in ID/EX pipeline register
- ALU operand register numbers in EX stage are given by
  - ID/EX.RegisterRs, ID/EX.RegisterRt
- Data hazards when
  - 1a. EX/MEM.RegisterRd = ID/EX.RegisterRs
  - 1b. EX/MEM.RegisterRd = ID/EX.RegisterRt
  - 2a. MEM/WB.RegisterRd = ID/EX.RegisterRs
  - 2b. MEM/WB.RegisterRd =
     ID/EX.RegisterRt

Fwd from EX/MEM pipeline reg

Fwd from MEM/WB pipeline reg

# DETECTING THE NEED TO FORWARD

- But only if forwarding instruction will write to a register!
  - EX/MEM.RegWrite, MEM/WB.RegWrite
- And only if Rd for that instruction is not \$zero
  - EX/MEM.RegisterRd ≠ o,
     MEM/WB.RegisterRd ≠ o

## FORWARDING PATHS



b. With forwarding

CMCS411 – Spring 2014 - RPCain

### FORWARDING CONDITIONS

#### EX hazard

- if (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0)
   and (EX/MEM.RegisterRd = ID/EX.RegisterRs))
   ForwardA = 10
- if (EX/MEM.RegWrite and (EX/MEM.RegisterRd ≠ 0)
   and (EX/MEM.RegisterRd = ID/EX.RegisterRt))
   ForwardB = 10

#### MEM hazard

- if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0)
   and (MEM/WB.RegisterRd = ID/EX.RegisterRs))
   ForwardA = 01
- if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠ 0)
   and (MEM/WB.RegisterRd = ID/EX.RegisterRt))
   ForwardB = 01

#### DOUBLE DATA HAZARD

• Consider the sequence:

```
add $1,$1,$2
add $1,$1,$3
add $1,$1,$4
```

- Both hazards occur
  - Want to use the most recent
- Revise MEM hazard condition
  - Only fwd if EX hazard condition isn't true

### REVISED FORWARDING CONDITION

#### MEM hazard

```
if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠
   0)
    and not (EX/MEM.RegWrite and
   (EX/MEM.RegisterRd \neq 0)
          and (EX/MEM.RegisterRd =
   ID/EX.RegisterRs))
    and (MEM/WB.RegisterRd = ID/EX.RegisterRs))
   ForwardA = 01
— if (MEM/WB.RegWrite and (MEM/WB.RegisterRd ≠
   0)
    and not (EX/MEM.RegWrite and
   (EX/MEM.RegisterRd \neq 0)
          and (EX/MEM.RegisterRd =
   ID/EX.RegisterRt))
    and (MEM/WB.RegisterRd = ID/EX.RegisterRt))
   ForwardB = 01
```

DATAPATH WITH FORWARDING



#### LOAD-USE DATA HAZARD





### LOAD-USE HAZARD DETECTION

- Check when using instruction is decoded in ID stage
- ALU operand register numbers in ID stage are given by
  - IF/ID.RegisterRs, IF/ID.RegisterRt
- Load-use hazard when
  - ID/EX.MemRead and ((ID/EX.RegisterRt = IF/ID.RegisterRs) or (ID/EX.RegisterRt = IF/ID.RegisterRt))
- If detected, stall and insert bubble

### HOW TO STALL THE PIPELINE

- Force control values in ID/EX register to o
  - EX, MEM and WB do nop (no-operation)
- Prevent update of PC and IF/ID register
  - Using instruction is decoded again
  - Following instruction is fetched again
  - 1-cycle stall allows MEM to read data for 1w
    - Can subsequently forward to EX stage

# STALL/BUBBLE IN THE PIPELINE Time





81

# STALL/BUBBLE IN THE PIPELINE Tim





# DATAPATH WITH HAZARD



### STALLS AND PERFORMANCE

- Stalls reduce performance
  - But are required to get correct results
- Compiler can arrange code to avoid hazards and stalls
  - Requires knowledge of the pipeline structure

The BIG Picture

#### **BRANCH HAZARDS**

If branch outcome determined in MEM





Flush these instructions (Set control values to 0

#### REDUCING BRANCH DELAY

- Move hardware to determine outcome to ID stage
  - Target address adder
  - Register comparator
- Example: branch taken

```
36: sub $10, $4, $8
40: beq $1, $3, 7
44: and $12, $2, $5
48: or $13, $2, $6
52: add $14, $4, $2
56: slt $15, $6, $7
...
72: lw $4, 50($7)
```

### EXAMPLE:



#### EXAMPLE: BRANCH TAKEN



#### DATA HAZARDS FOR BRANCHES

• If a comparison register is a destination of 2<sup>nd</sup> or 3<sup>rd</sup> preceding ALU instruction



### Can resolve using forwarding

#### DATA HAZARDS FOR BRANCHES

- If a comparison register is a destination of preceding ALU instruction or 2<sup>nd</sup> preceding load instruction
  - Need 1 stall cycle



#### DATA HAZARDS FOR BRANCHES

- If a comparison register is a destination of immediately preceding load instruction
  - Need 2 stall cycles



#### DYNAMIC BRANCH PREDICTION

- In deeper and superscalar pipelines, branch penalty is more significant
- Use dynamic prediction
  - Branch prediction buffer (aka branch history table)
  - Indexed by recent branch instruction addresses
  - Stores outcome (taken/not taken)
  - To execute a branch
    - Check table, expect the same outcome
    - Start fetching from fall-through or target
    - If wrong, flush pipeline and flip prediction

### 1-BIT PREDICTOR: SHORTCOMING

Inner loop branches mispredicted twice!

```
outer: ...
inner: ...
beq ..., ..., inner
...
beq ..., outer
```

- Mispredict as taken on last iteration of inner loop
- Then mispredict as not taken on first iteration of inner loop next time around

# 2-BIT PREDICTOR

• Only change prediction on two successive mispredictions



#### CALCULATING THE BRANCH TARGET

- Even with predictor, still need to calculate the target address
  - 1-cycle penalty for a taken branch
- Branch target buffer
  - Cache of target addresses
  - Indexed by PC when instruction fetched
    - If hit and instruction is branch predicted taken, can fetch target immediately

### EXCEPTIONS AND INTERRUPTS

- "Unexpected" events requiring change in flow of control
  - Different ISAs use the terms differently
- Exception
  - Arises within the CPU
    - e.g., undefined opcode, overflow, syscall, ...
- Interrupt
  - From an external I/O controller
- Dealing with them without sacrificing performance is hard

### HANDLING EXCEPTIONS

- In MIPS, exceptions managed by a System Control Coprocessor (CPo)
- Save PC of offending (or interrupted) instruction
  - In MIPS: Exception Program Counter (EPC)
- Save indication of the problem
  - In MIPS: Cause register
  - We'll assume 1-bit
    - o for undefined opcode, 1 for overflow
- Jump to handler at 8000 00180

### AN ALTERNATE MECHANISM

- Vectored Interrupts
  - Handler address determined by the cause
- Example:
  - Undefined opcode: Cooo oooo
  - Overflow: C000 0020
  - ...: Cooo oo4o
- Instructions either
  - Deal with the interrupt, or
  - Jump to real handler

#### HANDLER ACTIONS

- Read cause, and transfer to relevant handler
- Determine action required
- If restartable
  - Take corrective action
  - use EPC to return to program
- Otherwise
  - Terminate program
  - Report error using EPC, cause, ...

### EXCEPTIONS IN A PIPELINE

- Another form of control hazard
- Consider overflow on add in EX stage

- Prevent \$1 from being clobbered
- Complete previous instructions
- Flush add and subsequent instructions
- Set Cause and EPC register values
- Transfer control to handler
- Similar to mispredicted branch
  - Use much of the same hardware

# PIPELINE WITH EXCEPTIONS



# EXCEPTION PROPERTIES

- Restartable exceptions
  - Pipeline can flush the instruction
  - Handler executes, then returns to the instruction
    - Refetched and executed from scratch
- PC saved in EPC register
  - Identifies causing instruction
  - Actually PC + 4 is saved
    - Handler must adjust

### EXCEPTION EXAMPLE

#### • Exception on add in

```
40
           $11, $2, $4
      sub
           $12, $2, $5
44
      and
48
           $13, $2, $6
      or
           $1, $2, $1
4C
      add
      slt $15, $6, $7
50
54
      lw
           $16, 50($7)
```

•••

#### Handler

```
80000180 sw $25, 1000($0)
80000184 sw $26, 1004($0)
```

•••

# EXCEPTION EXAMPLE



# EXCEPTION EXAMPLE



# MULTIPLE EXCEPTIONS

- Pipelining overlaps multiple instructions
  - Could have multiple exceptions at once
- Simple approach: deal with exception from earliest instruction
  - Flush subsequent instructions
  - "Precise" exceptions
- In complex pipelines
  - Multiple instructions issued per cycle
  - Out-of-order completion
  - Maintaining precise exceptions is difficult!

# IMPRECISE EXCEPTIONS

- Just stop pipeline and save state
  - Including exception cause(s)
- Let the handler work out
  - Which instruction(s) had exceptions
  - Which to complete or flush
    - May require "manual" completion
- Simplifies hardware, but more complex handler software
- Not feasible for complex multiple-issue out-of-order pipelines

### INSTRUCTION-LEVEL PARALLELISM (ILP)

- Pipelining: executing multiple instructions in parallel
- To increase ILP
  - Deeper pipeline
    - Less work per stage ⇒ shorter clock cycle
  - Multiple issue
    - Replicate pipeline stages ⇒ multiple pipelines
    - Start multiple instructions per clock cycle
    - CPI < 1, so use Instructions Per Cycle (IPC)</li>
    - E.g., 4GHz 4-way multiple-issue
      - 16 BIPS, peak CPI = 0.25, peak IPC = 4
    - But dependencies reduce this in practice

#### MULTIPLE ISSUE

- Static multiple issue
  - Compiler groups instructions to be issued together
  - Packages them into "issue slots"
  - Compiler detects and avoids hazards
- Dynamic multiple issue
  - CPU examines instruction stream and chooses instructions to issue each cycle
  - Compiler can help by reordering instructions
  - CPU resolves hazards using advanced techniques at runtime

#### **SPECULATION**

- "Guess" what to do with an instruction
  - Start operation as soon as possible
  - Check whether guess was right
    - If so, complete the operation
    - If not, roll-back and do the right thing
- Common to static and dynamic multiple issue
- Examples
  - Speculate on branch outcome
    - Roll back if path taken is different
  - Speculate on load
    - Roll back if location is updated

### COMPILER/ HARDWARE SPECULATION

- Compiler can reorder instructions
  - e.g., move load before branch
  - Can include "fix-up" instructions to recover from incorrect guess
- Hardware can look ahead for instructions to execute
  - Buffer results until it determines they are actually needed
  - Flush buffers on incorrect speculation

#### SPECULATION AND EXCEPTIONS

- What if exception occurs on a speculatively executed instruction?
  - e.g., speculative load before null-pointer check
- Static speculation
  - Can add ISA support for deferring exceptions
- Dynamic speculation
  - Can buffer exceptions until instruction completion (which may not occur)

#### STATIC MULTIPLE ISSUE

- Compiler groups instructions into "issue packets"
  - Group of instructions that can be issued on a single cycle
  - Determined by pipeline resources required
- Think of an issue packet as a very long instruction
  - Specifies multiple concurrent operations
  - → Very Long Instruction Word (VLIW)

## SCHEDULING STATIC MULTIPLE ISSUE

- Compiler must remove some/all hazards
  - Reorder instructions into issue packets
  - No dependencies with a packet
  - Possibly some dependencies between packets
    - Varies between ISAs; compiler must know!
  - Pad with nop if necessary

#### MIPS WITH STATIC DUAL ISSUE

- Two-issue packets
  - One ALU/branch instruction
  - One load/store instruction
  - 64-bit aligned
    - ALU/branch, then load/store
    - Pad an unused instruction with nop

| Address | Instruction type | Pipeline Stages |    |    |     |     |     |    |
|---------|------------------|-----------------|----|----|-----|-----|-----|----|
| n       | ALU/branch       | IF              | ID | EX | MEM | WB  |     |    |
| n + 4   | Load/store       | IF              | ID | EX | MEM | WB  |     |    |
| n + 8   | ALU/branch       |                 | IF | ID | EX  | MEM | WB  |    |
| n + 12  | Load/store       |                 | IF | ID | EX  | MEM | WB  |    |
| n + 16  | ALU/branch       |                 |    | IF | ID  | EX  | MEM | WB |
| n + 20  | Load/store       |                 |    | IF | ID  | EX  | MEM | WB |



#### HAZARDS IN THE DUAL-ISSUE MIPS

- More instructions executing in parallel
- EX data hazard
  - Forwarding avoided stalls with single-issue
  - Now can't use ALU result in load/store in same packet
    - add \$t0, \$s0, \$s1 load \$s2, 0(\$t0)
    - Split into two packets, effectively a stall
- Load-use hazard
  - Still one cycle use latency, but now two instructions
- More aggressive scheduling required

## SCHEDULING EXAMPLE

Schedule this for dual-issue MIPS

```
Loop: lw $t0, 0($s1) # $t0=array element addu $t0, $t0, $s2 # add scalar in $s2 sw $t0, 0($s1) # store result addi $s1, $s1,-4 # decrement pointer bne $s1, $zero, Loop # branch $s1!=0
```

|       | ALU/branch             | Load/store       | cycle |
|-------|------------------------|------------------|-------|
| Loop: | nop                    | lw \$t0, 0(\$s1) | 1     |
|       | addi \$s1, \$s1,-4     | nop              | 2     |
|       | addu \$t0, \$t0, \$s2  | nop              | 3     |
|       | bne \$s1, \$zero, Loop | sw \$t0, 4(\$s1) | 4     |

• IPC = 5/4 = 1.25 (c.f. peak IPC = 2)

#### LOOP UNROLLING

- Replicate loop body to expose more parallelism
  - Reduces loop-control overhead
- Use different registers per replication
  - Called "register renaming"
  - Avoid loop-carried "anti-dependencies"
    - Store followed by a load of the same register
    - Aka "name dependence"
      - Reuse of a register name

#### **SPECULATION**

- Predict branch and continue issuing
  - Don't commit until branch outcome determined
- Load speculation
  - Avoid load and cache miss delay
    - Predict the effective address
    - Predict loaded value
    - Load before completing outstanding stores
    - Bypass stored values to load unit
  - Don't commit load until speculation cleared

#### WHY DO DYNAMIC SCHEDULING?

- Why not just let the compiler schedule code?
- Not all stalls are predicable
  - e.g., cache misses
- Can't always schedule around branches
  - Branch outcome is dynamically determined
- Different implementations of an ISA have different latencies and hazards

#### DOES MULTIPLE ISSUE WORK?

- Yes, but not as much as we'd like
- Programs have real dependencies that limit ILP
- Some dependencies are hard to eliminate
  - e.g., pointer aliasing
- Some parallelism is hard to expose
  - Limited window size during instruction issue
- Memory delays and limited bandwidth
  - Hard to keep pipelines full
- Speculation can help if done well

The BIG Picture

#### POWER EFFICIENCY

- Complexity of dynamic scheduling and speculations requires power
- Multiple simpler cores may be better

| Microprocessor | Year | Clock Rate | Pipeline<br>Stages | Issue<br>width | Out-of-order/<br>Speculation | Cores | Power |
|----------------|------|------------|--------------------|----------------|------------------------------|-------|-------|
| i486           | 1989 | 25MHz      | 5                  | 1              | No                           | 1     | 5W    |
| Pentium        | 1993 | 66MHz      | 5                  | 2              | No                           | 1     | 10W   |
| Pentium Pro    | 1997 | 200MHz     | 10                 | 3              | Yes                          | 1     | 29W   |
| P4 Willamette  | 2001 | 2000MHz    | 22                 | 3              | Yes                          | 1     | 75W   |
| P4 Prescott    | 2004 | 3600MHz    | 31                 | 3              | Yes                          | 1     | 103W  |
| Core           | 2006 | 2930MHz    | 14                 | 4              | Yes                          | 2     | 75W   |
| UltraSparc III | 2003 | 1950MHz    | 14                 | 4              | No                           | 1     | 90W   |
| UltraSparc T1  | 2005 | 1200MHz    | 6                  | 1              | No                           | 8     | 70W   |

# THE OPTERON X4 MICROARCHITECTURE,



# THE OPTERON X4 PIPELINE FLOW

## For integer operations



- FP is 5 stages longer
- Up to 106 RISC-ops in progress

#### Bottlenecks

- Complex instructions with long dependencies
- Branch mispredictions
- Memory access delays

#### **FALLACIES**

- Pipelining is easy (!)
  - The basic idea is easy
  - The devil is in the details
    - e.g., detecting data hazards
- Pipelining is independent of technology
  - So why haven't we always done pipelining?
  - More transistors make more advanced techniques feasible
  - Pipeline-related ISA design needs to take account of technology trends
    - e.g., predicated instructions

#### **PITFALLS**

- Poor ISA design can make pipelining harder
  - e.g., complex instruction sets (VAX, IA-32)
    - Significant overhead to make pipelining work
    - IA-32 micro-op approach
  - e.g., complex addressing modes
    - Register update side effects, memory indirection
  - e.g., delayed branches
    - Advanced pipelines have long delay slots

## CONCLUDING REMARKS

- ISA influences design of datapath and control
- Datapath and control influence design of ISA
- Pipelining improves instruction throughput using parallelism
  - More instructions completed per second
  - Latency for each instruction not reduced
- Hazards: structural, data, control
- Multiple issue and dynamic scheduling (ILP)
  - Dependencies limit achievable parallelism
  - Complexity leads to the power wall

# CONCLUDING REMARKS