### COL-216 ASSIGNMENT-4

# HARIKESH 2019CS10355 SOURAV 2019CS10404

## APPROACH FOR CODE

- > AS WE HAVE ALREADY DESIGNED A BASIC INTERPRETER IN C++ FOR HANDLING A SUBSET OF THE INSTRUCTIONS AND A MIPS SIMULATOR TOO. BASICALLY, WE ARE DEVELOPING A MAIN MEMORY AND THEN ARE INTEGRATING IT INTO MORE ADVANCED INTERPRETER THAN THE PREVIOUS ONE.
- > NOW OUR MAIN MEMORY HAS TO TAKE UPTO 2^20 BYTES. SO, WE ARE BASICALLY STORING ADDRESSES INTO AN 2-D ARRAY OF SIZE 1024\*1024.
- > NOW OUR OTHERS INSTRUCTIONS I.E. EXCEPT LW AND SW ARE NOT AFFECETED BY THIS DRAM (DYNAMIC RANDOM-ACCESS MEMORY) IMPLEMENTATION AND STILL REQUIRE ONLY 1 CYCLE TO COMPLETE THAT OPERATION.
- > IN CASE OF LW AND SW COMMANDS WE HAVE TO TAKE THIS CASE OF DRAM AND HENCE WE HAVE TO FIRST CHECK THE ROW NUMBER IN WHICH THE WORK OF OUR IMPORTANCE IS THERE AND AFTER THAT CHECK THE COLUMN OFFSET AND THESE 2 THINGS ARE BASICALLY GIVEN AS AN INPUT TO US WHICH IS ROW\_ACCESS\_DELAY AND COLUMN\_ACCESS\_DELAY AND HENCE WE ARE THEN CALCULATING THE TOTAL NUMBER OF CYCLES REQUIRED IN THIS CASE. NOT ONLY THIS, BUT THIS TIME WE ARE ALSO TRYING TO REDUCE THE TOTAL NUMBER OF CYCLES TAKEN IN SOME CASES OF MEMORY READ AND WRITE OPERATIONS. WE ARE DOING THAT BY STORING ALL SUCH REQUESTS IN A DATA STRUCTURE AND THEN RE-ORDERING ALL THOSE DRAM REQUESTS ACCORDING TO THE CONCEPT THAT WILL TAKE TWO SUCH INSTRUCTIONS OF SAME ROW TOGETHER AND THEN IMPLEMENT THAT.
- > APART FROM THAT WE ARE MAPPING ALL THOSE INSTRUCTIONS AND THEIR REGISTERS WITH SOMETHING SO AS TO FOUND THOSE EASILY.
- > THE TOTAL CYCLES REQUIRED IN THAT CASE CAN BE EASILY FOUND BY CONSIDERING THESE THINGS. NOW SUPPOSE WE ARE HAVING A PARTICULAR

- ROW IN OUR ROWBUFFER AND THE NEXT INSTRUCTION DETAILS ALSO LIE IN THAT THAN WE DON'T NEED TO GET THAT ROW BACK AND THEN DO THE COMPUTATION. WE CAN BASICALLY UPDATE WITHOUT GOING BACK. ELSE WE HAVE TO GO BACK IN IF IT IS NOT THE SAME ROW AND BRING THE OTHER ONE.
- > SO, WE HAVE TO DO THIS TILL OUR FILE IS COMPLETELY READ BY US AND DURING EACH CYCLE WE HAVE TO PRINT SOME BASIC DETAILS AND FINALLY AFTER COMPLETING THAT WE HAVE TO PRINT THE NUMBER OF ROW UPDATIONS AND TOTAL NUMBER OF CYCLES AS IN THE PREVIOUS ASSIGNMENT. WE DO THIS BY KEEPING TRACK OF ROW NUMBER AND CYCLE NUMBER.

#### **ASSUMPTIONS AND BASIC NOTES**

- I HAVE ASSUMED THAT THERE IS NO COMMENT IN THE TEXT FILE GIVEN TO US BUT I AM DEALING THE CASE OF EMPTY LINES.
- HERE WE ARE TAKING ALL TYPE OF INSTRUCTIONS UNLIKE MINOR I.E. JUMP AND OTHER TYPE OF STATEMENTS ARE INCLUDED.
- PRINTING "WRONG OUTPUT" IN CASE SOME REGISTER IS OUT OF SCOPE OR THERE IS SOME KIND OF ERROR IN MIPS INSTRUCTIONS. ALSO HAVE TAKEN THE INPUT FORMAT IN THE CONTEXT THAT WAS GIVEN AND ASKED FOR.
- THE MIPS FILE MUST END WITH "EXIT:".

## TESTING STRATEGY

- ➤ WE HAVE TESTED OUR CODE FOR SOME EASY TEXT FILES APART FROM THE ONE GIVEN BY YOU ON MOODLE WHICH INCLUDES FILE WITH ONLY 2 TO 3 INSTRUCTIONS AND EMPTY FILE (REQUIRED ERROR IS PRINTED IN THIS CASE).
- > TESTED BY GIVING WRONG COMMANDS OR OUT OF SCOPE REGISTERS AND PRINT NECESSARY ERROR.
- > TAKEN SOME FILES WITH ONLY SW AND LW COMMANDS AND OTHERWISE.
- > TAKE A FILE WITH A GOOD NUMBER OF INSTRUCTIONS AND JUST SHUFFLED THE INSTRUCTIONS AND TRIED TO REDUCE THE NUMBER OF CYCLES AS MUCH AS WE CAN TO MAKE OUR CODE EFFICIENT.
- > CHECKED THE VALUE OF EACH AND EVERY REGISTER AFTER RUNNING THE CODE AND CONFIRMED IT BY DOING SOME BASIC MANUAL CALCULATIONS.

## STRENGTHS AND WEAKNESSES OF OUR CODE

- > THIS IMPLEMENTATION IS HANDLING JUMP AND BRANCH STATEMENTS TOO UNLIKE THE PREVIOUS ONE. THERE IS ALSO A POSSIBILITY OF LITTLE MUCH INEFFICIENCY IN REORDING IN SOME TESTCASES.
- > AS WE ARE FINDING OUT HOW MANY OTHER DRAM REQUESTS ARE THERE IN NEXT LINES OF THE GIVEN FILE (WE ARE SEARCHING UPTO THE EXTENT OF THE CYCLES TAKE IN FIRST LOAD OR STORE INSTRUCTION).SO IF SOME TESTCASE HAS THESE INSTRUCTIONS REPEATING CORRECTLY THEN OUR CODE IS INEFFICIENT BUT OUR CODE IS HIGHLY INEFFICIENT IN THOSE CASES WHERE THESE COMMANDS ARE NOT REPEATING SIMULTANEOUSLY.
- > ALSO, WE ARE JUST GOING UPTO THE DELAYS TO CHECK ANY OTHER INSTRUCTION BELONGING TO THE SAME ROW SO AS TO REORDER THOSE REQUESTS TO MAKE OUR IMPLEMENTATION EFFICIENT BUT ONE CAN SAY THAT THERE ARE MILLIONS OF LINES IN REAL WORLD CODES SO MAYBE OUR CODE IS NOT SO EFFICIENT. BUT STRENGTH OF OUR CODE LIES IN THE FACT THAT ANY OTHER CODE GIVING EFFICIENT OUTPUT IN THAT CASE WILL REQUIRE ADVANCED HARDWARE AND HENCE WILL HAVE MORE COST THAN OURS AND ALSO IT WILL REQUIRE MORE SPACE THAN OURS.
- > WE ARE USING NON-BLOCKING MEMORY IN OUR CASE SO ANY INDEPENDENT INSTRUCTION WILL NOT REQUIRE AN EXTRA CYCLE AND WILL BE DONE ALONGSIDE DRAM AND THUS MAKE OUR CODE EFFICIENT.