# COL-216 ASSIGNMENT-5

# ((MULTI-CORE PROCESSORS))

# HARIKESH 2019CS10355 SOURAV 2019CS10404

## APPROACH FOR THE CODE

- > PREVIOUSLY, WE HAVE DESIGNED A BASIC INTERPRETER IN C++ FOR HANDLING A SUBSET OF THE INSTRUCTIONS AND A MIPS SIMULATOR TOO. WE HAD BEEN DEVELOPING THE MAIN MEMORY AND THEN ARE INTEGRATING IT INTO MORE ADVANCED INTERPRETER THAN THE PREVIOUS ONE.
- > NOW WE ARE EXTENDING OUR MODEL OF A DRAM FOR MULTI-CORE PROCESSORS. FOR THIS, WE ARE GIVEN N NUMBER OF DIFFERENT PROGRAM FILES IN MIPS (T1.TXT, T2.TXT, .......) ALONG WITH N CPU CORES EACH FOR A FILE.
- > WE HAVE ALSO BEEN GIVEN A PARAMETER M WHICH IS THE SIMULATION TIME I.E. NUMBER OF CYCLES.
- > NOW OUR MAIN MEMORY HAS TO TAKE UP TO 2^20 BYTES. SO, WE ARE STORING ADDRESSES INTO AN 2-D ARRAY OF SIZE 1024\*1024. WE START BY DIVIDING OUR MAIN MEMORY THAT IS DRAM INTO N EQUAL PARTS EACH FOR A CORE SO THAT THE DATA OF DIFFERENT PROGRAMS DON'T CORRUPT THE OTHERS. WE ARE USING THE CONCEPT OF RELATIVE ADDRESS FOR DIFFERENT FILES SO THAT THE DATA DOESN'T CORRUPT AND ALL OUR CORES ARE INDEPENDENT TOO.
- > NOW WE START DECODING ALL THE FILES AND THEN ARE MAPPING THEM CORRESPONDINGLY WITH THE CYCLE NUMBERS OF THAT CORRESPONDING CORE. ONE THING TO TAKE CARE OF IS THAT BOTH DRAM AND MRM (MEMORY REQUEST MANAGER) ARE INDEPENDENT. SO, THERE CAN BE MORE THAN ONE REQUEST WAITING IN THE MRM BUT ONLY ONE REQUEST WILL BE ENTERTAINED AT A TIME IN DRAM. MRM IS NOTHING BUT KIND OF A FINITE BUFFER FOR STORING THE WAITING REQUESTS.

- > NOW OUR OTHER INSTRUCTIONS I.E. EXCEPT LW AND SW ARE NOT AFFECTED BY THIS DRAM (DYNAMIC RANDOM-ACCESS MEMORY) IMPLEMENTATION AND STILL REQUIRE ONLY 1 CYCLE TO COMPLETE THAT OPERATION.
- IN CASE OF LW AND SW COMMANDS WE HAVE TO TAKE THIS CASE OF DRAM AND HENCE WE HAVE TO FIRST CHECK THE ROW NUMBER IN WHICH THE WORK OF OUR IMPORTANCE IS THERE AND AFTER THAT CHECK THE COLUMN OFFSET AND THESE 2 THINGS ARE GIVEN AS AN INPUT TO US WHICH IS ROW\_ACCESS\_DELAY AND COLUMN\_ACCESS\_DELAY AND HENCE WE ARE THEN CALCULATING THE TOTAL NUMBER OF CYCLES REQUIRED IN THIS CASE. NOT ONLY THIS BUT THIS TIME WE ARE ALSO TRYING TO REDUCE THE TOTAL NUMBER OF CYCLES TAKEN IN SOME CASES OF MEMORY READ AND WRITE OPERATIONS. WE ARE DOING THAT BY STORING ALL SUCH REQUESTS IN A DATA STRUCTURE AND THEN RE-ORDERING ALL THOSE DRAM REQUESTS ACCORDING TO THE CONCEPT THAT WILL TAKE TWO SUCH INSTRUCTIONS OF THE SAME ROW TOGETHER AND THEN IMPLEMENT THAT.
- > ALL THE REDUCTANT INSTRUCTIONS ARE REMOVED ALSO THIS TIME WHICH IS IF SOME INSTRUCTION IS COMING MORE THAN ONCE IN THE FILE THEN THAT INSTRUCTION IS EXECUTED ONLY ONCE.
- > APART FROM THAT, WE ARE MAPPING ALL THOSE INSTRUCTIONS AND THEIR REGISTERS WITH SOMETHING TO FOUND THOSE EASILY.
- > THE TOTAL CYCLES REQUIRED IN THAT CASE CAN BE EASILY FOUND BY CONSIDERING THESE THINGS. NOW SUPPOSE WE ARE HAVING A PARTICULAR ROW IN OUR ROW BUFFER AND THE NEXT INSTRUCTION DETAILS ALSO LIE IN THAT THEN WE DON'T NEED TO GET THAT ROW BACK AND THEN DO THE COMPUTATION. WE CAN UPDATE WITHOUT GOING BACK. ELSE WE HAVE TO GO BACK IN IF IT IS NOT THE SAME ROW AND BRING THE OTHER ONE.
- > SO, WE HAVE TO DO THIS TILL OUR FILE IS COMPLETELY READ BY US OR THE SIMULATION TIME IS OVER AND DURING EACH CYCLE WE HAVE TO PRINT SOME BASIC DETAILS AND FINALLY AFTER COMPLETING THAT WE HAVE TO PRINT THE NUMBER OF ROW UPDATIONS AND TOTAL NUMBER OF CYCLES AS IN THE PREVIOUS ASSIGNMENT. WE DO THIS BY KEEPING TRACK OF ROW NUMBER AND CYCLE NUMBER OF ALL THE FILES GIVEN TO US.
- > OUR TASK IS TO MAXIMIZE THE THROUGHPUT/ IPC OR CPI IN THE GIVEN SIMULATION TIME.

#### ASSUMPTIONS AND BASIC NOTES

- WE HAVE ASSUMED THAT THERE IS NO COMMENT IN THE TEXT FILES GIVEN TO US BUT WE ARE DEALING THE CASE OF EMPTY LINES.
- PROGRAMS RUNNING IN THE DIFFERENT CPU CORES ARE INDEPENDENT OF EACH OTHER I.E. THEY ALL HAVE THEIR DIFFERENT SET OF REGISTERS.
- IT IS ASSUMED THAT THE INSTRUCTIONS ARE NOT STORED IN THE MAIN MEMORY AND HENCE WE ACCESS DRAM ONLY FOR LW/SW INSTRUCTIONS.
- JUMP AND OTHER BRANCH INSTRUCTIONS ARE ALSO TAKEN CARE OF THIS TIME.
- IT IS ASSUMED THAT THE NUMBER OF CORES IS FINITE AND WE HAVE ASSUMED THAT NUMBER TO BE LESS THAN 1024 JUST TO EQUALLY DIVIDE THE DRAM.
- PRINTING "WRONG OUTPUT" IN CASE SOME REGISTER IS OUT OF SCOPE OR THERE IS SOME KIND OF ERROR IN MIPS INSTRUCTIONS. ALSO HAVE TAKEN THE INPUT FORMAT IN THE CONTEXT THAT WAS GIVEN AND ASKED FOR.
- THE MIPS FILE MAY OR MAY NOT END WITH "EXIT:".
- (SAME ARCHITECTURAL ANA ISA ASSUMPTIONS AS IN ASSIGNMENT 3).

# **TESTING STRATEGY**

- > WE HAVE TESTED OUR CODE FOR SOME EASY TEXT FILES WHICH INCLUDES FILE WITH ONLY 2 TO 3 INSTRUCTIONS AND EMPTY FILE (IGNORED IN THIS CASE).
- > HAVE CHECKED THE RESULT INTENSIVELY FOR A SINGLE-CORE PROCESSOR ALSO JUST BY TAKING THE VALUE OF N=1 AND RECHECKED THE RESULT. WE ALSO TESTED IT WITH AS MANY AS 6 FILES.
- > WE HAVE TESTED BY TAKING BOTH LIMITS OF SIMULATION TIME I.E. TAKING VERY LARGE SIMULATION TIME AND VERY LITTLE SIMULATION TIME ALSO.

- > TESTED WITH SOME ERRORS IN ONE FILE AND OTHERS CORRECT (IN THIS CASE THE EXECUTION OF THAT ONE FILE STOP ONLY). TESTED BY GIVING WRONG COMMANDS OR OUT-OF-SCOPE REGISTERS AND PRINT NECESSARY ERROR.
- > TAKEN SOME FILES WITH ONLY SW AND LW COMMANDS AND OTHERWISE.
- > THE CASE OF JUMP AND OTHER BRANCH INSTRUCTIONS IS ALSO HANDLED HERE BY TAKING LABELS AT DIFFERENT PLACES IN THE FILE.
- > AS WHICH FILE WILL BE EXECUTED FIRST ALSO AFFECT OUR THROUGHPUT EFFICIENCY WE HAVE TAKEN TWO SETS OF FILES WITH THE SAME FILES SHUFFLED AMONG THEMSELVES TO SEE THE CLEAR DIFFERENCE BETWEEN THE THROUGHPUT.
- > TAKE A FILE WITH A GOOD NUMBER OF INSTRUCTIONS AND JUST SHUFFLED THE INSTRUCTIONS AND TRIED TO REDUCE THE NUMBER OF CYCLES AS MUCH AS WE CAN TO MAKE OUR CODE EFFICIENT AND THEN DO THIS TO EVERY FILE TO MAXIMIZE THE THROUGHPUT.
- > CHECKED THE VALUE OF EACH AND EVERY REGISTER AFTER RUNNING THE CODE AND CONFIRMED IT BY DOING SOME BASIC MANUAL CALCULATIONS.

# STRENGTHS AND WEAKNESSES OF OUR CODE

- > THIS IMPLEMENTATION IS HANDLING JUMP AND BRANCH STATEMENTS TOO UNLIKE THE PREVIOUS ONE. THERE IS ALSO A POSSIBILITY OF LITTLE MUCH INEFFICIENCY IN RECORDING IN SOME TEST CASES. THERE IS A HIGH CHANCE OF BRANCH HAZARDS HERE IN OUR PROGRAM AS LOOPS CAN BE OF ANY SIZE AND WE ARE NOT GIVING ANY SPECIFIC MEMORY FOR TAKING CARE OF ALL SUCH LOOPS AND NOT EXECUTING THE INSTRUCTIONS IN THE LOOP AGAIN AND AGAIN.
- > THE CASE OF STARVATION IS IGNORED THIS TIME ALSO (ACCORDING TO PIAZZA). THIS WILL OVERALL INCREASE OUR THROUGHPUT EFFICIENCY BUT THE RESULT IS COMPROMISED WITH THE PRIORITY.
- > WE HAVE TRIED TO IMPLEMENT THE CONCEPT OF PIPELINING INTENSIVELY AND HAD DONE FORWARDING IN INSTRUCTIONS WAITING IN THE MRM ONLY AS THEN ONLY WE CAN REORDER THE INSTRUCTIONS OF A FILE.
- > AS WE ARE FINDING OUT HOW MANY OTHER DRAM REQUESTS ARE THERE IN THE NEXT LINES OF THE GIVEN FILE (WE ARE SEARCHING UP TO THE EXTENT OF THE CYCLES TAKE IN FIRST LOAD OR STORE INSTRUCTION). SO IF SOME TEST CASE HAS THESE INSTRUCTIONS REPEATING CORRECTLY THEN OUR

- CODE IS EFFICIENT BUT OUR CODE IS HIGHLY INEFFICIENT IN THOSE CASES WHERE THESE COMMANDS ARE NOT REPEATING SIMULTANEOUSLY.
- > ALSO, WE ARE JUST GOING UP TO THE DELAYS TO CHECK ANY OTHER INSTRUCTION BELONGING TO THE SAME ROW TO REORDER THOSE REQUESTS TO MAKE OUR IMPLEMENTATION EFFICIENT BUT ONE CAN SAY THAT THERE ARE MILLIONS OF LINES IN REAL-WORLD CODES SO MAYBE OUR CODE IS NOT SO EFFICIENT. BUT STRENGTH OF OUR CODE LIES IN THE FACT THAT ANY OTHER CODE GIVING EFFICIENT OUTPUT, IN THAT CASE, WILL REQUIRE ADVANCED HARDWARE AND HENCE WILL HAVE MORE COST THAN OURS, AND ALSO IT WILL REQUIRE MORE SPACE THAN OURS.
- > WE ARE USING NON-BLOCKING MEMORY IN OUR CASE SO ANY INDEPENDENT INSTRUCTION WILL NOT REQUIRE AN EXTRA CYCLE AND WILL BE DONE ALONGSIDE DRAM AND THUS MAKE OUR CODE EFFICIENT.

## DELAY ESTIMATION

IN OUR MRM, WE HAVE TAKEN THE DELAY AS ONE CYCLE ONLY WHICH IS OF COURSE NOT THE PRACTICAL CASE AS THE MRM IS DOING ALL THE COMPUTATION AND ARRANGEMENTS LIKE WHICH INSTRUCTION WILL BE IMPLEMENTED NEXT IN THE SEQUENCE WHERE ALL THE INSTRUCTIONS ARE WAITING FOR THEIR DRAM REQUESTS TO BE ISSUED. NOW DOING SO IS FINE AS AN ASSUMPTION ONLY BECAUSE IF WE CONSIDER ALL THE SEQUENCING ALSO TO BE DONE BY OUR HARDWARE ONLY THEN IT WILL TAKE AS MANY CYCLES AS THE NUMBER OF SEQUENCES WAITING THERE AND OUR THROUGHPUT WILL BE AFFECTED BADLY IN THAT CASE. ON THE OTHER HAND, IF WE WANT TO DO THAT IN A SINGLE CYCLE WE NEED MANY DIFFERENT FLIP FLOPS AND PORTS ETC AND THUS THE AREA WILL BE INCREASED. SO, WE ARE COMPROMISING THE AREA OF THE HARDWARE PIECE JUST TO HAVE A BETTER THROUGHPUT EFFICIENCY. HENCE WE HAVE ASSUMED ALL THE COPYING OF THE DATA THAT THE MRM DOES FROM THE FILES TO THE DRAM IN CONSTANT TIME ONLY FOR BETTER THROUGHPUT RESULTS.

# THANKS !!