# COL215: Digital Logic and System Design

Special Laboratory Semester, AY 2021-22
Department of Computer Science & Engineering

# Lab Assignment - 10

## File Transfer through Serial Receiver/Transmitter

### **Learning Objective:**

Learn how to transfer files between PC and FPGA board. In this you need to utilize many of the previous modules including serial transfer, memory, 7-segment displays etc.

## **Specification:**

Interface the serial receiver and transmitter designed in the previous assignments to a memory module for downloading (PC to BASYS-3) and uploading files (BASYS-3 to PC).

#### **Details:**

Suggested block diagram of the system to be implemented is shown below.



# COL215: Digital Logic and System Design

Special Laboratory Semester, AY 2021-22
Department of Computer Science & Engineering

Here it is assumed that the receiver and transmitter have outputs "rx\_full" and "tx\_empty", which are defined as follows.

rx\_full = '1' during states idle and start of receiver,

= '0' otherwise.

tx\_empty = '1' during states idle of transmitter,

= '0' otherwise.

The transmitter is also assumed to have an input "ld\_tx" which enables loading of the parallel data into transmitter's parallel-in serial-out register. Further, both receiver and transmitter have a "reset" input to initialize their controllers to "ideal" state.

Two push buttons PBO and PB1 are used. Outputs of these would require de-bouncing, though not shown in the figure. PBO generates reset signal for all the modules (transmitter, receiver and timing circuit). PB1 generates tx\_start signal that starts transmission of data received and stored in memory. The "Timing circuit" generates memory addresses where data received by the receiver is written (wr\_addr) and read (rd\_addr) and write enable signal (wen).

Here receiving and transmitting are mutually exclusive. This is called "simplex" operation. In contrast to this, "duplex" operation (not required to be implemented) permits overlap between the two.