## VIRTEX5 SYS\_CONFIG[0:7] 1-2G,2-2R,24-6B ROACH\_TRANSCEIVERS2\_3 SX95T\_DXN SX95T\_DXP MONITOR\_INT I2C0\_33\_DATA PS\_ON# PS\_ON# ARRIVAL MONITOR\_INT L2C0\_33\_DATA PS\_ON# 1-3L,2-4L,23-6H ROACH\_DDR2\_DIMM 1-5L,2-2P,25-5A 1-8E,2-2M,3-10B 1-8E,2-1M,3-9B 1-8E,2-3M,3-6C 1-8E,2-2B,3-6C 1-8E,2-2B,3-2H 1-8E,2-2B,3-2H 1-3H,2-1P,23-7M I2C0\_SCLK FAN2\_SENSE FAN1\_SENSE 1-8B,2-8B,3-8G FAN3\_SENSE FAN1\_CONTROL LOAD\_RES\_OFF 3V3\_ATX 12V5 11V8 11V5 1-8B,2-3M,3-10B 1-8B,2-6B,3-5B 2V5\_TRACK 2V5\_INHIBIT 2N3\_CONTRACK 1-8E,2-2B,3-2R 11V 1-8B,2-6B,3-3B VIRTEX5 CLOCKS ZV5\_INHIBIT FAN3\_CONTROL FAN2\_CONTROL MGT\_AVTTX\_EN MGT\_AVCCPLL\_EN MGT\_AVCC\_EN LV8\_INHIBIT MGT\_AVCC\_EN LV8\_INHIBIT MGT\_AVCC\_EN LV8\_INHIBIT MGT\_AVCC\_EN LV8\_INHIBIT MGT\_AVCC\_EN LV8\_INHIBIT 1-8E,2-1B,3-10R 1-8E,2-4A,3-7C 1-9Q,2-0B,10-7P 1-9Q,2-0B,10-4G 1-80,2-0B,10-7G 1-8E,2-8B,3-7C 1-8E,2-6B,3-6C 1-8B,2-2M,3-9B 1-8B,2-2M,3-10B 1-8L,2-1M,10-5B ROACH\_TRANSCEIVERS\_PSU 5V\_ATX 1-9E,2-1M,10-8K 1-9E,2-1M,10-8B 1-9E,2-1M,10-5B MGT\_AVCC\_PG MGT\_AVTTX\_PG MGT\_AVTTX\_PG MGT\_AVCCPLL\_PG MGT\_AVCCPLL\_PG MGT\_AVCC\_PG MGT\_AVTTX\_PG MGT\_AVCCPLL\_PG 1-9L,2-1M,10-8B MGT\_AVCC\_EN 1-9B,2-0B,10-7P ROACH\_ADC\_0 1-9B,2-0B,10-4G 1V8\_INHIBIT 1V8\_INHIBIT V5 DDR2 MEMORY MGT\_AVTTX\_EN MGT\_AVCCPLL\_PG 1-8B,2-1B,3-1J 1-8B,2-0B,10-7G PWR\_OK ---12V\_ATX 1V5\_INHIBIT 1V5\_INHIBIT 1-8B,2-1B,3-4J 1V0\_INHIBIT 1V0\_INHIBIT 1-8B,2-0B,3-9J GIGABIT TRANSCEIVERS ROACH\_PSU ROACH\_DIFF\_GPIO 1-9E,2-6B,3-5B 1-9E,2-3M,3-10B 1-9E,2-2B,3-8G 1-9E,2-2M,3-10B 1-9E,2-2M,3-9B LOAD\_RES\_OFF FAN1\_CONTROL PS\_ON# 1-8B,2-6B,3-6C 3V3\_ATX 5V\_ATX FAN2\_CONTROL FAN3\_CONTROL 1-8B,2-8B,3-7C ROACH\_ADC\_1 ROACH\_QDR2P\_BY0\_3 1-8E,2-0B,3-9J 1-8E,2-1B,3-4J 1-8E,2-1B,3-1J 1-9E,2-6B,3-3B 1-9E,2-1B,3-1B 1-9B,2-2M,3-10B QDR2\_TDI QDR2\_TCK QDR2\_TMS 1V0\_INHIBIT 1V5\_INHIBIT QDR2\_BY0\_1\_TDO 1-9B,2-1M,3-9B 1V8\_INHIBIT 2V5\_TRACK 1-9B,2-2B,3-5R 2V5\_INHIBIT 1-9B,2-2B,3-2R V5 DIFFERENTIAL GPIO ROACH\_QDR2P\_BY2\_3 QDR2\_BY0\_1\_TDO QDR2\_TMS QDR2\_BY2\_3\_TDO POWER SUPPLY AND MONITORING ZDOK/ADC INTERFACE \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ \_ , ROACH\_GPIO\_MISC ROACH\_5V\_POWER 1-1G,1-3F,16-3B,21-4D,24-7F 1-1G,1-3F,16-3B,21-4D,24-7F QDRII+ MEMORY 1-1M,16-4B,24-8C 1-3L,16-2L,23-6M 1-3L,16-2L,23-6N 1-3L,16-2L,23-6N 1-1M,16-3B,24-8C 1-1M,1-3F,16-3B,21-4D,24-10C 1-1M,16-4B,24-6C 1-1M,16-4B,24-6C SX95T\_M0\_0 SX95T\_DONE\_0 SX95T\_TCK SX95T\_TMS SX95T\_TDI 1-2M,24-4F,24-7C 1-1G,1-3F,16-4B,21-5D,24-7C SX95T\_RDWR\_B\_0 SX95T\_PROGRAM\_B\_0 1-1M,1-3F,21-4D,24-9F \_\_SX95T\_CS\_B\_0 VIRTEX5 CONFIGURATION V5 SE GPIO & MISCELLANEOUS V5 POWER PPC ROACH\_PPC\_NVM\_SERIAL | V5\_INT# | V5\_INT# | | SELECTMAP CS | | SELECTMAP CS | | I2C0\_SCLK | | I2C0\_SCLK | | I2C0\_33\_DATA | | SCPDI | | SCPDI | ROACH\_PPC\_POWER\_1 1-3H,23-7N,25-8Q 1-2G,24-6C,25-7B 1-3L,23-7G,25-3D CLK\_UART\_11\_0592MHZ CLK\_UART\_11\_0592MHZ SCPCLK SCPCLK 1-1G,24-5H,25-3B M66EN 1-2M,24-7C,25-3A EE1\_WP 1-2M,24-7C,25-1B STTM\_AS 25-1B 1-3H,23-6M,25-2B STTM AS **■** 25-0B 1-2M,24-7C,25-1B 1-2G,1-3L,23-9J,24-5M,25-5G 1-1M,24-7C,25-8J 1-2M,24-7C,25-5A 1-1M,24-11M,25-1J 1-1M,24-11M,25-1J 1-1M,24-10M,25-1J 1-1M,24-5C,25-3J RESET\_CPLD# ROACH\_PPC\_POWER\_2 1-1G,24-8C,25-5G,25-7B,25-7M,25-10B FWP# EE2\_BOOT\_WP BOOT\_CFG0 BOOT\_CFG1 BOOT\_CFG2 1-1G,24-4C,24-7C,25-6F 1-2G,24-9C,25-6M,25-7B,25-9B 1-1G,24-10C,25-5G,25-6M,25-7B,25-9B PDATA[0:31] RESET\_CPLD# ROACH\_PPC\_PCI 1-2G,24-9B,25-10B 1 150X288MIL ROACH\_PPC\_ETH1 1-2M,20-4E,24-10F 1-3L,20-4E,23-5G CLK\_GETH0\_25MHZ GMCMDIO GMCMDCLK GETH0\_INT# GETHO\_RST# GMCMDIO 20-3C,20-4D GMCMDCLK GETH0\_INT# 20-3C,20-4D 1-3H,20-4E,23-7N CLK\_GETH0\_25MHZ ROACH\_PPC\_TST\_CLK\_IO 1-9E,2-6L,23-6H ROACH\_PPC\_USB PPC\_THERMONB 1-9E,2-4L,23-6H CONTAINS GPIO TO CONFIG INTERFACE GPIO44 SX95T\_TDI SX95T\_TCK SX95T\_TCK SX95T\_TMS RESET\_POR# RESET\_POR# RESET\_POR# RESET\_POR# RESET\_POR# | SX95T\_D\_OUT\_BUSY\_0 | SX95T\_DONE\_0 | SX95T\_DONE\_0 | SX95T\_INIT\_B\_0 | SX95T\_MO\_0 | SX95T\_MO\_0 | SX95T\_MO\_0 | 1-7C,16-2L,23-6N 1-4E,20-4E,23-7N 1-9E,2-1P,23-7M 1-5L,23-7N,25-8Q 1-5L,23-6M,25-2B 1-7G,16-2L,23-6M 1-2M,23-8E,24-7F 1-2G,23-10G,24-8R 1-2M,23-2F,24-9C 1-1M,23-5D,24-10F 1-1M,23-7G,24-10F 1-1M,23-7G,24-10F 1-1M,23-6H,24-10C 1-1M,1-7G,21-5D 1-1M,1-7G,21-4D,24-9F GETHO INT# 1-7C,16-2L,23-6M 1-7C,16-2L,23-6N V5\_INT# 1-2G,1-5G,23-9J,24-5M,25-5G SX95T\_M0\_0 SX95T\_M0\_0 SX95T\_M1\_0 SX95T\_M2\_0 SX95T\_M2\_0 SX95T\_PROG DEBUG\_TRST# 1-1G,1-7G,16-3B,21-4D,24-7F 1-1G,1-7G,16-3B,21-4D,24-7F STTM\_ALERT 1-1G,23-1F,24-9C SX95T\_PROGRAM\_B\_0 SX95T\_PROGRAM\_B\_0 1-1M,1-7C,16-3B,21-4D,24-10C RESET PB POR# CLK\_GETH0\_25MHZ CLK\_GETH0\_25MHZ CLK\_USB2\_48MHZ CLK\_USB2\_48MHZ CLK\_CPLD\_50MHZ CLK\_CPLD\_50MHZ PLACEHOLDER FOR PCB PWR\_GOOD CPU\_TRST# CLK\_SEL\_M66EN 1-4B,20-4E,23-5G MEERKAT LOGO CASPER LOGO 1-3B,21-2C,23-4G 1-1G,23-4G,24-7C SYSERR CLK\_UART\_11\_0592MHZ CLK\_CPLD\_33MHZ CLK\_CPLD\_33MHZ SEL\_SYSCLK CLK\_TMRCLK 1-1G,23-6H,24-10C ROACH\_PPC\_DDR2 1-1G,23-6G,24-8C 1-2M,22-3K,24-10F PPC\_DDR2\_RESET\_N PPC\_DDR2\_RESET\_N

ROACH\_PPC\_CPLD

SYS\_CONFIG[0:7]

PPC RESET

PWR\_GOOD EXT\_RESET#

RESET\_POR#

PADD[27:31]

SELECTMAP\_CS FRY\_BY#

SX95T\_D\_OUT\_BUSY\_0

PCS 2

SX95T\_M0\_0 SX95T\_M1\_0

SX95T\_M2\_0

1-9E,2-2R,24-6B

1-3L,1-5G,23-9J,24-5M,25-5G RESET POR#

1-3L,23-4G,24-7C
1-4L,24-10C,25-5G,25-5G,25-7B,25-7B,
1-5L,24-8C,25-5G,25-7B,25-7B,25-7B
1-5L,24-8C,25-5G,25-7B,25-7B
1-4L,24-10C,25-7B
1-3F,1-7G,16-4B,21-5D,24-7C
1-3F,1-7G,16-3B,21-4D,24-7F
1-3F,1-7G,16-3B,21-4D,24-7F
1-3F,1-7G,16-3B,21-4D,24-7F
1-3F,1-7G,16-3B,21-4D,24-7F
1-3F,1-7G,16-3B,21-4D,24-7F

1-4L,24-9C,25-6M,25-7B,25-9B PWBE\_0#

1-9E,2-2R,24-6C PPC\_RESET

1-3H,23-10G,24-8R 1-4L,24-10C,25-6F

1-4L,24-9B,25-10B
1-5L,24-6C,25-7B
ERV BY#

1-4L,24-7C,25-7J FRY\_BY#

1-31,23-61,24-10C
1-21,23-63,24-8C
1-31,23-1F,24-9C
1-41,24-4C,24-7C,25-6F
1-31,23-4G,24-7C
DEBUG TRST#
CLK PERCLK
CLL SOMHZ
DBW ##

GETHO\_RST# GETHO\_RST#
PPC\_DDR2\_RESET\_N PPC\_DDR2\_RESET\_N

PDATA[0:7]

RESET\_PB\_POR#

SX95T\_CCLK\_0

STTM\_AS

EE2\_BOOT\_WP

EE1\_WP

CPU\_TRST#

SEL\_SYSCLK

CLK\_SEL\_M66EN

CLK\_TMRCLK

SX95T\_RDWR\_B\_0

FWP#

PREST PB\_POR#

RESET\_PB\_POR#

RESET\_PB\_POR\*

SEMANTA(0:7)

RESET\_PB\_POR\*

SEMANTA(0:7)

RESET\_PB\_POR\*

EE2\_BOOT

EE2\_BOOT

EE1\_WP

EE2\_BOOT WP

EE2\_BOOT

FWP# FWP# RESET\_CPLD# RESET\_CPLD#

PDATA[0:71

1-4B,20-4E,24-10F

1-2B,22-3K,24-10F

1-3H,23-8E,24-7F

1-5G,24-7C,25-1B 1-4G,24-7C,25-5A

1-5G,24-7C,25-3A

1-3H,23-2F,24-9C

1-3H,23-5D,24-10F 1-3H,23-6H,24-10C

1-7C,16-3B,24-8C

1-4G,24-5C,25-3J

1-7C,16-4B,24-8C

1-6C,16-4B,24-6C

1-4G,24-11M,25-1J

1-3F,1-7G,21-4D,24-9F 1-3F,1-7G,21-5D 1-3F,1-7C,16-3B,21-4D,24-10C

CONTRIBUTORS PLACEHOLDER FOR PCB ETIENNE BAUERMEISTER HENRY CHEN STEVE DURAND FRANCOIS KAPP ALAN LANGMAN GEORGE PECK MIKE REVNELL HAYDEN SO DAN WERTHIMER ROACH/iBOB2 ROACH\_TOP COLLABORATORS: NRF-ADM-XXX-SD-0001 CASPER GROUP, UC BERKELEY NRAO, SOCORRO meerKAT, CAPE TOWN RECONFIGURABLE OPEN ARCHITECTURE HW F KAPP 2-27-2008\_11:28 PATH PATH E BAUERMEISTER



























ROACH\_QDR2P\_BY0\_1

COLLABORATORS:

CASPER GROUP, UC BERKELEY
NRAO, SOCORRO
meerKAT, CAPE TOWN

http://casper.berkeley.edu/

DRAWN:

2-27-2008\_11:28
PATH PATH

PATH

REOACH\_QDR2P\_BY0\_1

POC NO
NRF-ADM-XXX-SD-0001

A

REVISION
NRF-ADM-XXX-SD-0001

A

PESCRIPTION
RECONFIGURABLE OPEN ARCHITECTURE HW

CHECKED:
E BAUERMEISTER

SHEET

14 OF

T

G



COLLABORATORS: NRF-ADM-XXX-SD-0001 CASPER GROUP, UC BERKELEY NRAO, SOCORRO meerKAT, CAPE TOWN RECONFIGURABLE OPEN ARCHITECTURE HW F KAPP 2-27-2008\_11:28 PATH PATH E BAUERMEISTER





REMOVED VTT AND VREF - INCLUDED ON ROACH\_PPC\_DDR2

| ROACH/iBOB2                                                |  | ROACH_PPC_POWER_1                   |   |                |            |
|------------------------------------------------------------|--|-------------------------------------|---|----------------|------------|
| COLLABORATORS:                                             |  | DOC NO NRF-ADM-XXX-SD-0001          |   |                | REVISION A |
| CASPER GROUP, UC BERKELEY NRAO, SOCORRO meerKAT, CAPE TOWN |  | DESCRIPTION                         |   |                |            |
| http://casper.berkeley.edu/ 2-27-2008_11:28 PATH PATH      |  | RECONFIGURABLE OPEN ARCHITECTURE HW |   |                |            |
|                                                            |  | DRAWN:<br>F KAPP                    |   | APPR:          |            |
|                                                            |  | CHECKED: E BAUERMEISTER             |   | SHEET 17 OF 25 |            |
| P                                                          |  | 0                                   | R |                |            |















