# **Hardware Test Sheet**

MSc in Digital Systems Engineering Department of Electronics University of York

**Group Project** 





# Contents

| 1  | Test #1                                                        | 3 |
|----|----------------------------------------------------------------|---|
| 2  | Tester name: Simone Ledda                                      |   |
| 3  | Test date start: 22-06                                         | 3 |
| 4  | Test date finish: 28-06                                        | 3 |
| 5  | UUT typology (VHDL entity <del>/ custom IP / subsystem</del> ) | 3 |
| 6  | UUT name: SERDES FSM                                           | 3 |
| 7  | Hardware block design screenshot                               | 3 |
| 8  | Objective of test                                              | 4 |
| 9  | Testbench description / test strategy overview:                | 4 |
| 10 | Test results:                                                  | 4 |
| 11 | Observations:                                                  | 5 |
| 12 | Grade (pass/fail):                                             | 5 |
| 13 | Approval signatures                                            | 5 |



1 Test #1

2 Tester name: Simone Ledda

3 Test date start: 22-06

4 Test date finish: 28-06

5 UUT typology (VHDL entity / custom IP / subsystem)

6 UUT name: SERDES FSM

7 Hardware block design screenshot





## 8 Objective of test

- 1. Coherent behaviour of the FSM
- 2. Parallel output reflects ADC SDATA
- 3. DAC\_SDATA reflects parallel input
- 4. FIFO RD and WR signals are toggled correctly

The following test is ran in compliance with the V-model testing strategy

## 9 Testbench description / test strategy overview:

Before building the testbench, the ILA was used to scan the I2S bus line, map the timing of the bus according to the driver configuration. The present testbench features several processes to emulate the timing of the I2S bus so that the test can be as accurate as a real-case scenario.

The testbench drives the ADC\_SDATA line high after reset, hence any value coming out of the FSM should be 0xFFFFFF, the input dac\_in line is loaded with 0xB55550, asymmetric value to verify that internal DAC data manipulation occur flawlessly as expected.

The FSM is based upon the I2S protocol, it loads dac\_sdata on falling edges of BCLK and reads ADC\_SDATA on rising edges of BCLK, once received the 24<sup>th</sup> bit the FSM enters CHANNEL\_DETECT state (mapped as 3 in the state transitions map) and awaits a change in LRCLK line.

#### 10 Test results:



Initial reset and following samples

The previous picture shows the correct position in time for FIFO read and write signal as well as the correct behaviour of DAC\_SDATA line, repeating the same configuration. It's also possible to observe that the output parallel data is 0xFFFFFF as expected.





Particular showing the state transitions

The previous picture shows the correct sequence of FSM states happening live, it's also possible to observe how the internal\_adc\_manipulation line changes its internal values as new adc bits are read upon rising BCLK edges.

#### 11 Observations:

The FSM is operating in FULL-DUPLEX mode as expected, it's also outputting data in stereo mode (both channels left and right). It's also possible to see how every sensible data is fed to the next block on the datapath, by rising at the same time FIFO strobing signals as well as loading the output bus. To avoid inconvenients it was chosen to load all 0s on the bus in dead timings when the FSM is computing the next sample.

## 12 Grade (pass/fail):

**PASS** 

13 Approval signatures

Recoverable Signature

M. Reynolds

Matt Reynolds

Hardware Manager

Signed by: 645892a3-94a8-42ef-8ccc-0fe12b98ad6a

Recoverable Signature

Simone Ledda

Test Manager

Signed by: afcb6896-9ce1-4821-8979-577ea3a903e5