

# BL0942 datasheet

# BL0942 Calibration-

Free Metering

Chip Data

Sheet



# BL0942 内置时钟免校准计量芯片

#### Table of contents

| 1 | Product | Brief                                              |
|---|---------|----------------------------------------------------|
|   | 1.1     | Function Introduction                              |
|   | 1.2     | Main Features                                      |
|   | 1.3     | System Block Diagram                               |
|   | 1.4     | Package and Pin Description6                       |
|   | 1.5     | Register List                                      |
|   | 1.6     | Special Register Description                       |
|   | 1.7     | Performance indicators                             |
|   | 1.7.    | 1 Electrical parameter performance                 |
|   | 1.7.    | 2 Limit range                                      |
| 2 | Functio | nal description                                    |
|   | 2.1     | Current and voltage transient waveform measurement |
|   | 2.2     | Active power                                       |
|   | 2.3     | Active power anti-submarine motion                 |
|   | 2.4     | Energy Metering                                    |
|   | 2.5     | RMS value of current and voltage 16                |
|   | 2.6     | Overcurrent Detection                              |
|   | 2.7     | Zero-crossing detection                            |
|   | 2.8     | Line voltage frequency detection                   |
| 3 | Communi | cation interface                                   |
|   | 3.1     | SPI                                                |
|   | 3.1.    | 1 Working mode                                     |
|   | 3.1.    | 2 frame structure                                  |



# BL0942 内置时钟免校准计量芯片

|   | 3.1.3      | Write Operation Timing                  |
|---|------------|-----------------------------------------|
|   | 3.1.4      | Read Operation Timing                   |
|   | 3.1.5      | SPI Interface Fault Tolerance Mechanism |
|   | 3.2 UA     | RT25                                    |
|   | 3.2.1      | Baud Rate Configuration                 |
|   | 3.2.2      | 25 per byte format                      |
|   | 3.2.3      | Write Timing                            |
|   | 3.2.4      | Read Timing                             |
|   | 3.2.5      | Timing Description                      |
|   | 3.2.6      | Packet Send Mode                        |
|   | 3.2.7      | UART Interface Protection Mechanism     |
| 4 | Order Info | rmation                                 |
| 5 | Screen pri | nting information                       |
| 6 | packages . |                                         |



# 1 Product description

#### 1.1 Function introduction

BLO942 is a calibration-free energy metering chip with a built-in clock, suitable for single-phase multi-function energy meters, smart sockets, smart home appliances and other applications, with high cost performance.

BLO942 integrates 2- way high-precision Sigma-Delta ADC, analog circuit modules such as reference voltage, power management, and digital signal processing circuits for processing electrical parameters such as active power, current and voltage RMS.

BLO942 can measure parameters such as current, voltage RMS, active power, active energy, etc., and can output fast current RMS (for overcurrent protection), as well as waveform output and other functions, and output data through UART/SPI interface, which can fully meet the requirements of intelligent The needs of fields such as sockets, smart home appliances, single-phase multi-function electric energy meters, and big data collection of electricity consumption information.

BLO942 has a patented anti-creep design, combined with a reasonable external hardware design, it can ensure that the noise power is not included in the energy pulse when there is no current.

### 1.2 main feature

- Two independent Sigma-Delta ADCs, one current and one voltage.
- RMS current range ( 10mA~30A ) @1mohm
- Active energy ( 1w~6600w) @1mohm@220V
- Can output current, voltage RMS, fast current RMS, active power
- The batch factory gain error is less than 1%, and the external components can be exempted from calibration if they meet certain conditions
- The current channel has an overcurrent monitoring function, and the monitoring threshold and response time can be set
- Voltage / current zero-crossing signal output
- Built-in waveform register, which can output waveform data for load type analysis
- SPI ( the fastest rate supports 900KHz) /UART ( 4800-38400bps) communication method ( TSSOP14L Package supports up to 4 slice cascading

Uart communication)
Shanghai Belling Corp., Ltd.





### 内置时钟免校准计量芯片

- Power down monitoring, below 2.7V, the chip enters the reset state
- Built-in 1.218V reference voltage source
- Built-in oscillation circuit, the clock is about 4MHz
- Chip single working power supply 3.3V, low power consumption 10mW (typical value)
- SSOP10L/TSSOP14L encapsulation

# 1.3 System Block Diagram



Figure 1



# 1.4 Package and Pin Description



Figure 2

#### Pin Description (SSOP10L)

| pin | symbol   | illu                                                          |  |  |  |
|-----|----------|---------------------------------------------------------------|--|--|--|
| _   | Symbol   |                                                               |  |  |  |
| No  |          | stra                                                          |  |  |  |
|     |          | te                                                            |  |  |  |
| 1   | VDD      | Power supply ( +3.3V)                                         |  |  |  |
| 2,3 | IP,IN    | Current channel analog input, the maximum differential        |  |  |  |
|     |          | voltage of the pins is ±42mV (30mV rms)                       |  |  |  |
| 4   | VP       | Voltage signal input terminal, maximum differential           |  |  |  |
|     |          | voltage ±100mV (70mV rms)                                     |  |  |  |
| 5   | GND      | chip ground                                                   |  |  |  |
| 6   | CF1      | Power status output, which can be configured by the           |  |  |  |
|     |          | OT_FUNX register to output a variety of power information     |  |  |  |
| 7   | SEL      | UART/SPI Communication mode selection ( 0: UART 1:            |  |  |  |
|     |          | SPI), internal pull-down resistor,                            |  |  |  |
|     |          | Floating is O level (UART), and the pin is directly connected |  |  |  |
|     |          | to VDD to be high level (SPI)                                 |  |  |  |
| 8   | SCLK_BPS | SPI mode clock input, selectable baud rate in UART mode       |  |  |  |
| 9   | RX/SDI   | UART/SPI multiplexing pin, UART RX/SPI DIN, external pull-    |  |  |  |
|     |          | up is required in <b>UART mode</b>                            |  |  |  |
|     |          | resistance                                                    |  |  |  |
| 10  | TX/SDO   | UART/SPI multiplexed pin, UART TX/SPI DOUT, needs to be       |  |  |  |
|     |          | connected externally in UART mode                             |  |  |  |
|     |          | pull resistor                                                 |  |  |  |

# BL0942



Figure 3

#### Pin Description (TSSOP14L)

| pin    | symbol   | illu                                                           |  |  |  |  |
|--------|----------|----------------------------------------------------------------|--|--|--|--|
| number | ,        | stra                                                           |  |  |  |  |
|        |          | te                                                             |  |  |  |  |
| 1      | VDD      | Power supply (+3.3V)                                           |  |  |  |  |
| 2,3    | IP,IN    | Current channel analog input, the maximum differential voltage |  |  |  |  |
|        |          | of the pins at the default gain of 16 is ±42mV (30mV           |  |  |  |  |
|        |          | rms) ;                                                         |  |  |  |  |
| 4      | VP       | Voltage signal input terminal, maximum differential voltage    |  |  |  |  |
|        |          | ±100mV (70mV rms)                                              |  |  |  |  |
| 5      | GND      | chip ground                                                    |  |  |  |  |
| 6      | A1       | UART mode, it is used as the low address of the chip select    |  |  |  |  |
|        |          | function. Internal default dropdown.                           |  |  |  |  |
| 7      | A2_NCS   | UART mode, it is used as the high address of the chip select   |  |  |  |  |
|        |          | function. In SPI mode, as CS chip select control,              |  |  |  |  |
|        |          | Active low. Internal default dropdown.                         |  |  |  |  |
| 8      | CF2      | Power status output, which can be configured by the OT_FUNX    |  |  |  |  |
|        |          | register to output a variety of power information              |  |  |  |  |
| 9      | ZX       | The zero-crossing monitoring output pin can be configured by   |  |  |  |  |
|        |          | the OT_FUNX register to output a variety of electric energy    |  |  |  |  |
|        |          | information                                                    |  |  |  |  |
| 10     | CF1      | Power status output, which can be configured by the OT_FUNX    |  |  |  |  |
|        |          | register to output a variety of power information              |  |  |  |  |
| 11     | SEL      | UART/SPI Communication mode selection (0: UART 1: SPI),        |  |  |  |  |
|        |          | there is a pull-down resistor inside , and it is               |  |  |  |  |
|        |          | It is O level (UART), and the pin is directly connected to     |  |  |  |  |
|        |          | VDD, which is high level (SPI)                                 |  |  |  |  |
| 12     | SCLK_BPS | SPI mode clock input, selectable baud rate in UART mode        |  |  |  |  |
| 13     | RX/SDI   | UART/SPI multiplexing pin, UART RX/SPI DIN, external pull-up   |  |  |  |  |
|        |          | resistor is required in <b>UART mode</b>                       |  |  |  |  |



BL0942 內置时钟兔校准计量芯片

| 14 | TX/SDO | UART/SPI multiplexing pin, UART TX/SPI DOUT, external pull-up |
|----|--------|---------------------------------------------------------------|
|    |        | resistor is required in <b>UART mode</b>                      |





# 1.5 register list

|                      |                    |              |              | - cc:        |            |                                              |  |  |
|----------------------|--------------------|--------------|--------------|--------------|------------|----------------------------------------------|--|--|
| addr                 | name               | exter<br>nal | inter<br>nal | effi<br>cien | Defaults   | describe                                     |  |  |
| ess                  |                    | read /       | read /       |              |            |                                              |  |  |
|                      |                    | write        | write        | bit          |            |                                              |  |  |
|                      | Electric parameter |              |              |              |            |                                              |  |  |
| register (read only) |                    |              |              |              |            |                                              |  |  |
| 0x01                 | I_WAVE             | R            | W            | 20           | 0x00000    | Current waveform register, signed            |  |  |
| 0x02                 | V_WAVE             | R            | W            | 20           | 0x00000    | Voltage waveform register, signed            |  |  |
| 0x03                 | I_RMS              | R            | W            | twen         | 0x000000   | Current RMS register, unsigned               |  |  |
|                      |                    |              |              | ty           |            |                                              |  |  |
|                      |                    |              |              | four         |            |                                              |  |  |
| 0x04                 | V_RMS              | R            | W            | twen         | 0x000000   | Voltage rms register, unsigned               |  |  |
|                      |                    |              |              | ty<br>four   |            |                                              |  |  |
| 0x05                 | I FAST RMS         | R            | W            | twen         | 0x000000   | Current Fast RMS Register,                   |  |  |
|                      |                    |              |              | ty           |            | Unsigned                                     |  |  |
|                      |                    |              |              | four         |            | _                                            |  |  |
| 0x06                 | WATT               | R            | W            | twen         | 0x000000   | Active power register, signed                |  |  |
|                      |                    |              |              | ty           |            |                                              |  |  |
| 0,,07                | CE CNT             | D            | \A/          | four         | 0.,000000  | A - 4 :                                      |  |  |
| 0x07                 | CF_CNT             | R            | W            | twen<br>ty   | 0x000000   | Active energy pulse count register, unsigned |  |  |
|                      |                    |              |              | four         |            | register, unsigned                           |  |  |
| 0x08                 | FREQ               | R            | W            | 16           | 0x4E20     | LINE VOLTAGE FREQUENCY REGISTER              |  |  |
| 0x09                 | STATUS             | R            | W            | 10           | 0x000      | status register                              |  |  |
|                      | User operation     |              |              |              |            |                                              |  |  |
|                      |                    |              |              | regist       | er (read a | nd                                           |  |  |
|                      | T                  |              |              | 1            | write)     |                                              |  |  |
| 0x12                 | I_RMSOS            | R/W          | R            | 8            | 0x00       | Current RMS Small Signal                     |  |  |
| 0.44                 | \\\\\ CDEED        | D // 4/      |              |              | 0.00       | Correction Register                          |  |  |
| 0x14                 | WA_CREEP           | R/W          | R            | 8            | 0x0B       | Active power anti-passage register           |  |  |
| 0x15                 | I_FAST_RMS_        | R/W          | R            | 16           | 0xFFFF     | Current Fast RMS Threshold                   |  |  |
|                      | TH                 |              |              |              |            | Register                                     |  |  |
| 0x16                 | I_FAST_RMS_        | R/W          | R            | 3            | 0x1        | Current Fast RMS Refresh Period              |  |  |
| OXIO                 | CYC                | IT/ VV       | N            | 3            | OXI        | Register                                     |  |  |
| 0x17                 | FREQ_CYC           | R/W          | R            | 2            | 0x3        | Line Voltage Frequency Refresh               |  |  |
| 0/12/                |                    | .,, .,       |              | _            |            | Period Register                              |  |  |
| 0x18                 | OT_FUNX            | R/W          | R            | 6            | 0x24       | Output Configuration Register                |  |  |
| 0x19                 | MODE               | R/W          | R            | 10           | 0x87       | User Mode Select Register                    |  |  |
| 0x1A                 | GAIN_CR            | R/W          | R            | 2            | 0x2        | Current Channel Gain Control                 |  |  |
|                      |                    |              |              |              |            | Register                                     |  |  |
| 0x1C                 | SOFT_RESET         | R/W          | R            | twen         | 0x000000   | writing <b>Ox5A5A5A</b> , the user area      |  |  |



# BL0942 内置时钟兔校准计量芯片

|      |            |     |   | <u> </u>   |      |                                                                                                                                                                                   |
|------|------------|-----|---|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |            |     |   | ty<br>four |      | register is reset                                                                                                                                                                 |
| 0x1D | USR_WRPROT | R/W | R | 8          | 0x00 | User write-protect setting register.  After writing 0x55, use  The user operation register can be written; write other values, the user operation register area cannot be written |

Note: The data byte of the communication protocol is 24bit, and the high and invalid bits are filled with  $\mathbf{0}$ .



# 1.6 Special Register Description

User Mode Select Register

| 0x19    | MODE              |               | Operating M            |                            |  |
|---------|-------------------|---------------|------------------------|----------------------------|--|
|         |                   |               | Register               |                            |  |
| No.     | name              | default value | C                      | lescription                |  |
| [1:0]   | reserved          | b00           | reserved               |                            |  |
| [2]     | CF_EN             | b1            | Active Energy and      | <b>0</b> : off             |  |
| [-]     | 0                 | 21            | Impulse Switches       | 1: enable                  |  |
| [3]     | RMS UPDATE SEL    | b0            | When the rms           | 0: 400ms                   |  |
| [5]     | NIVIS_OF DATE_SEE | ьо            | register is            | 1: 800ms                   |  |
|         |                   |               | refreshed              |                            |  |
|         |                   |               | choose between         |                            |  |
| [4]     | FAST_RMS_SEL      | b00           |                        | waveform source            |  |
| [ [4]   | 17/31_1(17)3_322  | 500           | S                      | election:                  |  |
|         |                   |               |                        | orm after SINC;1:          |  |
|         |                   |               | Wavefo                 | orm after HPF              |  |
| [5]     | AC_FREQ_SEL       | b0            | AC frequency           | 0 : 50Hz                   |  |
| [-]     | 1 10              |               | selection              | 1: 60Hz                    |  |
| [6]     | CF_CNT_CLR_SEL    | b0            | CF count register      | <b>0</b> : off             |  |
| [O]     | CI_CIVI_CLIV_SLL  | bo            | is cleared after       | 1: enable                  |  |
|         |                   |               | read                   |                            |  |
|         |                   |               | zero enable bit        |                            |  |
| [7]     | CF_CNT_ADD_SEL    | b1            | <b>CF</b> pulse energy | O: algebraic and           |  |
| [/]     | CI_CIVI_ADD_SEE   | D1            | accumulation mode      | accumulate                 |  |
|         |                   |               | choose                 | 1: Absolute value          |  |
|         |                   |               |                        | accumulation               |  |
|         |                   |               |                        | The baud rate is           |  |
|         |                   |               |                        | determined by the          |  |
|         |                   |               | UART                   | 0x hardware pin            |  |
| [9:8]   | UART_RATE_SEL     | b00           | communica              | SCLK_BPS decision, connect |  |
|         |                   |               | tion baud              | 0 to select                |  |
|         |                   |               | rate                   | 4800bps, connect to 1      |  |
|         |                   |               | selection              | option                     |  |
|         |                   |               | Selection              | 9600bps                    |  |
|         |                   |               |                        | 10 19200bps                |  |
|         |                   |               |                        | 11 38400bps                |  |
| [23:10] | reserved          | b0            |                        | reserve                    |  |





#### Output Configuration Register

| 0x18   | OT_FUNX      | Output        |                                              |  |  |  |
|--------|--------------|---------------|----------------------------------------------|--|--|--|
|        |              | Configuration |                                              |  |  |  |
|        |              | Register      |                                              |  |  |  |
| No.    | name         | default value | description                                  |  |  |  |
|        |              |               | CF1 output                                   |  |  |  |
|        |              |               | selection bits:                              |  |  |  |
| [1:0]  | CF1_FUNX_SEL | b00           | b00: output active energy pulse              |  |  |  |
|        |              |               | b01: output overcurrent alarm                |  |  |  |
|        |              |               | b10: output voltage zero-crossing indication |  |  |  |
|        |              |               | b11:Output current zero-crossing indication  |  |  |  |
|        | CF2_FUNX_SEL |               | CF2 output                                   |  |  |  |
|        |              | b01           | selection bits:                              |  |  |  |
| [3:2]  |              |               | b00: output active energy pulse              |  |  |  |
|        |              |               | b01: output overcurrent alarm                |  |  |  |
|        |              |               | b10: output voltage zero-crossing indication |  |  |  |
|        |              |               | b11:Output current zero-crossing indication  |  |  |  |
|        |              |               | ZX output                                    |  |  |  |
|        |              |               | selection bit:                               |  |  |  |
| [5:4]  | ZX_FUNX_SEL  | b10           | b00: output active energy pulse              |  |  |  |
|        |              |               | b01: output overcurrent alarm                |  |  |  |
|        |              |               | b10: output voltage zero-crossing indication |  |  |  |
|        |              |               | b11:Output current zero-crossing indication  |  |  |  |
| [23:6] | reserved     | b0 reserve    |                                              |  |  |  |

#### status register

| 0x09    | STATUS     | working status<br>register                                                  |                                                                  |  |
|---------|------------|-----------------------------------------------------------------------------|------------------------------------------------------------------|--|
| No.     | name       | default value description                                                   |                                                                  |  |
| [0]     | CF_REVP_F  | b0 Active pulse CF energy reverse indication, set to 1 when negative energy |                                                                  |  |
| [1]     | CREEP_F    | b0                                                                          | 1 when the active power is less than the active anti-creep value |  |
| [7:2]   | reserved   | b0                                                                          | reserve                                                          |  |
| [8]     | I_ZX_LTH_F | b0                                                                          | Current zero-crossing output status indication                   |  |
| [9]     | V_ZX_LTH_F | b0                                                                          | Voltage zero-crossing output status indication                   |  |
| [23:10] | reserved   | b0                                                                          | reserve                                                          |  |

#### Current Channel Gain Control Register

| 0x1A | GAIN_CR | Current Channel Gain Control Register |
|------|---------|---------------------------------------|
|------|---------|---------------------------------------|





| No.     | name     | default value | description                                                                                    |
|---------|----------|---------------|------------------------------------------------------------------------------------------------|
| [1:0]   | GAIN_CR  | B10           | <pre>00: 1 times gain; 01: 4 times gain; 10: 16 times gain (default); 11: 24 times gain;</pre> |
| [23:10] | reserved | b0            | reserve                                                                                        |



# 1.7 Performance

#### 1.7.1 Electrical parameter performance

( VDD = 3.3V, GND = 0V, on-chip reference voltage source, built-in crystal oscillator, 25 °C, electric energy is measured through CF output)

| Measurement items                  | symbol | Measurement<br>conditions | the smalles t | typi<br>cal | maxi<br>mum | unit |
|------------------------------------|--------|---------------------------|---------------|-------------|-------------|------|
| Power supply VDD                   | VDD    |                           | 3.0           |             | 3.6         | V    |
| power consumption                  | lop    | VDD=3.3V                  |               | 3           |             | mA   |
| W                                  |        | 4000:1 input              |               |             |             |      |
| Measuring range                    |        | drive                     |               |             |             |      |
|                                    |        | state range               |               |             |             |      |
| Active enemy                       |        | 30A~100mA                 |               |             |             |      |
| Active energy measurement accuracy |        | input @                   |               | 0.2         |             | %    |
| (big signal)                       |        | 1mohm                     |               |             |             |      |
| (Dig Signal)                       |        | sampling                  |               |             |             |      |
|                                    |        | sample                    |               |             |             |      |
|                                    |        | resistance                |               |             |             |      |
| Active energy                      |        | 100mA~50mA                |               |             |             |      |
| measurement accuracy               |        | Enter @                   |               | 0.4         |             | %    |
| (small signal)                     |        | 1mohm                     |               |             |             |      |
| (Siliali Siglial)                  |        | Sampling                  |               |             |             |      |
|                                    |        | resistor                  |               |             |             |      |
| Active energy                      |        | 50mA~10mA                 |               |             |             |      |
| measurement accuracy               |        | output                    |               | 0.6         |             | %    |
| (tiny signal)                      |        | Into @                    |               |             |             |      |
| (till) Signal,                     |        | 1mohm                     |               |             |             |      |
|                                    |        | sampling                  |               |             |             |      |
|                                    |        | resistor                  |               |             |             |      |
| RMS measurement                    |        | 30A~100mA                 |               |             |             |      |
| accuracy                           |        | input @                   |               | 0.2         |             | %    |
| (big signal)                       |        | 1mohm                     |               |             |             |      |
| (big bighai)                       |        | sampling                  |               |             |             |      |
|                                    |        | sample                    |               |             |             |      |
|                                    |        | resistance                |               |             |             |      |
| RMS measurement                    |        | 100mA~50mA                |               |             |             |      |
| accuracy                           |        | Enter @                   |               | 2           |             | %    |
| (small signal)                     |        | 1mohm                     |               |             |             |      |
| (omail orginal)                    |        | Sampling                  |               |             |             |      |
|                                    |        | resistor                  |               |             |             |      |



| 置时钟免权<br>6 | 交准计量 | ************************************** |
|------------|------|----------------------------------------|
| 6          | 160  | %                                      |
|            | 160  |                                        |
|            | 160  |                                        |
|            | 100  | M                                      |
|            | 133  | M                                      |
| 570        |      | u                                      |
|            | 0.5  | %                                      |
|            | 0.5  | %                                      |
|            | 0.1  | %                                      |
|            | 0.1  | %                                      |
|            |      | 0.5                                    |



| Measurement items               | symbol | Measurement<br>conditions                  | the smalles t | typica<br>1 | maxi<br>mum | unit           |
|---------------------------------|--------|--------------------------------------------|---------------|-------------|-------------|----------------|
| Analog input level<br>(current) |        | Current<br>differential<br>input<br>(peak) |               |             | 42          | mV             |
| Analog input level<br>(voltage) |        | Voltage<br>differential<br>input<br>(peak) |               |             | 100         | mV             |
| Analog input<br>impedance       |        |                                            |               | 370         |             | k $\Omega_{-}$ |
| SEL pull-down<br>resistor       |        | SEL (pull<br>down)                         |               | 56.9        |             | kΩ _           |
| Analog input<br>bandwidth       |        | ( -3dB)                                    |               | 3.5         |             | kHz            |
| Internal Voltage<br>Reference   | Vref   |                                            |               | 1.218       |             | V              |
| logic input high                |        | VDD=3.3V $\pm$ 5%                          | 2.6           |             |             | V              |
| Logic input low                 |        | VDD=3.3V $\pm$ 5%                          |               |             | 0.8         | V              |
| logic output high               |        | VDD=3.3V $\pm$ 5% IOH=5mA                  | VDD-0.5       |             |             | V              |
| Logic output low level          |        | VDD=3.3V $\pm$ 5% IOL=5mA                  |               |             | 0.5         | V              |

# 1.7.2 limit range

(T = 25 ° C)

| project                                    | symbol                               | extremum       | unit         |
|--------------------------------------------|--------------------------------------|----------------|--------------|
| Power supply voltage VDD                   | VDD                                  | -0.3 ~ +4      | ٧            |
| Analog input voltage (relative to GND)     | IP, VP                               | -4 ~ +4        | V            |
| Digital Input Voltage<br>(relative to GND) | A1, A2_NCS, SEL, SCLK_BPS,<br>RX/SDI | -0.3 ~ VDD+0.3 | V            |
| Digital output voltage (relative to GND)   | CF1, CF2, ZX, TX/SDO                 | -0.3 ~ VDD+0.3 | V            |
| Operating temperature                      | Topr                                 | -40 ~ +85      | $^{\circ}$   |
| storage temperature                        | Tstr                                 | -55 ~ +150     | $^{\circ}$ C |





# 2 Functional description

BLO942 is mainly divided into two parts: analog signal processing and digital signal processing. The analog part mainly includes two-channel PGA, two-channel Sigma-Delta ADC, built-in clock (internal clock), power on/reset (Power on/reset), LDO and other related analog module, and the digital part is a digital signal processing module (DSP).

#### 2.1 Current and voltage transient waveform measurement



Figure 4

As shown in the figure above, the current and voltage pass through the analog module amplifier ( PGA ) and high-precision analog-to-digital conversion ( ADC ) respectively to obtain two 1-bit PDMs for the digital module, and the digital module passes through the down-sampling filter ( SINC3 ) , high-pass filter ( HPF ) , channel offset correction and other modules to obtain the required current waveform data and voltage waveform data (  $I\_WAVE$  ,  $V\_WAVE$  ) .

The collected load current and voltage waveform data are updated at a rate of 7.8k, each sampled data is a 20bit signed number, and stored in the waveform register (I\_WAVE, V\_WAVE) respectively, the SPI rate configuration is greater than 375Kbps, and one channel can be read continuously waveform value.

Note: The register is 24bit, if the number of digits is insufficient, high bits are filled with zeros.

| addres<br>s | name   | Signif<br>icant<br>bit | Defaults | describe         |
|-------------|--------|------------------------|----------|------------------|
| 0x01        | I_WAVE | 20                     | 0x00000  | Current waveform |
|             |        |                        |          | register, signed |
| 0x02        | V_WAVE | 20                     | 0x00000  | Voltage waveform |

Shanghai Belling Corp., Ltd.



BL0942

## 内置时钟免校准计量芯片

register, signed



#### 2.2 active power



Figure 5

| addres<br>s | name | Signif<br>icant<br>bit | Defaults | describe                         |
|-------------|------|------------------------|----------|----------------------------------|
| 0x06        | WATT | twenty<br>four         | 0x000000 | Active power register,<br>signed |

Active power calculation formula: WATT = 
$$\frac{3537*I(A)*V(V)*COS}{(\varphi)}$$

Among them, I(A), V(V) is the effective value (mV) of the channel pin input signal,  $\phi$  is the phase angle of the I(A) and V(V) AC signals, Vref is the built-in reference voltage, typical value 1.218V;

This register indicates whether the current active power is positive or negative, Bit[23] is the sign bit, Bit[23]=0, the current power is positive power, Bit[23]=1, the current power is negative power, complement code form.

## 2.3 Active power anti-creep

BL0942 has a patented power anti-submersion function, which ensures that the board-level noise power will not accumulate power when there is no current input.

The active anti-creep threshold register (WA\_CREEP), is an 8bit unsigned number, and the default is OBH. The corresponding relationship between this value and the active power register value is shown in the following formula. When the absolute value of the input active power signal is less than this value, the output active power is set to O. This can make the value output to the active power register be O in the case of no load, even if there is a small



### 内置时钟免校准计量芯片

noise signal, and the electric energy will not accumulate.

| addres<br>s | name     | Signif<br>icant<br>bit | Defaul<br>ts | describe                               |
|-------------|----------|------------------------|--------------|----------------------------------------|
| 0x14        | WA_CREEP | 8                      | 0x0B         | Active power anti-<br>passage register |

WA\_CREEP can be set according to the value of the power register WATT, and their corresponding relationship:

$$WA\_CREEP = WATT * \frac{256}{3125}$$

Note: When the current channel is in the anti-skid state, the current RMS value of this channel is not measured, and it is also cut to  $\mathbf{0}$ .



### 2.4 Energy Metering

BLO942 provides electric energy pulse metering, the active instantaneous power is integrated according to time, the active energy can be obtained, and the calibration pulse CF can be further output. The CF\_CNT register stores the number of output energy pulses CF, as shown in the figure below.



Figure 6

| addres<br>s | name   | Signif<br>icant<br>bit | Defaults | describe                               |
|-------------|--------|------------------------|----------|----------------------------------------|
| 0x07        | CF_CNT | twenty<br>four         | 0x000000 | Active energy pulse<br>count, unsigned |

consumption can be read directly from the active energy pulse counting register  $CF\_CNT$ , or the number of pulses can be directly counted from the CF1/CF2/ZX pin by I/O interrupt after configuring the  $OT\_FUNX$  register. When the cycle of CF is less than 160ms, is a pulse with a 50% duty cycle, and when it is greater than or equal to 160ms, the high-level fixed pulse width is 80ms.

| 0x19 | MODE            | Operating Mode                                   |                        |                   |  |
|------|-----------------|--------------------------------------------------|------------------------|-------------------|--|
|      |                 |                                                  | Register               | •                 |  |
| No.  | name            | default value                                    | c                      | lescription       |  |
| [2]  | CF_EN           | Ob1                                              | Nativa Francy and      | <b>0</b> : off    |  |
| [2]  | CF_EIV          | Ob1 Active Energy and Impulse Switches 1: enable |                        | 1: enable         |  |
| [6]  | CF CNT CLR SEL  | 0b0                                              | CF count register      | 0: off            |  |
| [6]  | CF_CIVI_CLK_3EL | 000                                              | is cleared after       | 1: enable         |  |
|      |                 |                                                  | read                   |                   |  |
|      |                 |                                                  | zero enable bit        |                   |  |
| [7]  | CF CNT ADD SEL  | 0b1                                              | <b>CF</b> pulse energy | O: algebraic and  |  |
| [7]  | CF_CIVI_ADD_3EL | 001                                              | accumulation mode      | accumulate        |  |
|      |                 |                                                  | choose                 | 1: Absolute value |  |
|      |                 |                                                  |                        | accumulation      |  |

CF\_EN is the main switch for energy pulse output. After it is turned off, CF\_CNT stops counting, and CF1/CF2/ZX pins stop outputting energy pulses for counting.

Shanghai Belling Corp., Ltd.

V1.05

23/31



### 内置时钟免校准计量芯片

The  $CF\_CNT\_CLR\_SEL$  register can be used to select whether the CF count register ( $CF\_CNT$ ) is cleared after reading. accessible

 $\label{lem:cf_cnt_add_selects} \textbf{CF\_CNT\_ADD\_SEL} \ selects \ the \ pulse \ energy \ accumulation \ mode.$ 

Note: The **CF\_CNT** register defaults to the energy pulse absolute value accumulation method.

each CF pulse 
$$t_{CF} = \frac{1638.4*256}{WATT}$$

Where WATT is the corresponding active power register value (WATT).



## 2.5 RMS value of current and voltage

The effective values of the current and voltage channels are shown in the figure below, after a square circuit (  $X^2$ ), a low-pass filter (  $LPF\_RMS$ ), a root-opening circuit ( ROOT), get the instantaneous value RMS\_t of the effective value, and then get the average value (I\_RMS and V\_RMS) of the two channels after averaging.



Figure 7

| addr<br>ess | name  | Signif<br>icant<br>bit | Defaults | describe                          |
|-------------|-------|------------------------|----------|-----------------------------------|
| 0x03        | I_RMS | twenty<br>four         | 0x000000 | Current RMS register,<br>unsigned |
| 0x04        | V_RMS | twenty<br>four         | 0x000000 | Voltage rms register,<br>unsigned |

| 0x19 | MODE           | Operating Mode<br>Register |                                          |                      |  |
|------|----------------|----------------------------|------------------------------------------|----------------------|--|
| No.  | name           | default<br>value           | description                              |                      |  |
| [3]  | RMS_UPDATE_SEL | 0b0                        | When the rms<br>register is<br>refreshed | 0: 400ms<br>1: 800ms |  |
|      |                |                            | time setting                             |                      |  |

Set MODE[3].RMS\_UPDAT\_SEL, you can choose the average refresh time of the effective value to be 400ms or 800ms, and the default is 400ms. When the channel is in the antisubmarine state, the effective value of the current channel is zero.



内置时钟免校准计量芯片

Current RMS conversion

 $formula: I_RMS =$ 

305978\**I*(*A*) Vref

Voltage RMS conversion

73989\*V(V)

formula: V\_RMS =

 $\mathit{Vref}$  is the reference voltage, the typical value is 1.218V.

Note: I(A) is the input signal ( mV ) between IP and IN pins, V(V) is the input signal (mV) of VP pin .



#### 2.6 overcurrent detection

BLO942 can quickly collect the effective value of the current to realize the function of over-current detection. After I\_WAVE\_F takes the absolute value, it accumulates the half-cycle or cycle time, stores it in the I\_FAST\_RMS register, compares it with the current fast RMS threshold register I\_FAST\_RMS\_TH, and outputs an over-current interrupt through the pin.



Figure 8

| addres<br>s | name          | Signif<br>icant<br>bit | Defaul<br>ts | describe                               |
|-------------|---------------|------------------------|--------------|----------------------------------------|
| 0x15        | I_FAST_RMS_TH | 16                     | 0xFFFF       | Current Fast RMS<br>Threshold Register |

Set the fast RMS threshold (that is, the overcurrent threshold) through the  $I\_FAST\_RMS\_TH$  fast RMS threshold register.

| addr<br>ess | name       | Signif<br>icant<br>bit | Defaults | describe                      |
|-------------|------------|------------------------|----------|-------------------------------|
| 0x05        | I_FAST_RMS | twenty<br>four         | 0x000000 | Current fast rms,<br>unsigned |

Compare Bit[23:8] of the I\_FAST\_RMS register with the overcurrent threshold I\_FAST\_RMS\_TH[15:0]. If it is greater than or equal to the set threshold, the overcurrent alarm output indicator pin CF1/CF2/ZX outputs a high level. CF1/CF2/ZX are set by OT\_FUNX output configuration register.



# BL0942 内置时钟免校准计量芯片

| addres<br>s | name           | Signific<br>ant bit | Defaults | describe           |                              |  |  |  |
|-------------|----------------|---------------------|----------|--------------------|------------------------------|--|--|--|
|             |                |                     |          | Current<br>Registe | Fast RMS Refresh Period<br>r |  |  |  |
|             |                |                     |          | 000                | <b>0.5</b> cycle             |  |  |  |
| 0x16        | I_FAST_RMS_CYC | 3                   | 0x1      | 001                | 1                            |  |  |  |
|             |                |                     |          |                    | cycle                        |  |  |  |
|             |                |                     |          | 010                | 2                            |  |  |  |
|             |                |                     |          |                    | cycle                        |  |  |  |
|             |                |                     |          |                    | S                            |  |  |  |
|             |                |                     |          | 011                | 4                            |  |  |  |
|             |                |                     |          |                    | cycle                        |  |  |  |
|             |                |                     |          |                    | S                            |  |  |  |
|             |                |                     |          | othe               | 8                            |  |  |  |
|             |                |                     |          | r                  | cycle                        |  |  |  |
|             |                |                     |          |                    | S                            |  |  |  |

through the I\_FAST\_RMS\_CYC fast effective value refresh cycle register. Among them, Zhou Bo is based on

The setting value of MODE[5] can be 50H or 60Hz. If you choose 50hz, the default is 1 cycle, that is, refresh every 20ms. For example, choose the fastest 0.5

When the cycle is accumulated, the error of the I\_FAST\_RMS register will be relatively large.

#### $I\_FAST\_RMS \approx I\_RMS * 0.363$

It should be noted that the algorithm of fast effective value and effective value is different. The fast effective value is only used for measurement judgment when the signal is large. Fast rms measurements will be inaccurate due to the inclusion of DC bias components at small signals. If it is desired to remove the DC bias component, set FAST\_RMS\_SEL(MODE[4])=1, I\_WAVE\_F selects the waveform after HPF.

| 0x19 | MODE         | Operating Mode<br>Register |                        |                                        |  |  |  |  |  |
|------|--------------|----------------------------|------------------------|----------------------------------------|--|--|--|--|--|
|      |              |                            | Regis                  |                                        |  |  |  |  |  |
| No.  | name         | default value              |                        | description                            |  |  |  |  |  |
| [4]  | FAST_RMS_SEL | 0b0                        | Fast                   | Fast RMS waveform source selection:    |  |  |  |  |  |
|      |              |                            |                        | veform after SINC;1: aveform after HPF |  |  |  |  |  |
| [5]  | AC_FREQ_SEL  | 0b0                        | AC frequency selection | 0: 50Hz<br>1: 60Hz                     |  |  |  |  |  |

Set AC frequency by MODE[5].

### 2.7 Zero-crossing detection

BLO942 provides voltage and current zero-crossing detection, and the zero-crossing signal can be output by the pin CF1/CF2/ZX. The pin output zero indicates the positive half cycle of the waveform, and the pin output 1 indicates the negative half cycle of the waveform. The time delay with the actual input signal is 570us.





Figure 11





| 0x18   | OT_FUNX      |               | Output                                       |
|--------|--------------|---------------|----------------------------------------------|
|        |              |               | Configuration                                |
|        |              |               | Register                                     |
| No.    | name         | default value | description                                  |
|        |              |               | CF1 output                                   |
|        |              |               | selection bits:                              |
| [1:0]  | CF1_FUNX_SEL | 0b00          | b00: output active energy pulse              |
|        |              |               | b01: output overcurrent alarm                |
|        |              |               | b10: output voltage zero-crossing indication |
|        |              |               | b11:Output current zero-crossing indication  |
|        |              |               | CF2 output selection bits:                   |
|        |              |               | b00: output active energy pulse              |
| [3:2]  | CF2_FUNX_SEL | 0b01          | b01:Output over-                             |
|        |              |               | current alarm b10:                           |
|        |              |               | Output voltage zero-                         |
|        |              |               | crossing indication                          |
|        |              |               | b11:Output current zero-crossing indication  |
|        |              |               | ZX output selection bit:                     |
|        |              |               | b00: output active energy pulse              |
| [5:4]  | ZX_FUNX_SEL  | 0b10          | b01:Output over-                             |
|        |              |               | current alarm <b>b10</b> :                   |
|        |              |               | Output voltage zero-                         |
|        |              |               | crossing indication                          |
|        |              |               | b11:Output current                           |
|        |              |               | zero-crossing                                |
|        |              |               | indication                                   |
| [23:6] | reserved     | 0b0           | reserve                                      |

Configure the output pins through  $OT_FUNX$  (the SSOP10L package only has CF1).

| 0x19 | STATUS     |               | working                              | status                                                |  |  |  |
|------|------------|---------------|--------------------------------------|-------------------------------------------------------|--|--|--|
|      |            |               | regis                                | ster                                                  |  |  |  |
| No.  | name       | default value |                                      | description                                           |  |  |  |
| [8]  | I_ZX_LTH_F | 0b0           | Current zero-<br>crossing            | O: Current zero crossing is above threshold           |  |  |  |
|      |            |               | output state<br>status<br>indication | 1: current zero crossing is lower than the threshold  |  |  |  |
| [9]  | V_ZX_LTH_F | 0b0           | Voltage zero-<br>crossing            | O: Voltage zero crossing is higher than the threshold |  |  |  |
|      |            |               | output state                         | 1: Voltage zero crossing is                           |  |  |  |
|      |            |               | status                               | lower than the threshold                              |  |  |  |
|      |            |               | indication                           |                                                       |  |  |  |



If the voltage or current RMS value is too low, the zero-crossing detection output signal is unstable.

When the voltage effective value  $V_RMSHigh\ 5$  bit it equal to  $0V_ZX_LTH_F_If$  it is 1, it means that the effective value of the voltage is too low, less than 1/3 2 of the full scale, and the zero-crossing indicator of the voltage is turned off and remains at 0.

RMS current  $I_RMS_high 6bit equal 0, I_ZX_LTH_F for 1$ , it means that the effective value of the current is too low, less than the full scale 1/64, the current zero-crossing indicator is turned off and remains at 0.



### 2.8 Line voltage frequency detection

BL0942 has a line voltage frequency detection function, which is refreshed every several set cycles (FREQ\_CYC), and what is detected is a full-wave voltage waveform.

| addres<br>s | name     | Signif<br>icant<br>bit | Defaults |    | describe                                  |
|-------------|----------|------------------------|----------|----|-------------------------------------------|
| 0x08        | FREQ     | 16                     | 0x4e20   | I  | ine voltage register, unsigned            |
|             |          |                        |          |    | ne Voltage Refresh Time Setting<br>gister |
| 0x17        | FREQ CYC | 2                      | 0x3      | 00 | 2 cycles refresh                          |
|             |          |                        |          | 01 | 4 cycles refresh                          |
|             |          |                        |          | 10 | 8 cycle refresh                           |
|             |          |                        |          | 11 | <b>16</b> cycle refresh                   |

The resolution of line voltage measurement is 2us/LSB (500KHz clock ), which is equivalent to 0.01% at 50Hz line frequency or 0.012% at 60Hz line frequency. The conversion relationship between the line voltage register (FREQ) and the actual line voltage frequency:

$$f_{\text{test}} = \frac{2 * f_s}{FREQ}$$

Among them, fs=500KHz in default mode; for 50Hz mains network, the measured value of FREQ is 20000 (decimal), for 60Hz

The mains network, the measured value of FREQ is 16667 (decimal).

In addition, when the voltage RMS value is lower than the zero-crossing judgment threshold, the line voltage frequency detection is turned off.



# 3 Communication Interface

BL0942 provides two communication interfaces, SPI and UART, which are multiplexed. The register data is sent in 3 bytes (24bit). For the register data less than 3 bytes, the unused bits are filled with 0, and 3 bytes are sent.

#### 3.1 **SPI**

- via pin SEL option, with the UART Multiplexing, SEL=1
- work in slave mode
- Half-duplex communication, the communication rate can be configured, the maximum communication rate is 900Khz
- 8-bit data transfer, MSB First, LSB is behind
- Fixed a clock polarity / phase (CPOL=0, CPHA=1)
- Three-wire or four-wire communication, when A2\_NCS fixed connection 0 When, it is equivalent to three-wire communication, when A2\_NCS When controlled by the host, it is equivalent to four-wire communication.

#### 3.1.1 Operating mode

The master device works in Mode1: CPOL=0, CPHA=1, that is, in the idle state, SCLK is at low level, and the data is sent on the first edge, that is, the transition of SCLK from low level to high level, so the data Sampling is on the falling edge and data transmission is on the rising edge.



Figure 12



#### 3.1.2 frame structure

In the communication mode, first send 8bit identification byte (0x58) or (0xA8), (0x58) is the identification byte of read operation, (0xA8) is the identification byte of write operation, and then send the register address byte to decide to access the register address (see BL0942 Register List). The figure below shows the data transfer sequence for read and write operations, respectively. After one frame of data transmission is completed, BL0942 re-enters the communication mode. The number of SCLK pulses required for each read / write operation is 48 bits.

There are two frame structures, which are described as follows:

1) Write operation frame

| L | Write CMD Register Address Data_H |   |   |   |   |   |   |   | Da     | ıta_l  | L      |        |        |        |        |        | Ch     | ecks   | um     |        |        |        |        |        |                    |   |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
|---|-----------------------------------|---|---|---|---|---|---|---|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------------------|---|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
|   | 1                                 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | A<br>7 | A<br>6 | A<br>5 | A<br>4 | A<br>3 | A<br>2 | A<br>1 | A<br>0 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | $\langle\!\langle$ | 7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 |

Among them, the checksum byte CHECKSUM is (( OxA8 + ADDR + Data\_H + Data\_M + Data\_L) &

OxFF) and then reversed bit by bit. 2) Read operation frame



Among them, the checksum byte CHECKSUM= (( 0x58 + ADDR + Data\_H + Data\_M + Data\_L) & 0xFF) is reversed bit by bit. Note: The data is a fixed 3 bytes (the high byte is in front, the low byte is in the back, if the data valid byte is less than 3 bytes, the invalid bit is filled with 0)

### 3.1.3 Write Operation Timing

The serial write sequence is performed as follows. The frame identification byte {OxA8} Shanghai Belling Corp., Ltd. V1.05 35/31





#### 内置时钟免校准计量芯片

indicates that the data communication operation is writing data. ADDR is the address of the register that needs to write data. The MCU will prepare the data bits that need to be written into the BLO942 before the falling edge of SCLK, and start shifting in the register data at the falling edge of the clock of SCLK. All remaining bits of the register data are also shifted left on this falling edge of SCLK (Figure 13).





Figure 13

#### **3.1.4** Read Operation Timing

During the data read operation of BLO942, at the rising edge of SCLK, BLO942 outputs the corresponding data bit to the SDO logic output pin, and the SDO value remains unchanged during the next SCLK is 1, that is, in the next On the falling edge, an external device can sample the SDO value. When performing data read operation, MCU must first send a read command frame.



Figure 14

When BLO942 is in the communication mode, the frame identification byte {Ox58} indicates that the data communication operation is read data. Then the following byte ADDR is the address of the target register to be read. After receiving the register address, BLO942 begins to shift out the data in the register on the rising edge of SCLK (Figure 14). All remaining bits of the register data are shifted out on subsequent SCLK rising edges. Therefore, on the falling edge, the external device can sample the output data of the SPI. Once the read operation is complete, the serial interface re—enters communication mode. At this time, the SDO output enters a high—impedance state on the falling edge of the last SCLK signal.

#### 3.1.5 SPI Interface fault tolerance mechanism

The soft reset function of the SPI interface can reset the SPI interface independently by sending 6 bytes of OxFF through the SPI interface.



#### **3.2 UART**

- via pin SEL option, with the SPI Multiplexing, SEL=0
- work in slave mode
- Half-duplex communication, the baud rate can be configured as 4800bps, 9600bps,
   19200bps, 38400bps by software and hardware
- 8-bit Data transfer, no parity, stop bit 1
- Support packet reading
- TSSOP14L The package can support device chip select function, the hardware chip select address pins are [A2\_NCS, A1], optional device 0~3. Can support 4 Sheet BL0942 hang on UART Data communication on the bus, only occupying the MCU A UART of interface.

#### **3.2.1** Baud rate configuration

Use mode register UART\_RATE\_SEL ( MODE[9:8]) and pin SCLK\_BPS for baud rate configuration.

| 0x19  | MODE          |               | Operating Mode      |          |                           |  |  |  |  |  |  |
|-------|---------------|---------------|---------------------|----------|---------------------------|--|--|--|--|--|--|
|       |               |               | Register            |          |                           |  |  |  |  |  |  |
| No.   | name          | default value |                     | descript | tion                      |  |  |  |  |  |  |
|       |               |               |                     | 00       | SCLK_BPS pin = 0: 4800bps |  |  |  |  |  |  |
|       |               |               |                     | 00       | SCLK_BPS pin = 1:9600bps  |  |  |  |  |  |  |
| [9:8] | UART_RATE_SEL | 0b00          | UART communication  | 01       | Same as <b>00</b>         |  |  |  |  |  |  |
|       |               |               | baud rate selection | 10       | 19200bps                  |  |  |  |  |  |  |
|       |               |               |                     | 11       | 38400bps                  |  |  |  |  |  |  |

The RATE\_SEL reset value is 0x0 every time the chip is powered on , and the baud rate is determined according to the pin SCLK\_BPS at this time.

### 3.2.2 format per byte



Take the baud rate =4800bps as an example:

Start bit low level duration t1=208us

Valid data bit time lasts t2=208\*8=1664us

Stop bit high level duration t3=208us



#### 3.2.3 write timing

The host UART write data sequence is shown in the figure below. The host first sends the command byte {1,0,1,0,1,0,A2,A1}, and then sends the register byte (ADDR) that needs to be written into the data, and then Send data bytes in sequence (low byte first, high byte later, if the data valid byte is less than 3 bytes, the invalid bit is filled with 0), and finally the checksum byte.



 $\{1,0,1,0,1,0,A2,A1\}$  are frame identification bytes for write operation. Suppose  $\{A2,A1\}=10$ , the device address is 2, and the frame identification byte is 0xAA. ADDR is the internal register address of BL0942 corresponding to the write operation.

CHECKSUM bytes are ( $\{1,0,1,0,1,0,A2,A1\}+ADDR+DATA[7:0]+DATA[15:8]+DATA[23:16]$ ) & 0xFF negated.

### 3.2.4 read timing

The host UART read data sequence is shown in the figure below, the host first sends the command byte {0,1,0,1,1,0,A2,A1}, and then sends the register address byte (ADDR) to be read, and then BLO942 sends the data bytes in sequence (the low byte comes first, the high byte follows, if the data valid byte is less than 3 bytes, the invalid bit is filled with 0), and finally the checksum byte.



 $\{0,1,0,1,1,0,A2,A1\}$  is the frame identification byte of the read operation, assuming that Shanghai Belling Corp., Ltd. V1.05 40/31



#### 内置时钟免校准计量芯片

 $\{A2,A1\}=10$ , the device address is 2, and the frame identification byte is 0x5A.

ADDR is the internal register address of BL0942 corresponding to the read operation;

CHECKSUM bytes are ( {0,1,0,1,1,0,A2,A1}+ADDR+DATA[7:0]+DATA[15:8]+DATA[23:16] ) & OxFF negated.

Note: The device address of SSOP10L package is 0, that is, {A2,A1}=00.





#### Timing description 3.2.5

|    | illustrate                                                                                                     | Min | type | Max | unit |
|----|----------------------------------------------------------------------------------------------------------------|-----|------|-----|------|
| t1 | Interval time between MCU sending bytes                                                                        | 0   |      | 20  | М    |
| t2 | During the read operation, the MCU sends the register address to the end of the BL0942 sending byte  Intervals |     | 150  |     | u    |
| t3 | Interframe time                                                                                                | 0.5 |      |     | u    |
| t4 | Interval time between bytes sent by BL0942                                                                     |     | 0    |     | u    |



# 3.2.6 packet sending mode

Through the command "{0,1,0,1,1,0,A2,A1}+0xAA", BL0942 will return a full electric parameter data packet. A total of 22 packets were returned bytes, when using 4800bps, it takes about

48ms. Full electric parameter

package

| format:    | 发送字节顺序 | 内容                |
|------------|--------|-------------------|
| HEAD       | 0      | 0x55              |
|            | 1      | I_RMS[7:0]        |
| I_RMS      | 2      | I_RMS[15:8]       |
|            | 3      | I_RMS[23:16]      |
|            | 4      | V_RMS[7:0]        |
| V_RMS      | 5      | V_RMS[15:8]       |
|            | 6      | V_RMS[23:16]      |
|            | 7      | I_FAST_RMS[7:0]   |
| I_FAST_RMS | 8      | I_FAST_RMS[15:8]  |
|            | 9      | I_FAST_RMS[23:16] |
|            | 10     | WATT[7:0]         |
| WATT       | 11     | WATT[15:8]        |
|            | 12     | WATT[23:16]       |
|            | 13     | CF_CNT[7:0]       |
| CF_CNT     | 14     | CF_CNT [15:8]     |
|            | 15     | CF_CNT [23:16]    |
|            | 16     | FREQ [7:0]        |
| FREQ       | 17     | FREQ [15:8]       |
|            | 18     | 0x00              |
|            | 19     | STATUS [7:0]      |
| STATUS     | 20     | 0x00              |
|            | 21     | 0x00              |
| CHECKSUM   | 22     |                   |





#### 3.2.7 UART Interface Protection Mechanism

- Frame timeout reset, if the byte-to-byte interval time exceeds 20ms, the UART Interface reset.
- Manual reset, UART received more than 32 consecutive "0", UART Interface reset.
- Frame identification byte or checksum If the byte is wrong, the frame data is discarded.

Note: In multi-chip communication in **UART** mode, each time a frame is sent, wait for a frame timeout or send a manual reset before sending the next frame.

## 4 order information

BL0942-X X=SSOP10L: SSOP10L package

X=TSSOP14L: TSSOP14L package

# 5 silk screen information



TSSOP14L



SSOP10L

4th to 8th letters or numbers of the "SSSSS" card number (LOTNO.)

<sup>&</sup>quot;YY" represents the last two digits of the packaging year

<sup>&</sup>quot; WW" stands for package week, 01-52 weeks

<sup>&</sup>quot; ZZ" stands for packaging factory

<sup>&</sup>quot;#" stands for space





# 6 encapsulation

Moisture sensitivity level MSL 3 Warranty period of two years Packing method SSOP10L taping packaging Min. packing 3000









SECTION B-B

| SYMBOL. | M    | ILLIME | TER   |
|---------|------|--------|-------|
| SYMBOL  | MIN  | NOM    | MAX   |
| Α       | _    | -      | 1.75  |
| A1      | 0.10 | -      | 0.225 |
| A2      | 1.30 | 1.40   | 1.50  |
| A3      | 0.60 | 0.65   | 0.70  |
| b       | 0.39 | -      | 0.47  |
| bl      | 0.38 | 0.41   | 0.44  |
| c       | 0.20 | -      | 0.24  |
| cl      | 0.19 | 0.20   | 0.21  |
| D       | 4.80 | 4.90   | 5.00  |
| Е       | 5.80 | 6.00   | 6.20  |
| E1      | 3.80 | 3.90   | 4.00  |
| e       |      | 1.00BS | С     |
| h       | 0.25 | -      | 0.50  |
| L       | 0.50 | -      | 0.80  |
| LI      | 1    | .05REI | 7     |
| θ       | 0    | _      | 8°    |

| 7 | ITEM | W              | A0    | В0    | D              | D1             | Е    | F     | K1    | КО    | P0   | P2   | P         | T     |
|---|------|----------------|-------|-------|----------------|----------------|------|-------|-------|-------|------|------|-----------|-------|
|   | DIM  | 12.0           | 6.55  | 5.40  | 1.5            | 1.5            | 1.75 | 5. 50 | 1.85  | 2.0   | 4.0  | 2.0  | 8.0       | 0.30  |
|   | TOLE | +0. 3<br>-0. 3 | ±0.10 | ±0.10 | +0, 1<br>-0, 0 | +0, 1<br>-0, 0 | ±0.1 | ±0.10 | ±0.05 | ±0.10 | ±0.1 | ±0.1 | $\pm 0.1$ | ±0.05 |





Moisture sensitivity level MSL 3 Warranty period of two years Packing method TSSOP14L taping packing Minimum packing 3000





| SYMBOL | MILLIMETER    |      |      |
|--------|---------------|------|------|
| SIMBOL | MIN           | NOM  | MAX  |
| A      | 3 <del></del> | -    | 1.20 |
| A1     | 0.05          | _    | 0.15 |
| A2     | 0.90          | 1.00 | 1.05 |
| A3     | 0.39          | 0.44 | 0.49 |
| b      | 0.20          | _    | 0.28 |
| b1     | 0.19          | 0.22 | 0.25 |
| c      | 0.13          | _    | 0.17 |
| c1     | 0.12          | 0.13 | 0.14 |
| D      | 4.90          | 5.00 | 5.10 |
| E1     | 4.30          | 4.40 | 4.50 |
| E      | 6.20          | 6.40 | 6.60 |
| e      | 0.65BSC       |      |      |
| L      | 0.45          | 0.60 | 0.75 |
| L1     | 1.00BSC       |      |      |
| θ      | 0             |      | 8°   |





共同尺寸

| 外观   | 尺寸(mm)        |
|------|---------------|
| Е    | $1.75\pm0.1$  |
| F    | $5.5\pm0.1$   |
| P2   | $2.0\pm0.05$  |
| D    | 1. 5 0 1      |
| D1   | 1. 5 0 1      |
| P0   | $4.0\pm0.1$   |
| R    | 0. 5TYP       |
| 10P0 | $40.0\pm0.20$ |

口袋尺寸

| W  | $12.0\pm0.1$  |
|----|---------------|
| Р  | $8.0\pm0.1$   |
| AO | $6.8 \pm 0.1$ |
| В0 | $5.4\pm0.1$   |
| KO | $1.3\pm0.1$   |
| t  | $0.3\pm 0.05$ |
| K1 | $1.7\pm0.1$   |
| A1 | $3.8 \pm 0.2$ |
| A2 | $4.4\pm0.2$   |
| θ  | 3° TYP        |
|    |               |