## **Common MIPS instructions**

Notes: *op, funct, rd, rs, rt, imm, address, shamt* refer to fields in the instruction format **PC** is assumed to point to the next instruction, **Mem** is the byte addressed main memory

| Assembly Instruction         | Instr<br>Format | op<br>op/funct | Meaning                                                                            | Comments                                            |  |
|------------------------------|-----------------|----------------|------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| add <i>\$rd, \$rs, \$rt</i>  | R               | 0/32           | \$rd = \$rs + \$rt\$ Add contents of two registers                                 |                                                     |  |
| sub <i>\$rd, \$rs, \$rt</i>  | R               | 0/34           | \$rd = \$rs - \$rt Subtract contents of two registers                              |                                                     |  |
| addi <i>\$rt, \$rs, imm</i>  | I               | 8              | \$rt = \$rs + imm                                                                  | Add signed constant                                 |  |
| addu <i>\$rd, \$rs, \$rt</i> | R               | 0/33           | \$rd = \$rs + \$rt Unsigned, no overflow                                           |                                                     |  |
| subu <i>\$rd, \$rs, \$rt</i> | R               | 0/35           | \$rd = \$rs - \$rt                                                                 | Unsigned, no overflow                               |  |
| addiu <i>\$rt, \$rs, imm</i> | I               | 9              | \$rt = \$rs + imm                                                                  | Unsigned, no overflow                               |  |
| mfc0 <i>\$rt, \$rd</i>       | R               | 16             | <i>\$rt = \$rd</i>                                                                 | rd = coprocessor register (e.g. epc, cause, status) |  |
| mult <i>\$rs, \$rt</i>       | R               | 0/24           | Hi, Lo = \$rs * \$rt                                                               | 64 bit signed product in Hi and Lo                  |  |
| multu <i>\$rs, \$rt</i>      | R               | 0/25           | Hi, Lo = \$rs * \$rt                                                               | 64 bit unsigned product in Hi and Lo                |  |
| div <i>\$rs, \$rt</i>        | R               | 0/26           | Lo = \$rs / \$rt, Hi = \$rs mo                                                     | od <i>\$rt</i>                                      |  |
| divu <i>\$rs, \$rt</i>       | R               | 0/27           | Lo = \$rs / \$rt, Hi = \$rs mo                                                     | od <i>\$rt</i> (unsigned)                           |  |
| mfhi <i>\$rd</i>             | R               | 0/16           | <i>\$rd =</i> Hi                                                                   | Get value of Hi                                     |  |
| mflo <i>\$rd</i>             | R               | 0/18           | <i>\$rd</i> = Lo                                                                   | Get value of Lo                                     |  |
| and <i>\$rd, \$rs, \$rt</i>  | R               | 0/36           | \$rd = \$rs & \$rt                                                                 | Logical AND                                         |  |
| or <i>\$rd, \$rs, \$rt</i>   | R               | 0/37           | \$rd = \$rs   \$rt                                                                 | Logical OR                                          |  |
| andi <i>\$rt, \$rs, imm</i>  | I               | 12             | \$rt = \$rs & imm                                                                  | Logical AND, unsigned constant                      |  |
| ori <i>\$rt, \$rs, imm</i>   | I               | 13             | \$rt = \$rs   imm                                                                  | Logical OR, unsigned constant                       |  |
| sll <i>\$rd, \$rs, shamt</i> | R               | 0/0            | \$rd = \$rs << shamt                                                               | Shift left logical (shift in zeros)                 |  |
| srl <i>\$rd, \$rs, shamt</i> | R               | 0/2            | \$rd = \$rs >> shamt Shift right logical (shift in zeros)                          |                                                     |  |
| lw \$rt, imm(\$rs)           | I               | 35             | \$rt = Mem[\$rs + imm] Load word from memory                                       |                                                     |  |
| sw \$rt, imm(\$rs)           | I               | 43             | Mem[\$rs + imm] = \$rt                                                             | Store word in memory                                |  |
| lbu \$rt, imm(\$rs)          | I               | 37             | \$rt = Mem[\$rs + imm]\$ Load a single byte, set bits 8-31 of $$rt$$ to zero       |                                                     |  |
| sb \$rt, imm(\$rs)           | I               | 41             | Mem[\$rs + imm] = \$rt                                                             | Store byte (bits 0-7 of \$rt) in memory             |  |
| lui <i>\$rt, imm</i>         | I               | 15             | $$rt = imm * 2^{16}$ Load constant in bits 16-31 of register $$rt$$                |                                                     |  |
| beq \$rs, \$rt, imm          | I               | 4              | if(srs==srt) PC = PC + inf                                                         | nm (PC always points to next instruction)           |  |
| bne <i>\$rs, \$rt, imm</i>   | I               | 5              | if $(\$rs! = \$rt)$ PC = PC + imm (PC always points to next instruction)           |                                                     |  |
| slt <i>\$rd, \$rs, \$rt</i>  | R               | 0/42           | if (\$rs<\$rt) \$rd = 1; else \$rd = 0                                             |                                                     |  |
| slti <i>\$rt, \$rs, imm</i>  | I               | 10             | if (\$rs <imm) \$rt="0&lt;/td" else=""></imm)>                                     |                                                     |  |
| sltu <i>\$rd, \$rs, \$rt</i> | R               | 0/43           | if $(\$rs < \$rt) \$rd = 1$ ; else $\$rd = 0$ (unsigned numbers)                   |                                                     |  |
| sltiu <i>\$rt, \$rs, imm</i> | I               | 11             | if $(\$rs < \$rt) \$rd = 1$ ; else $\$rd = 0$ (unsigned numbers)                   |                                                     |  |
| j <i>destination</i>         | J               | 2              | PC = address*4 Jump to destination, address = destination/4                        |                                                     |  |
| jal <i>destination</i>       | J               | 3              | \$ra = PC; PC = address*4 (Jump and link, address = destination/4)                 |                                                     |  |
| jr <i>\$rs</i>               | R               | 0/8            | PC = \$rs                                                                          | Jump to address stored in register \$rs             |  |
| beqz \$rs, label             | Pseudo          |                | If(\$rs==0) then goto label See also: bnez, bgez, bgtz, blez, bltz                 |                                                     |  |
| bge \$rs, \$rt, label        | Pseudo          |                | If(\$rs≥\$rt) then goto label See also: bgt, ble, blt (add u for unsigned,eg bgeu) |                                                     |  |
| la \$rd, label               | Pseudo          |                | \$rd = label Assign the address of the label to register \$rd                      |                                                     |  |

## **MIPS Instruction formats**

| Format | Bits 31-26 | Bits 25-21 | Bits 20-16 | Bits 15-11 | Bits 10-6 | Bits 5-0 |
|--------|------------|------------|------------|------------|-----------|----------|
| R      | ор         | rs         | rt         | rd         | shamt     | funct    |
| I      | ор         | rs         | rt         | imm        |           |          |
| J      | ор         | address    |            |            |           |          |

## MIPS registers

| register                                     |              | usage                                                                                              |     | caller- | callee- |  |
|----------------------------------------------|--------------|----------------------------------------------------------------------------------------------------|-----|---------|---------|--|
| -name                                        | -nr          | sa                                                                                                 |     | ⁄ed     |         |  |
| \$zero                                       | 0            | stores the value 0, <b>do not write to it!</b> yes -                                               |     | 1       | -       |  |
| \$at                                         | 1            | reserved for assembler                                                                             | no  | 1       | -       |  |
| \$v0 - \$v1                                  | 2 - 3        | stores function results, more than 2 results → stack yes                                           |     | Х       | -       |  |
| \$a0 - \$a3                                  | 4 - 7        | function arguments, if more than 4 arguments are needed → stack                                    | yes | X       | -       |  |
| \$t0 - \$t9                                  | 8 -15, 24-25 | temporary variables                                                                                | yes | Х       | -       |  |
| \$s0 - \$s7                                  | 16 - 23      | long-living variables                                                                              | yes | -       | Х       |  |
| \$k0 - \$k1                                  | 26 - 27      | reserved for kernel                                                                                | no  | -       | -       |  |
| \$gp                                         | 28           | points to middle of a 64K block in the data segm.                                                  | no  | -       | -       |  |
| \$sp                                         | 29           | stack pointer (top of stack)                                                                       | yes | -       | -       |  |
| \$fp                                         | 30           | frame pointer (beginning of current frame)                                                         | yes | -       | X       |  |
| \$ra                                         | 31           | return address                                                                                     | yes | -       | Х       |  |
| internal, not directly accessible, registers |              |                                                                                                    |     |         |         |  |
| Hi, Lo                                       |              | stores the result of mult/div operations (use <i>mflo</i> , <i>mfhi</i> to access these registers) |     |         |         |  |
| PC                                           |              | contains the address of the next instruction to be fetched                                         |     |         |         |  |
| status                                       |              | register 12 in coprocessor 0, stores interrupt mask and enable bits (use <i>mfc0</i> )             |     |         |         |  |
| cause                                        |              | register 13 in coprocessor 0, stores exception type and pending interrupt bits (use <i>mfc0</i> )  |     |         |         |  |
| ерс                                          |              | register 14 in coprocessor 0, stores address of instruction causing exception (use <i>mfc0</i> )   |     |         |         |  |

| operating system functions |              |                                               |                                                |  |  |
|----------------------------|--------------|-----------------------------------------------|------------------------------------------------|--|--|
| function                   | code in \$v0 | arguments                                     | result                                         |  |  |
| print_int                  | 1            | \$a0                                          |                                                |  |  |
| print_float                | 2            | \$f12                                         |                                                |  |  |
| print_double               | 3            | \$f12/13                                      |                                                |  |  |
| print_string               | 4            | \$a0 contains the start address of the string |                                                |  |  |
| read_int                   | 5            |                                               | \$v0                                           |  |  |
| read_float                 | 6            |                                               | \$f0                                           |  |  |
| read_double                | 7            |                                               | \$f0/1                                         |  |  |
|                            |              | \$a0 contains the destination address of the  |                                                |  |  |
| read_string                | 8            | string, \$a1 ist maximum length               | string starting at \$a0                        |  |  |
| sbrk                       | 9            | \$a0 contains needed size                     | \$v0 contains start address of the memory area |  |  |
| exit                       | 10           |                                               |                                                |  |  |

## **MIPS Assembler Syntax**

|                               | v                                         |                                                                                                                                                                                                                                      |
|-------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | .data                                     | # This is a comment<br># Store following data in the data segment                                                                                                                                                                    |
| items:                        |                                           | # This is a label connected to the next address in the # current segment                                                                                                                                                             |
|                               | .word 1, 2                                | # Stores the values 1 and 2 in next two words                                                                                                                                                                                        |
| servus:<br>hello:             | .ascii "servus!!"<br>.asciiz "hello"      | # Stores a not terminated string in memory<br># Stores '\0' terminated string in memory (hello+ \0')<br># Note that printing the label <i>servus</i> will give you                                                                   |
| .text<br>.globl main<br>main: | la \$t0, servus<br>addi \$t0, \$zero, 'a' | # the text "servus!!hello"  # Store following instructions in the text segment  # the label main is the entry point of our program  # An instruction connected to a label (e.g. for loops)  # assigns the ascii value of 'a' to \$t0 |