# 2015 EE214A Design Project

Kankanala, Usha ukankana@stanford.edu SUID:06091239 Lenius, Samuel lenius@stanford.com SUID:06091240

December 4, 2015

| Specfications | Given Spec            | Achieved Spec           |
|---------------|-----------------------|-------------------------|
| Gain          | $30 \mathrm{k}\Omega$ | $34.7 \mathrm{k}\Omega$ |
| Bandwidth     | 90MHz                 | 93MHz                   |
| Power         | $2.0 \mathrm{mW}$     | $1.0 \mathrm{mW}$       |
| FOM           | 1350                  | 3043                    |

| Area Breakdown | % Core Area | Area (um)              |
|----------------|-------------|------------------------|
| Core Area      | 100%        | $112 \mu \mathrm{m}^2$ |
| VNMOS-bias     | 19.6%       | $22\mu\mathrm{m}^2$    |
| VPMOS-bias     | 10.7%       | $12\mu\mathrm{m}^2$    |
| Bias Generator | 73.1%       | $82\mu\mathrm{m}^2$    |

## 1 Design Outline

Our approach to this design was to first develop sizing ratios of the transistors and their DC relationships to Vx, Vy, Vz and Vo. We developed the equations necessary to 'program' those voltages and to develop what their reasonable ranges are. Here are some graphs that show the relationships between the output common mode voltage and Vz, and then Vz to Vy given our sizing decisions. We developed a MATLAB program to quickly estimate critical parameters for a given design, to allow easy investigation of parametric variation.



These graphs give rise to a process to choose exactly the value of those voltages based on the size of the transistors. Here, given the common mode output spec, choosing a size for MN10, and estimating the MN10 backgate gives the needed value of Vz. Given a size ratio for MN7 to MP8 gives the needed value of Vy, knowing Vz. Given the size ratio for MP4 to MN6 and knowing the value of Vy gives the gives the necessary ratio of R3 to R4 to program the value of Vy.



Similarly for Vx, given a goal for MP4 gm (from our chosen distribution of stage gain) we can solve for the ratio of R1 to R2 to program the value of Vx. Since we have set the K value of MN1 and MP3 equal, the voltage at Vx is selected purely by the ratio of R1 and R2.



Once the math was developed to decouple the selection of stage gain to the DC biasing selection, the focus was on gain/speed. First we distributed the desired gain for each stage, then choose the vov level to drive the transistors based on the gm/Id plots, and then sized the transistors to minimize tau for adjacent stages.

The gain budget was based on the X stage having the most gain, since it's easy to get there, getting the balance of gain from the Y stage and then setting the Z stage to cancel out the gain loss of the output CD stage. Thus total gain simplifies to X \* Y = 30k.

By making plots of the sum of tau for adjacent stages vs critical transistor sizing we were able to minimize total tau for the design, with the given gain budget.

## 2 Design Schematic





## 3 Calculation of Key Design Parameters

#### Choice of L

- All devices used in current source have a minimum length of  $2\mu m$ .
- All other devices in the amplifier have minimum length of  $1\mu$ m. Minimum length is used as  $f_t$  is inversely proportional to L.
- All devices in bias generator circuit have length  $>=2\mu m$ .

#### Bias Generator circuit

- Constant gm reference based design is used as bias circuit to reduce mismatch errors.
- Transconductance of bias device (mn300) depends only on R2 and m ( m is the ratio of MN300/MN400). Therefore gm can be set precisely.
- Start-up circuit is used to force the circuit to the desired operating point.

#### Approximations for hand calculations

For simpler hand calculations, following approximations are used.

- 1. Cdb = Csb = 0.35Cgs
- 2.  $Cgs = (\frac{2}{3})WLCox + Cov'W$
- 3. Cqd = Cov'W
- 4. qmb = 0.2qm

#### Stage4

• As per the spec, common mode output voltage (vout) has to be within -0.15v to 0.15v. Since the body is connected to vss, MN10 experiences back gate effect and the threshold voltage is given by:

$$Vt = Vt_0 + \gamma(\sqrt{2\phi f} + V_{sb} - \sqrt{2}\phi f$$

$$Vt_0 = 0.5V, \gamma = 0.6, 2\phi f = 0.8$$
(1)

• Stage 4 is a source follower which has a gain given by

$$A4 = \frac{gm_{10}}{gm_{10} + gmb_{10} + (\frac{1}{R_L})} \tag{2}$$

- Gain of stage4 (A4) <1 due to back gate effect and the output load.
- To achieve gain closer to 1 (0.6 0.7), it is important to size and bias MN10 such that  $(gm_{10} + gmb_{10}) >> (1/R_L)$ .
- Transconductance of and drain current of  $MN_{10}$  is given by

$$gm_{10} = \mu nCox(\frac{W}{L})vov_{10} \tag{3}$$

$$Id_{10} = 0.5\mu n Cox(\frac{W_{10}}{L_{10}})vov_{10}^{2}(1 + \lambda(Vdd - Vout))$$
(4)

•  $MN_9$  (bias device for source follower) is sized such that  $Id_{10} + I_{R_L} = Id_9$  and the common mode output voltage does not fall out of range. This device is chosen to be of smaller size to reduce loading on Vout node.

$$\tau_{OUTPUT} = (R_L || \frac{1}{1.2gm_{10}})(C_L + Csb_{10} + Cgd_9 + Cdb_9)$$
 (5)

• Cgs10 is assumed to be very small due to boot-strapping.

#### Stage 3

• Loading at node Vy increases with the increase in gain of stage 3 due to the miller effect. Hence gain of stage3 is kept low and is fixed at sqrt(2) to compensate for the gain lost in stage 4. Gain of stage3 (CS amplifier with diode connected load):

$$|A3| = \frac{gm7}{gm8} = \frac{Vov8}{Vov7} = \frac{Vdd - Vz - abs(Vtp)}{Vy - Vss - Vtn} = \sqrt{2}$$

$$(6)$$

- Choice of Vz from above (stage4) determines Vy.
- Minimum device sizes (W= $2\mu$ m, L= $1\mu$ m) are used for both MN7 and MP8 to reduce loading on Vy and Vz.

$$Id_7 = Id_8 = 0.5\mu n Cox(\frac{W_7}{L_7})vov_7^2(1 + \lambda(Vz - Vss))$$
(7)

$$\tau_Z = \left(\frac{1}{gm_8}\right)\left(Cgs_8 + Cdb_8 + Cgd_{10} + Cgd_7\left(1 + \frac{1}{|A3|}\right) + Cdb_7\right) \tag{8}$$

#### Stage 2

• Vy from stage Z above determines the required ratio of R3 and R4.

$$\left(\frac{R4}{R3}\right) = \frac{Vss}{Vy} - 1\tag{9}$$

• Gain of stage Y (Cascode amplifier) is set to 3.

$$|A2| = gm4(R3||R4) \tag{10}$$

•  $Vov_4$  and  $W_4$  are optimized to reduce  $\tau_X$ .



• MN6 is sized such that current through MN6 is same as the current through MP4 and MP5.

$$Id4 = Id5 = Id6 = 0.5\mu p Cox(\frac{W4}{L4})(Vdd - Vx - abs(Vtp))^{2}(1 + \lambda(Vdd - Vw))$$
(11)

• Current through R3 and R4

$$I_{R3} + I_{R4} = Vss/(R3 + R4) (12)$$

$$\tau_Y = (R3||R4)(Cgs_7 + Cgd_7(1+|A3|) + Cgd_6 + Cdb_6 + Cgd_5 + Cdb_5)$$
(13)

#### Stage 1

•  $Vov_4$  from stage 2 sets  $V_X$  which in turn sets the ratio of R1 and R2.

$$Vov_4 = Vdd - Vx - |Vtp| \tag{14}$$

$$\left(\frac{R1}{R2}\right) = \frac{Vdd}{Vx} - 1\tag{15}$$

• Gain of stage 1 (Common gate amplifier) is set to 10000.

$$|A1| = (R1||R2) \tag{16}$$

- MN1 and MP3 are sized such that Id1 = Id3.
- MN2 is sized to reduce  $\tau_{IIN}$  node.  $\tau_{IIN}$  is inversely proportional to  $gm_2$ .

$$\tau_{IIN} = (\frac{1}{qm2})(Cin + Cgd_1 + Cdb_1 + Cgs_2 + Csb_2)$$
(17)

$$\tau_X = (R1||R2)(Cgd_2 + Cdb_2 + Cgd_3 + Cdb_3 + Cgs_4 + Cgd_4)$$
(18)



• Current through MN1, MN2 and MP3

$$Id_{1,2,3} = 0.5\mu p Cox(\frac{W_3}{L_3})(Vdd - VbiasP - |Vtp|)^2(1 + \lambda(Vdd - Vx))$$
(19)

• Current through R1 and R2

$$I_{R1} + I_{R2} = Vdd/(R1 + R2) (20)$$

### Vovn, Vovp

• Vovn and Vovp are chosen to achieve a reasonable balance between gain, Tau total and Power, and our choice was educated by the gm/Id technology plots.

#### **Total Design Performance**

$$|A_{TOTAL}| = A1 * A2 * A3 * A4 (21)$$

$$\tau_{TOTAL} = \tau_{IIN} + \tau_X + \tau_Y + \tau_Z + \tau_{OUTPUT} \tag{22}$$

$$Power = (Vdd - Vss)(Id_1 + Id_4 + Id_7 + Id_{10}) + (\frac{Vdd^2}{R1 + R2}) + (\frac{Vss^2}{R3 + R4})$$
 (23)

| Bias Generator                          | Hand calc                | Spice                    | %Error       | Reason for error                                  |
|-----------------------------------------|--------------------------|--------------------------|--------------|---------------------------------------------------|
| $V_{BiasN}$                             | -1.300V                  | -1.279V                  | -1.6%        | Startup circuit bias                              |
| $V_{BiasP}$                             | 1.300V                   | 1.319V                   | 1.5%         | Startup circuit bias                              |
|                                         |                          |                          |              | -                                                 |
| Stage1                                  | Hand calc                | Spice                    | %Error       | Reason for error                                  |
| $Id_1$                                  | $18.3\mu\mathrm{A}$      | $20.9\mu\mathrm{A}$      | 14.2%        | Bias generator error                              |
| Vx                                      | 1.300V                   | 1.275V                   | -1.9%        |                                                   |
| $A_X$                                   | $10 \mathrm{k}\Omega$    | $9.86 \mathrm{k}\Omega$  | -1.4%        | Finite $MN_1$ and $MP_3$ output resistance        |
| $gm_2$                                  | $210\mu\mathrm{S}$       | $268\mu\mathrm{S}$       | 27.6%        | Bias generator error                              |
| $	au_{IN}$                              | 1.11ns                   |                          |              |                                                   |
| $	au_X$                                 | 420ps                    |                          |              |                                                   |
|                                         |                          |                          |              |                                                   |
| Stage2                                  | Hand calc                | Spice                    | %Error       | Reason for error                                  |
| $Id_4$                                  | $36.75 \mu A$            | $43.5\mu\mathrm{A}$      | 18.4%        |                                                   |
| $V_W$                                   | 1.496V                   | 1.450V                   | -3.2%        |                                                   |
| $V_Y$                                   | -1.550V                  | -1.418V                  | -8.5%        | Imbalance between $MP_4$ and $MN_6$ current       |
| $gm_4$                                  | $105\mu\mathrm{S}$       | $120\mu\mathrm{S}$       | 14.3%        | Error in $V_Y$                                    |
| $A_Y$                                   | -3.0                     | -3.25                    | 8.3%         | Error estimating $gm_4$                           |
| $	au_Y$                                 | $306 \mathrm{ps}$        |                          |              |                                                   |
|                                         |                          |                          |              |                                                   |
| Stage3                                  | Hand calc                | Spice                    | %Error       | Reason for error                                  |
| $Id_7$                                  | $10.25 \mu A$            | $22.9 \mu A$             | 123%         | Error in $V_Y$ plus finite output resistance      |
| $V_Z$                                   | 1.364                    | 1.102V                   | -19.2%       | Error in $V_Y$                                    |
| $gm_7$                                  | $45\mu S$                | $79\mu S$                | 75.5%        | Error in $Id_7$                                   |
| $gm_8$                                  | $31.2\mu S$              | $51\mu S$                | 63.5%        | Error in $Id_7$                                   |
| $A_Z$                                   | 1.414                    | 1.440                    | 1.8%         | The benefit of ratiometric design                 |
| $	au_Z$                                 | 1.92ns                   |                          |              | Error in estimating $gm_8$                        |
| C4 4                                    | TT 1 1                   | G :                      | 04 E         | D. C                                              |
| Stage4                                  | Hand calc                | Spice                    | %Error       | Reason for error                                  |
| $Id_{10}$                               | $2.96 \mu A$             | $30.43 \mu A$            | 928%         | $MN_{10}$ 's large width is a big error amplifier |
| $V_{OUT}$                               | 0.299                    | -0.117V                  | -139%        |                                                   |
| $Vt_{10}$                               | 0.999                    | 1.034V                   | 3.5%<br>258% |                                                   |
| $gm_{10}$                               | $91.1\mu S$              | $327\mu S$               | 323%         |                                                   |
| $gmb_{10}$                              | $13.0 \mu S$ $0.71$      | $55.1\mu S = 0.75$       | 5.6%         |                                                   |
| $A_{OUT}$                               | 1.63ns                   | 0.70                     | 0.070        | Error in actimating am                            |
| $\frac{\tau_{OUT}}{\text{Total Power}}$ |                          | 1.065mW                  | 84%          | Error in estimating $gm_{10}$                     |
|                                         | 578μW                    | 1.065mW                  |              | Not accounting for bias gen                       |
| Total Gain                              | $30.04 \mathrm{k}\Omega$ | $34.66 \mathrm{k}\Omega$ | 15.5%        | Error in estimating gm                            |

## 4 Simulated Bode Plots





## 5 Simulated Transient Response



### 6 Comments and Conclusion

- Resistors contribute to a large part of the overall gain. From manufacturability perspective, passive components are not friendly and also occupy more area on the chip.
- The output source follower stage is very sensitive to biasing due to back gate effect. Small variations on Vz can drive the output to fall out of desired common mode voltage or drive MN10 into cutoff region and lose all the gain from previous stages.
- Any variations in supply voltage causes variation in Vov of MN7 directly (as the device is biased through R3 & R4) causing Vz to vary and thereby impacting the biasing of MN10 and gain.
- Common source stage with diode connected load attributes to miller cap loading effect on cascade stage. This is limiting the gain of common source stage to smaller values.
- Since the output is single ended, it is susceptible to noise. Differential configuration will be better.

## 7 Appendix I

```
* Design Problem, ee114/214A-2015
 Team Member 1 Name: Usha Kankanala
* Team Member 2 Name: Samuel Lenius
* Please fill in the specification achieved by your circuit
 before you submit the netlist
********************
  sunetids of team members:
    ukankana@stanford.edu:
                              06091239
    lenius@stanford.edu:
                              06091240
  The specification that this script achieves are:
 Power
                 1.06 {\rm mW}
                           <= 2.00 \text{ mW}
                                             Meets Spec
* Gain
                 34.6 \,\mathrm{kOhm} >=
                                30.0 kOhm
                                             Meets Spec
* BandWidth
                 93.0 MHz
                           >= 90.0 \text{ MHz}
                                             Meets Spec
* FOM
                 3043
                           >= 1350
                                             Meets Spec
******************
* Including the model file
.include /usr/class/ee114/hspice/ee114 hspice.sp
* Defining Top level circuit parameters
. param p Cin = 220 f
. param p CL = 250 \,\mathrm{f}
. param p RL = 20 \,\mathrm{k}
* Defining the supply voltages
vdd
        n vdd
                 0
                          2.5
                          -2.5
        \mathbf{n} \quad \mathbf{vss}
                 0
VSS
*Defining the input current source
** For ac simulation uncomment the following 2 lines **
Iin
        n iin
                                  100n
                         ac
         n iin
*Iin
                                   1
** For transient simulation uncomment the following 2 lines **
        n iin
                  0
                       \sin (0 \ 0.5u \ 1e6)
*Iin
* Defining Input capacitance
                      'p_Cin'
Cin
       n iin
                0
* Defining the load
RL
        n vout
                          'p RL'
                 0
\operatorname{CL}
        n vout
                          'p CL'
                0
*** Your Trans-impedance Amplifier here ***
                         \mathbf{S}
                                  b
                                           n/pmos114
                                                                     1
                 g
*** Vx/Iin = V(n x) / Iin, use "n x" as the node label for Vx ***
        n iin
                 n_bias_n n_vss
                                    n_{vss} = 114 = 3.0 u = 1.0 u
MN1
                 0
                            n iin
                                   n vss
                                           nmos114 w=28.0u l=1.0u
MN2
        n x
                                           pmos114 w=6.0u l=2.0u
MP3
        n_x
                           n vdd n vdd
                 n bias p
```

```
R1
         n vdd
                 n_x
                            19200
R2
         n x
                 0
                            20800
*** Vy/Vx = V(n_y) / V(n_x), use "n_y" as the node label for Vy ***
MP4
                                            pmos114 w=6.0u l=1.0u
        n w
                 n_x
                            n \quad vdd
                                    n vdd
                                            pmos114 w=6.0u l=1.0u
MP5
         n y
                 0
                            n w
                                    n vdd
                                            nmos114 w=3.0u l=2.0u
MN6
        n_y
                 n bias n
                            n\quad vss
                                    n - vss
R3
        n_y
                            168100
                 n_vss
                            34400
R4
        n y
*** Vz/Vy = V(n z) / V(n y), use "n z" as the node label for Vz ***
MN7
                            n vss
                                    n vss
                                            nmos114 w=2.0u l=1.0u
         n z
                 n y
                                            pmos114 w=2.0u l=1.0u
MP8
         n z
                 \mathbf{n} \cdot \mathbf{z}
                            n \quad vdd
                                    n vdd
*** Vout/Vz = V(n \ vout) / V(n \ z), use "n vout" as the node label for Vout ***
                                            nmos114 w=5.0u l=2.0u
         n vout
                 n bias n n vss n vss
MN9
                                            nmos114 w=28.0u l=1.0u
MN10
         n vdd
                            n vout n vss
                 n \quad z \\
*** Your Bias Circuitry goes here ***
         n bias n n bias p n vdd n vdd pmos114 w=4u
MP100
                                                          l=2u
MP200
         n bias p n bias p n vdd n vdd
                                          pmos114 w=4u
                                                          l=2u
        n_bias_n n_bias_n n_vss n_vss
                                          nmos114 w=2u
MN300
                                                          l=2u
         n bias p n bias n n biasr2
                                        n_{-} vss
                                               nmos114 w=4u l=2u
MN400
R200
         n_biasr2 n_vss
                          16.7 \,\mathrm{k}
MP800
         n bias<br/>n9 n bias n n vdd n vdd pmos
114 w=2u
                                                         l=9u
MN700
         n bias<br/>n9 n bias n n vss n vss nmos
114 w=5u
                                                         l=2u
         n bias p n biasn9 n vss n vss nmos114 w=4u
MN900
                                                         l=2u
*** defining the analysis ***
option post brief nomod
** For ac simulation uncomment the following line **
.ac dec 1k 100 1g
. measure ac gainmax vout max vdb(n vout)
measure ac f3db vout when vdb(n vout) = 'gainmax vout - 3'
. measure ac gainmax_vx max vdb(n_x)
measure ac f3db vx when vdb(n x) = 'gainmax vx - 3'
. measure ac gainmax vy max vdb(n y)
measure ac f3db vy when vdb(n y) = 'gainmax vy - 3'
.measure ac gainmax_vz max vdb(n_z)
measure ac f3db vz when vdb(n z) = 'gainmax vz - 3'
** For transient simulation uncomment the following line **
*.tran 0.01u 4u
. end
```

11