| EE 315 Fall 2017 |             |           |      |       |      |     |      |     |     |    |
|------------------|-------------|-----------|------|-------|------|-----|------|-----|-----|----|
| 1) a) F          | Constant    | elat inte |      |       |      |     |      |     |     |    |
| b) T             | Land of the |           |      |       |      |     |      |     |     |    |
| c) F             |             |           |      |       |      |     |      |     |     |    |
| 2) Code Trype    | Code        | Base 10   |      | <br>A | 15   | Ren | se.  | ,   |     |    |
| a) Bing Miz Ri   |             |           |      | <br>0 | .531 | 25  | 0.50 | 0.5 | 781 | 25 |
| b) Bing Mid Tre  |             |           |      |       |      | 75- |      |     |     |    |
| al Gray Miz- R:  |             |           |      |       |      | -   |      |     |     |    |
| 5 bits , 1V a    |             |           | b.'t |       |      |     |      |     |     |    |

:34

## Homework 1 Problem 3

## Samuel Lenius

- 1)(a) [1]
- (b) 8 bit resolution, 28Gs/s, 280mW
- (c) 16nm FIN-FET, 2.8mm<sup>2</sup>
- (d) 32x interleaved SAR converters, used for implementing 56Gbps serial links over legacy 28Gbps backplanes.
- (e) 17.86 Hours
- 2)(a) [2]
- (b) 5 bit resolution, 500Ms/s, 1.62mW
- (c) 55nm CMOS, Area not stated
- (d) Digital Slope using Strongarm Comparator, Ultra wideband wireless communications
- (e) 128.6 Days
- 3)(a) [3]
- (b) 10 bit resolution, 1.5Gs/s, 6.92mW
- (c) 14nm CMOS FIN-FET, 0.0016mm<sup>2</sup>
- (d) SAR architecture, application not specified
- (e) 722.5 Hours

## REFERENCES

- [1] Y. Frans, J. Shin, L. Zhou, P. Upadhyaya, J. Im, V. Kireev, M. Elzeftawi, H. Hedayati, T. Pham, S. Asuncion, C. Borrelli, G. Zhang, H. Zhang, and K. Chang, "A 56-gb/s pam4 wireline transceiver using a 32-way timeinterleaved sar adc in 16-nm finfet," *IEEE Journal of Solid-State Circuits*, vol. 52, no. 4, pp. 1101–1110, April 2017.
- [2] Y. Shu, F. Mei, Y. Yu, and J. Wu, "A 5-bit 500-ms/s asynchronous digital slope adc with two comparators," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. PP, no. 99, pp. 1–1, 2017.
- [3] L. Kull, D. Luu, C. Menolfi, M. Braendli, P. A. Francese, T. Morf, M. Kossel, H. Yueksel, A. Cevrero, I. Ozkaya, and T. Toifl, "28.5 a 10b 1.5gs/s pipelined-sar adc with background second-stage commonmode regulation and offset calibration in 14nm cmos finfet," in 2017 IEEE International Solid-State Circuits Conference (ISSCC), Feb 2017, pp. 474–475.

4) a) solB atknuction

plot notell, slide 31



Joe 80 log 10 ( 05R)

OSR= 10 = 4.216

Js= 4.216 Ms/s



error = & - Vranp



And = 1 ft (ellor) 2

// bt

/

$$= \frac{1}{4x} \cdot \frac{FS^{2}}{4x^{2} \cdot 16^{3}} \cdot \frac{1}{3} \cdot \frac{$$

$$0 + \int_{x}^{t_{x}} \left( u_{x} + \frac{t_{x}}{t_{x}} \right)^{2} dt = \frac{1}{4 + \frac{3}{3}} + \frac{1}{3} + \frac{1}{3} = \frac{1}{12}$$

$$t_{x} = \frac{t_{x}}{t_{x}}$$

- 6) a) See next
  - b) sine were deviction.
  - 6) Sec 2 = 1,302e-3

deviction 2 0.820°

- d) See next
- e) At low resolutions, the deviction diverges significantly.

I suspect this is die to the nonuniform distribtion

of voltage values of the size wave





