### EEL-4713 Computer Architecture Designing a Single Cycle Datapath

EEL-4713 - Ann Gordon-Ross

## **Big Picture**

° The five classic components of a computer



° Today's topic: design of a single cycle processor

### **Outline**

- ° Introduction
- ° The steps of designing a processor
- ° Datapath and timing for register-register operations
- ° Datapath for logical operations with immediates
- ° Datapath for load and store operations
- ° Datapath for branch and jump operations

EEL-4713 - Ann Gordon-Ross

The Big Picture: The Performance Perspective

° Performance of a machine is determined by:

- Instruction count
- Clock cycle time
- Clock cycles per instruction
  - CPI will discuss later



- $^{\circ}$  Processor design determines:
  - Clock cycle time
  - Clock cycles per instruction
- ° Single cycle processor:
  - Advantage: One clock cycle per instruction
  - Disadvantage: long cycle time

## How to Design a Processor: step-by-step

- ° 1. Analyze instruction set => datapath requirements
  - The meaning of each instruction is given by the register transfers
  - The datapath must include storage element for ISA registers
    - And possibly more
  - The datapath must support each register transfer
- ° 2. Select set of datapath components and establish clocking methodology
- ° 3. Assemble datapath meeting the requirements
- ° 4. Analyze implementation of each instruction to determine setting of control points that effects the register transfer.
- ° 5. Assemble the control logic

EEL-4713 - Ann Gordon-Ross

# \*Step 1a: The MIPS "lite" subset for today

6 bits

6 bits

26

° ADD and SUB

· addU rd, rs, rt

• subU rd. rs. rt

° OR Immediate:

· ori rt, rs, imm16

° LOAD and STORE Word

· Iw rt, rs, imm16

· sw rt, rs, imm16

° BRANCH:

beg rs, rt, imm16

op rs rt immediate 5 bits 5 bits 6 bits 16 bits 0 26 21 16 op rs rt immediate 6 bits 5 bits 5 bits 16 bits

16

16

rd

5 bits

shamt

5 bits

16 bits

funct

6 bits

0

0

rt

5 bits

rs

5 bits

5 bits

21

26 rs rt immediate op

5 bits

MIPS ISA: instruction formats

° All MIPS instructions are 32 bits long. There are 3 instruction formats:



- The different fields are:
  - op: operation of the instruction
  - rs, rt, rd: the source(s) and destination register specifiers
  - · shamt: shift amount
  - funct: selects the variant of the operation in the "op" field
  - address / immediate: address offset or immediate value
  - · target address: target address of the jump instruction

EEL-4713 - Ann Gordon-Ross

## **Logical Register Transfers**

# ° RTL gives the meaning of the instructions

# ° All start by fetching the instruction

op | rs | rt | rd | shamt | funct = MEM[ PC ] op | rs | rt | Imm16 = MEM[PC]

inst **Register Transfers ADDU**  $R[rd] \leftarrow R[rs] + R[rt];$ 

SUBU  $R[rd] \leftarrow R[rs] - R[rt];$  $PC \leftarrow PC + 4$ ORi  $R[rt] \leftarrow R[rs] + zero ext(Imm16);$  $PC \leftarrow PC + 4$ LOAD  $R[rt] \leftarrow MEM[R[rs] + sign ext(Imm16)]; PC \leftarrow PC + 4$  $MEM[R[rs] + sign ext(Imm16)] \leftarrow R[rt]; PC \leftarrow PC + 4$ STORE

 $PC \leftarrow PC + 4$ 

BEO if (R[rs] == R[rt]) then

 $PC \leftarrow PC + sign ext(Imm16)$ 

else  $PC \leftarrow PC + 4$ EEL-4713 - Ann Go

## **Logical Register Transfers**

## ° RTL gives the meaning of the instructions

# ° All start by fetching the instruction

| inst                                         | Register Transfers                               |                |  |  |  |  |
|----------------------------------------------|--------------------------------------------------|----------------|--|--|--|--|
| ADDU                                         | $R[rd] \leftarrow R[rs] + R[rt];$                | PC <- PC + 4   |  |  |  |  |
| SUBU                                         | $R[rd] \leftarrow R[rs] - R[rt];$                | PC <- PC + 4   |  |  |  |  |
| ORi                                          | $R[rt] \leftarrow R[rs] + zero_ext(Imm16);$      | PC <- PC + 4   |  |  |  |  |
| LOAD                                         | $R[rt] \leftarrow MEM[R[rs] + sign_ext(Imm16)];$ | PC <- PC + 4   |  |  |  |  |
| STORE                                        | MEM[ R[rs] + sign_ext(Imm16) ] <- R[rt]          | ; PC <- PC + 4 |  |  |  |  |
| BEQ                                          | if $(R[rs] == R[rt])$ then                       |                |  |  |  |  |
|                                              | PC <- PC + sign_ext(Imm16)]    00                |                |  |  |  |  |
| else PC <- PC + 4 EEL-4713 - Ann Gordon-Ross |                                                  |                |  |  |  |  |

# **Step 2: Components of the Datapath**

### ° Combinational Elements

## ° Storage Elements

Clocking methodology

## **Step 1: Requirements of the Instruction Set**

- ° Memory
  - instruction & data
- ° Registers (32 x 32)
  - read RS
  - read RT
  - Write RT or RD
- ° PC
- ° Extender
- ° Add and Sub register or extended immediate
- ° Add 4 or extended immediate to PC

EEL-4713 - Ann Gordon-Ross

# **Combinational Logic Elements (Basic Building Blocks)**







### Storage Element: Register (Basic Building Block)

### ° Register

- · Similar to the D Flip Flop except
  - N-bit input and output
  - Write Enable input
- Write Enable:
  - negated (0) (not asserted): Data Out will not change
  - asserted (1): Data Out will become Data In on the next triggering clock edge

EEL-4713 - Ann Gordon-Ross

## **Storage Element: Idealized Memory**

° Memory (idealized)

One input bus: Data In

• One output bus: Data Out

Write Enable

Data In

**Data Out** 

° Memory word is selected by:

- Address selects the word to put on Data Out
- Write Enable = 1 -> address selects the memory word to be written via the Data In bus
- ° Clock input (CLK)
  - $\bullet \ \, \text{The CLK input is a factor ONLY during write operation}$
  - Read operations behave as a combinational logic block (i.e., reads are not clocked):
    - Address valid => Data Out valid after "access time."

### Storage Element: Register File

° Register File consists of 32 registers:

 Two 32-bit output busses: busA and busB

One 32-bit input bus: busW



- ° Register is selected by:
  - Ra (number) selects the register to put on busA (data)
  - Rb (number) selects the register to put on busB (data)
  - Rw (number) selects the register to be written via busW (data) when Write Enable is 1
- ° Clock input (CLK)
  - The CLK input is a factor ONLY during write operation
  - Read operations behave as a combinational logic block (i.e., reads are not clocked):
    - RA or RB valid => busA or busB valid after "access time."

EEL-4713 - Ann Gordon-Ross

### **Clocking Methodology**



- ° All storage elements are clocked by the same clock edge
- ° Cycle Time = Hold + Longest Delay Path + Setup + Clock Skew

## Step 3

- ° Register Transfer Requirements -> Datapath Assembly
- ° Instruction Fetch
- ° Read Operands and Execute Operation

EEL-4713 - Ann Gordon-Ross

# **Next Address Logic - No Branching**



### 3a: Overview of the Instruction Fetch Unit

° The common RTL operations

• Fetch the Instruction: mem[PC]

• Update the program counter:

- Sequential Code: PC <- PC + 4

- Branch and Jump: PC <- "something else"



EEL-4713 - Ann Gordon-Ross

### **RTL: The ADD Instruction**

| 31 | 26     | 21     | 16     | 11     | 6      | 0      |
|----|--------|--------|--------|--------|--------|--------|
|    | ор     | rs     | rt     | rd     | shamt  | funct  |
|    | 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |

° add rd, rs, rt

op | rs | rt | rd | shamt | funct <- mem[PC]</li>

Fetch the instruction from memory

• R[rd] <- R[rs] + R[rt] The actual operation

• PC <- PC + 4 Calculate the next instruction's address

### **RTL: The Subtract Instruction**

| 31     | 26 21 |      | 21 16 11 |        | 6      | 0      |
|--------|-------|------|----------|--------|--------|--------|
| op     | r     | ·s   | rt       | rd     | shamt  | funct  |
| 6 bits | 5     | bits | 5 bits   | 5 bits | 5 bits | 6 bits |

° sub rd, rs, rt

op | rs | rt | rd | shamt | funct <- mem[PC]</li>
 Fetch the instruction from memory

• R[rd] <- R[rs] - R[rt] The actual operation

• PC <- PC + 4 Calculate the next instruction's address

EEL-4713 - Ann Gordon-Ross

### **Register-Register Timing**



EEL-4713 - Ann Gordon-Ross

#### 3b: Add & Subtract

° R[rd] <- R[rs] op R[rt]

Example: addU rd, rs, rt

- · Ra, Rb, and Rw come from instruction's rs, rt, and rd fields
- ALUctr and RegWr: control logic after decoding the instruction



EEL-4713 - Ann Gordon-Ross

#### **RTL: The OR Immediate Instruction**

| 31 | 26     | 21     | 16     | 0         |
|----|--------|--------|--------|-----------|
|    | ор     | rs     | rt     | immediate |
|    | 6 hits | 5 hits | 5 hits | 16 bits   |

° ori rt, rs, imm16

op | rs | rt | Imm16 <- mem[PC]</li>

Fetch the instruction from memory

R[rt] <- R[rs] OR ZeroExt(imm16)</li>

The OR operation

PC <- PC + 4 address Calculate the next instruction's

# \*3c: Logical Operations with Immediate



# 3d: Load Operations



#### **RTL: The Load Instruction**



EEL-4713 - Ann Gordon-Ross

# **3e: Store Operations**

° Mem[ R[rs] + SignExt[imm16] <- R[rt] ] Example: sw rt, rs, imm16





### 3f: The Branch Instruction

| 31 26  | 21     | 16     | 0         |
|--------|--------|--------|-----------|
| ор     | rs     | rt     | immediate |
| 6 bits | 5 bits | 5 bits | 16 bits   |

° beq rs, rt, imm16

• op | rs | rt | Imm16 <- mem[PC]

Fetch the instruction from memory

• Equal <- R[rs] == R[rt] Calculate the branch condition

• if (COND eq 0) Calculate the next instruction's address

- PC <- PC + 4 + ( SignExt(imm16) x 4 )

else

- PC <- PC + 4

EEL-4713 - Ann Gordon-Ross

# **Putting it All Together: A Single Cycle Datapath**



## **Datapath for Branch Operations**

° beq rs, rt, imm16 Datapath generates condition (equal)



EEL-4713 - Ann Gordon-Ross

# **Next Address Logic – With Branching**



#### An Abstract View of the Critical Path

- ° Register file and ideal memory:
  - · The CLK input is a factor ONLY during write operation
  - · During read operation, behave as combinational logic:
    - Address valid => Output valid after "access time."



EEL-4713 - Ann Gordon-Ross

## Binary arithmetic for the next address

- ° In theory, the PC is a 32-bit byte address into the instruction memory:
  - Sequential operation: PC<31:0> = PC<31:0> + 4
  - Branch operation: PC<31:0> = PC<31:0> + 4 + SignExt[Imm16] \* 4
- ° The magic number "4" always comes up because:
  - The 32-bit PC is a byte address
  - And all our instructions are 4 bytes (32 bits) long
- ° In other words:
  - The 2 LSBs of the 32-bit PC are always zeros
  - · There is no reason to have hardware to keep the 2 LSBs
- ° In practice, we can simplify the hardware by using a 30-bit PC<31:2>:
  - Seguential operation: PC<31:2> = PC<31:2> + 1
  - Branch operation: PC<31:2> = PC<31:2> + 1 + SignExt[Imm16]
  - In either case: Instruction Memory Address = PC<31:2> concat "00"

### Binary arithmetic for the next address

- ° In theory, the PC is a 32-bit byte address into the instruction memory:
  - Seguential operation: PC<31:0> = PC<31:0> + 4
  - Branch operation: PC<31:0> = PC<31:0> + 4 + SignExt[Imm16] \* 4
- The magic number "4" always comes up because:
  - · The 32-bit PC is a byte address
  - · And all our instructions are 4 bytes (32 bits) long
- ° In other words:
  - The 2 LSBs of the 32-bit PC are always zeros
  - · There is no reason to have hardware to keep the 2 LSBs
- ° In practice, we can simplify the hardware by using a 30-bit PC<31:2>:
  - Seguential operation: PC<31:2> = PC<31:2> + 1
  - Branch operation: PC<31:2> = PC<31:2> + 1 + SignExt[Imm16]
  - In either case: Instruction Memory Address = PC<31:2> concat "00"

EEL-4713 - Ann Gordon-Ross

## **Next Address Logic: Expensive and Fast Solution**

- ° Using a 30-bit PC:
  - Sequential operation: PC<31:2> = PC<31:2> + 1
  - Branch operation: PC<31:2> = PC<31:2> + 1 + SignExt[Imm16]
  - In either case: Instruction Memory Address = PC<31:2> concat "00"



Caic

## **Next Address Logic: Cheap and Slow Solution**

- ° Why is this slow?
  - · Cannot start the address add until Zero (output of ALU) is valid
- ° Does it matter that this is slow in the overall scheme of things?
  - · Probably not here. Critical path is the load operation.



EEL-4713 - Ann Gordon-Ross

# **RTL: The Jump Instruction**



- ° j target
  - mem[PC] Fetch the instruction from memory
  - PC<31:2> <- PC<31:28> concat target<25:0>



## **RTL: The Jump Instruction**



° j target

mem[PC] Fetch the instruction from memory

• PC<31:2> <- PC<31:28> concat target<25:0>

Calculate the next instruction's address

EEL-4713 - Ann Gordon-Ross

### **Instruction Fetch Unit**

° j target

• PC<31:2> <- PC<31:28> concat target<25:0>



## **Putting it All Together: A Single Cycle Datapath**

° We have everything except control signals (underline)



# **Summary**

# ° 5 steps to design a processor

- 1. Analyze instruction set => datapath requirements
- · 2. Select set of datapath components & establish clock methodology
- · 3. Assemble datapath meeting the requirements
- 4. Analyze implementation of each instruction to determine setting of control points that effects the register transfer.
- 5. Assemble the control logic

#### ° MIPS makes it easier

- · Instructions same size
- · Source registers always in same place
- · Immediates same size, location
- Operations always on registers/immediates

## ° Single cycle datapath => CPI=1, CCT => long

° Next time: implementing control (Steps 4 and 5)

EEL-4713 - Ann Gordon-Ross

## An Abstract View of the Implementation



° Logical vs. Physical Structure