# MAX32600

Firmware Developer's Guide

*April 2015* 



©2015 Maxim Integrated Products, Inc. All rights reserved.

No part of this documentation may be reproduced nor distributed in any form or by any means, graphic, electronic, or mechanical, including but not limited to photocopying, scanning, recording, taping, e-mailing, or storing in information storage and retrieval systems without the written permission of Maxim Integrated Products, Inc. (hereafter, "Maxim"). Products that are referenced in this document such as Microsoft Windows® may be trademarks and/or registered trademarks of their respective owners. Maxim makes no claim to these trademarks. While every precaution has been taken in the preparation of this document, individually, as a series, in whole, or in part, Maxim, the publisher, and the author assume no responsibility for errors or omissions, including any damages resulting from the express or implied application of information contained in this document or from the use of products, services, or programs that may accompany it. In no event shall Maxim, publishers, authors, or editors of this guide be liable for any loss of profit or any other commercial damage caused or alleged to have been caused directly or indirectly by this document.

Rev. 4.1, April 2015

# **CONTENTS**

# TABLES FIGURES

# 1 Overview

This manual will provide the basic building blocks to develop firmware for the MAX32600 series of analog integrated microcontrollers featuring the ARM Cortex-M3 CPU. The code referenced in this manual is provided by Maxim Integrated in full source format.

# 2 Module Documentation

# 2.1 ADC

# **Enumerations**

- enum mxc\_adc\_clk\_mode
- enum mxc\_adc\_mode\_t
- enum mxc\_adc\_range\_t
- enum mxc\_adc\_bi\_pol\_t
- enum mxc\_adc\_avg\_mode\_t
- enum mxc\_adc\_strt\_mode\_t
- enum mxc\_adc\_pga\_mux\_ch\_sel\_t
- enum mxc\_adc\_pga\_mux\_diff\_t
- enum mxc\_adc\_pga\_gain\_t
- enum mxc\_adc\_spst\_sw\_ctrl\_t
- enum mxc\_adc\_scan\_cnt\_t

# **Functions**

- void ADC\_Enable (void)
- void ADC\_Disable (void)
- void ADC\_SetMode (mxc\_adc\_mode\_t adc\_mode, mxc\_adc\_avg\_mode\_t decimation\_mode, uint32\_t decimation\_rate, mxc\_adc\_bi\_pol\_t bipolar\_enable, mxc\_adc\_range\_t bipolar\_range)
- void ADC\_SetRate (uint32\_t pga\_acq\_cnt, uint32\_t adc\_acq\_cnt, uint32\_t pga\_trk\_cnt, uint32\_t adc\_slp\_cnt)
- void ADC\_SetMuxSel (mxc\_adc\_pga\_mux\_ch\_sel\_t mux\_ch\_sel, mxc\_adc\_pga\_mux\_diff\_t mux\_diff)
- void ADC\_SetPGAMode (uint32\_t pga\_bypass, mxc\_adc\_pga\_gain\_t pga\_gain)
- void ADC\_SetScanCount (mxc\_adc\_scan\_cnt\_t scan\_cnt)
- void ADC\_SetScanDesc (uint8\_t scan\_desc\_index, uint8\_t mux\_diff, uint8\_t pga\_gain, uint8\_t mux\_ch\_sel)
- void ADC\_SetStartMode (mxc\_adc\_strt\_mode\_t adc\_strt\_mode)
- int32\_t ADC\_CaptureConfig (adc\_transport\_t \*transport, uint16\_t \*buf1, uint32\_t buf1\_samples, uint16\_t \*buf2, uint32\_t buf2\_samples, void(\*done\_cb)(int32\_t exit\_status, void \*done\_arg), void \*done\_cb\_arg, uint8\_t stop)
- int32\_t ADC\_CaptureStart (adc\_transport\_t \*transport)
- int32\_t ADC\_CaptureStop (adc\_transport\_t \*transport)
- uint16\_t ADC\_ManualRead (void)

# 2.1.1 Detailed Description

This is the high level API for the analog-to-digital converter module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

Refer to ADC\_SetRate().

#### Full Rate Mode with PGA enabled:

For sample rate above 162KHz, the sample rate is adjusted by increasing the  $pga\_trk\_cnt$ .

$$\begin{split} T_s &= (pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8) \cdot T_c \\ pga\_trk\_cnt &= \frac{T_s\_desired}{T_c} - pga\_acq\_cnt - adc\_acq\_cnt - 8 \\ T_c &=> \mathsf{ADC} \text{ clock rate, typically 8MHz} \end{split}$$

 $pga\_trk\_cnt =>$  A rounded up and down integer to determine two closest sample rates achievable to the desired.

The user will need to select which on is desired. For sample rates above 162KHz the PGA and ADC are enabled for the duration of the data collection. The total current draw is sum of the ADC and PGA maximum current.

#### Full Rate Burst Mode with PGA enabled:

Burst reduced effective sample rate by the decimation rate.  $2^{adc\_brst\_cnt}$  samples are collected and averaged to improve the SNR of the output. Only the averaged data sample is output so the data rate is reduced by  $2^{adc\_brst\_cnt}$ 

$$T_s = 2^{adc\_brst\_cnt} \cdot (pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8) \cdot T_c$$

$$pga\_trk\_cnt = \frac{T_s\_desired}{T_c \cdot 2^{adc\_brst\_cnt}} - pga\_acq\_cnt - adc\_acq\_cnt - 8$$

#### Full Rate Scan Mode with PGA enabled:

When the channel scanning is enabled, the ADC cycles through  $N_{scan}$  different input based on the 8 different scan descriptors. Similar to burst, the sample rate per channel is reduced by the number of scan channels.

$$\begin{split} T_s &= N_{scan} \cdot (pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8) \cdot T_c \\ pga\_trk\_cnt &= \frac{T_{s\_desired}}{T_c \cdot N_{scan}} - pga\_acq\_cnt - adc\_acq\_cnt - 8 \end{split}$$

### Full Rate Scan Burst Mode with PGA enabled:

When both scanning and averaging are enabled, the ADC collects  $2^{adc\_brst\_cnt}$  of each channel before moving to the next channel. Thus the maximum possible sample rate is reduced by  $N_{scan} \cdot 2^{adc\_brst\_cnt}$  and  $T_s = N_{scan} 2^{adc\_brst\_cnt} (pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8) \cdot T_c$  and  $T_s = T_{s\_desired} - pga\_trk\_cnt = T_{s\_desired} - pga\_acq\_cnt - adc\_acq\_cnt - 8$ 

# Low Power Mode with PGA enabled:

For sample rates below 162KHz the low-power mode can be utilized. The  $pga\_trk\_cnt$  is set to the minimum and the sample rate is adjusted by increasing the  $adc\_slp\_cnt$ 

$$\begin{split} T_s &= \left(pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + adc\_slp\_cnt + 40\right) \cdot T_c \\ adc\_slp\_cnt &= \frac{T_s\_desired}{T_c} - pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt - 40 \end{split}$$

# Low Power Mode Burst with PGA enabled:

The decimation filter can be used in the low power mode. The effective sample rate is a function of the decimation rate and the sleep counter. With  $decimation\_mode$  being set in ADC\_SetMode(), the  $adc\_brst\_cnt$  defines the length of the decimation filter. The sample rate is controlled by adjusting the  $adc\_slp\_cnt$ 

$$T_s = \begin{bmatrix} 2^{adc\_brst\_cnt} \left( pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8 \right) + adc\_slp\_cnt + 32 \end{bmatrix} \cdot T_c$$
 
$$adc\_slp\_cnt = \frac{T_s\_desired}{T_c} - 2^{adc\_brst\_cnt} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32$$

#### Low Power Scan with PGA enabled:

When the channel scanning is enabled, the ADC cycles through  $N_{scan}$  different input based on the 8 different scan descriptors. The maximum potential sample rate per channel is reduced by the number of scan channels.

$$\begin{split} T_s = & \left[ N_{scan} \left( pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8 \right) + adc\_slp\_cnt + 32 \right] \cdot T_c \\ & adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32 \right] \cdot T_c \\ & adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32 \right] \cdot T_c \\ & adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32 \right] \cdot T_c \\ & adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32 \\ & adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32 \\ & adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \left( pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8 \right) - 32 \\ & adc\_slp\_cnt - adc\_acq\_cnt - adc$$

# Low Power Scan Burst with PGA enabled:

When both scanning and averaging are enabled, the ADC collects  $2^{adc\_brst\_cnt}$  of each channel before moving to the next channel. Thus the maximum possible sample rate is reduced by  $N_{scan} \cdot 2^{adc\_brst\_cnt}$   $T_s = \left[2^{adc\_brst\_cnt}N_{scan}\left(pga\_trk\_cnt + pga\_acq\_cnt + adc\_acq\_cnt + 8\right) + adc\_slp\_cnt + 32\right] \cdot T_c$   $adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - N_{scan} \cdot 2^{adc\_brst\_cnt}\left(pga\_trk\_cnt - pga\_acq\_cnt - adc\_acq\_cnt + 8\right) - 32$ 

### Full Rate Mode with PGA bypass:

For sample rates above 333KHz, the sample rate is adjusted by increasing the  $pga\_trk\_cnt$ 

$$\begin{split} T_s &= (pga\_trk\_cnt + adc\_acq\_cnt + 7) \cdot T_c \\ pga\_trk\_cnt &= \frac{T_{s\_desired}}{T_c} - adc\_acq\_cnt - 7 \\ T_c &=> \text{ADC clock rate, typically 8MHz. For example, if } pga\_trk\_cnt \text{ is 9 and } adc\_acq\_cnt \text{ is 0, } \\ T_s &= 16 \cdot T_c. \end{split}$$
 Which results in the target maximum sampling rate of 500Ksps.

# Full Rate Burst Mode with PGA bypass:

Burst reduced effective sample rate by decimation rate.  $2^{adc\_brst\_cnt}$  samples are collected and averaged to improve the SNR of the output. Only the averaged data sample is output so the data rate is reduced by  $2^{adc\_brst\_cnt}$ .

$$\begin{split} T_s = 2^{adc\_brst\_cnt} (pga\_trk\_cnt + adc\_acq\_cnt + 7) \cdot T_c \\ pga\_trk\_cnt = \frac{T_{s\_desired}}{2^{adc\_brst\_cnt}T_c} - adc\_acq\_cnt - 7 \end{split}$$

#### Full Rate Scan Mode with PGA bypass:

For sample rates above 333KHz, the sample rate is adjusted by increasing the  $pga\_trk\_cnt$ .

$$\begin{split} T_s &= (pga\_trk\_cnt + adc\_acq\_cnt + 7) \cdot T_c \\ pga\_trk\_cnt &= \frac{T_s\_desired}{T_c} - adc\_acq\_cnt - 7 \end{split}$$

#### Full Rate Burst Mode with PGA bypass:

Burst reduced effective sample rate by the decimation rate.  $2^{adc\_brst\_cnt}$  samples are collected and averaged to improve the SNR of the output. Only the averaged data sample is output so the data rate is reduced by  $2^{adc\_brst\_cnt}$ .

$$\begin{split} T_s = 2^{adc\_brst\_cnt} \cdot (pga\_trk\_cnt + adc\_acq\_cnt + 7) \cdot T_c \\ pga\_trk\_cnt = \frac{T_s\_desired}{2^{adc\_brst\_cnt}T_c} - adc\_acq\_cnt - 7 \end{split}$$

# Full Rate Scan Mode with PGA bypass:

Scan mode divides the sample rate across  $N_{scan}$  channels without additional overhead.

$$\begin{array}{l} T_s = N_{scan} \cdot (pga\_trk\_cnt + adc\_acq\_cnt + 7) \cdot T_c \\ pga\_trk\_cnt = \frac{T_{s\_desired}}{N_{scan}T_c} - adc\_acq\_cnt - 7 \end{array}$$

### Full Rate Scan and Bypass Mode with PGA bypass:

Burst adds an additional reduction in sample rate.

$$\begin{split} T_s &= N_{scan} 2^{adc\_brst\_cnt} (pga\_trk\_cnt + adc\_acq\_cnt + 7) \cdot T_c \\ pga\_trk\_cnt &= \frac{T_{s\_desired}}{N_{scan} 2^{adc\_brst\_cnt}T_c} - adc\_acq\_cnt - 7 \end{split}$$

## Low Power Mode with PGA bypass:

The PGA wake and track counters are not used if the PGA is bypassed. Thus the sample rate calculation is different.

$$\begin{split} T_s &= (adc\_acq\_cnt + adc\_slp\_cnt + 24) \cdot T_c \\ adc\_slp\_cnt &= \frac{T_s\_desired}{T_c} - adc\_acq\_cnt - 24 \\ \text{In PGA bypass mode, the low power mode can be used for } Ts <= 3\mu\text{s}. \end{split}$$

### Low Power Mode and Decimation Filter with PGA bypass:

The decimation filter can be used in the low power mode with the PGA in bypass mode. The effective sample rate is a function of the decimation rate and hte sleep counter. With  $decimation\_mode$  being set to 1 in ADC\_SetMode(), the  $adc\_brst\_cnt$  defines the length of the decimation filter. The sample rate is controlled by adjusting the  $adc\_slp\_cnt$ 

$$T_s = \left[ \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) + adc\_slp\_cnt + adc\_acq\_cnt + 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} - 1 \right) \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \frac{T_{s\_desir$$

# Low Power Scan Mode with PGA bypass:

Low power scan mode is like low power burst except a different channel is sampled each time.

$$T_s = \left[ (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) + adc\_slp\_cnt + adc\_acq\_cnt + 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right] \cdot T_c \\ adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - (N_{scan} - 1) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24 \right) \cdot T_c \\ adc\_acq\_cnt + 24 \right) \cdot T_c \\ adc\_acq\_$$

### Low Power Scan Mode with Burst and PGA bypass:

In this mode, a burst of each channel is take.

$$T_s = \left[ \left( 2^{adc\_brst\_cnt} N_{scan} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) + adc\_slp\_cnt + adc\_acq\_cnt + 24 \right] \cdot T_c$$

$$adc\_slp\_cnt = \frac{T_{s\_desired}}{T_c} - \left( 2^{adc\_brst\_cnt} N_{scan} - 1 \right) \left( pga\_trk\_cnt + adc\_acq\_cnt + 7 \right) - adc\_acq\_cnt - 24$$

# 2.1.2 Enumeration Type Documentation

enum mxc\_adc\_avg\_mode\_t

Defines Decimation Filter Modes.

Enumerator

enum mxc\_adc\_bi\_pol\_t

Defines ADC Range Control.

Enumerator

MXC\_E\_ADC\_BI\_POL\_UNIPOLAR Uni-polar operation (0 -> Vref)
MXC\_E\_ADC\_BI\_POL\_BIPOLAR Bi-polar operation see ADC Range Control

### enum mxc\_adc\_clk\_mode

Defines ADC Clock Divider Options, Must Run at 8MHz.

Enumerator

```
MXC_E_ADC_CLK_MODE_FULL Do not divide input clock
MXC_E_ADC_CLK_MODE_HALF Divide input clock by 2

MXC_E_ADC_CLK_MODE_THIRD Divide input clock by 3

MXC_E_ADC_CLK_MODE_FOURTH Divide input clock by 4

MXC_E_ADC_CLK_MODE_SIX Divide input clock by 6

MXC_E_ADC_CLK_MODE_EIGHTH Divide input clock by 8

MXC_E_ADC_CLK_MODE_TWELVE Divide input clock by 12
```

# enum mxc\_adc\_mode\_t

Defines ADC Modes.

Enumerator

```
MXC_E_ADC_MODE_SMPLCNT_FULL_RATE Single Mode Full Rate
MXC_E_ADC_MODE_SMPLCNT_LOW_POWER Single Mode Low Power
MXC_E_ADC_MODE_CONTINUOUS_FULL_RATE Continuous Mode Full Rate
MXC_E_ADC_MODE_CONTINUOUS_LOW_POWER Continuous Mode Low Power
MXC_E_ADC_MODE_SMPLCNT_SCAN_FULL_RATE Single Mode Full Rate with Scan Enabled
```

**MXC\_E\_ADC\_MODE\_SMPLCNT\_SCAN\_LOW\_POWER** Single Mode Low Power with Scan Enabled

MXC\_E\_ADC\_MODE\_CONTINUOUS\_SCAN\_FULL\_RATE Continuous Mode Full Rate
 with Scan Enabled

MXC\_E\_ADC\_MODE\_CONTINUOUS\_SCAN\_LOW\_POWER Continuous Mode Low Power with Scan Enabled

### enum mxc\_adc\_pga\_gain\_t

Defines the PGA Gain Options.

Enumerator

```
MXC_E_ADC_PGA_GAIN_1 PGA Gain = 1

MXC_E_ADC_PGA_GAIN_2 PGA Gain = 2

MXC_E_ADC_PGA_GAIN_4 PGA Gain = 4

MXC_E_ADC_PGA_GAIN_8 PGA Gain = 8
```

#### enum mxc\_adc\_pga\_mux\_ch\_sel\_t

Defines Mux Channel Select for the Positive Input to the ADC.

Enumerator

```
MXC_E_ADC_PGA_MUX_CH_SEL_AIN0 Single Mode Input AIN0+; Diff Mode AIN0+/AIN8-
MXC_E_ADC_PGA_MUX_CH_SEL_AIN1 Single Mode Input AIN1+; Diff Mode AIN1+/AIN9-
MXC_E_ADC_PGA_MUX_CH_SEL_AIN2 Single Mode Input AIN2+; Diff Mode AIN2+/AIN10-
MXC_E_ADC_PGA_MUX_CH_SEL_AIN3 Single Mode Input AIN3+; Diff Mode AIN3+/AIN11-
```

```
MXC_E_ADC_PGA_MUX_CH_SEL_AIN4 Single Mode Input AIN4+; Diff Mode AIN4+/AIN12-
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN5 Single Mode Input AIN5+; Diff Mode AIN5+/AIN13-
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN6 Single Mode Input AIN6+; Diff Mode AIN6+/AIN14-
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN7 Single Mode Input AIN7+; Diff Mode AIN7+/AIN15-
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN8  Single Mode Input AIN8+
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN9 Single Mode Input AIN9+
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN10 Single Mode Input AIN10+
   MXC E ADC PGA MUX CH SEL AIN11 Single Mode Input AIN11+
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN12 Single Mode Input AIN12+
   MXC E ADC PGA MUX CH SEL AIN13 Single Mode Input AIN13+
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN14 Single Mode Input AIN14+
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN15 Single Mode Input AIN15+
   MXC_E_ADC_PGA_MUX_CH_SEL_VSSADC Positive Input VSSADC
   MXC_E_ADC_PGA_MUX_CH_SEL_TMON_R Positive Input TMON_R
   MXC_E_ADC_PGA_MUX_CH_SEL_VDDA4 Positive Input VDDA/4
   MXC_E_ADC_PGA_MUX_CH_SEL_PWRMON_TST Positive Input PWRMAN_TST
   MXC_E_ADC_PGA_MUX_CH_SEL_AIN0DIV Positive Input Ain0Div
   MXC_E_ADC_PGA_MUX_CH_SEL_OUTA Positive Input OpAmp OUTA
   MXC_E_ADC_PGA_MUX_CH_SEL_OUTB Positive Input OpAmp OUTB
   MXC_E_ADC_PGA_MUX_CH_SEL_OUTC Positive Input OpAmp OUTC
   MXC_E_ADC_PGA_MUX_CH_SEL_OUTD Positive Input OpAmp OUTD
   MXC_E_ADC_PGA_MUX_CH_SEL_INAPLUS Positive INA+
   MXC_E_ADC_PGA_MUX_CH_SEL_SNO_OR Positive SNO or
   MXC_E_ADC_PGA_MUX_CH_SEL_SCM_OR Positive SCM_or
   MXC E ADC PGA MUX CH SEL TPROBE SENSE Positive TPROBE sense
   MXC_E_ADC_PGA_MUX_CH_SEL_VREFDAC Positive VREFDAC
   MXC_E_ADC_PGA_MUX_CH_SEL_VREFADJ Positive VREFADJ
   MXC_E_ADC_PGA_MUX_CH_SEL_VDD3XTAL Positive Vdd3xtal
enum mxc_adc_pga_mux_diff_t
Decoded with the MUX Channel Select to enable Differential Mode Input to the ADC.
Enumerator
   MXC E ADC PGA MUX DIFF DISABLE Differential Mode Disabled
```

MXC\_E\_ADC\_PGA\_MUX\_DIFF\_ENABLE Differential Mode Enabled

enum mxc\_adc\_range\_t

Defines ADC Range Control.

Enumerator

**MXC\_E\_ADC\_RANGE\_HALF** Bi-polar Operation (-Vref/2 -> Vref/2) MXC\_E\_ADC\_RANGE\_FULL Bi-polar Operation (-Vref -> Vref)

enum mxc\_adc\_scan\_cnt\_t

Defines the number of channels to scan when Scan Mode is enabled.

#### Enumerator

```
MXC_E_ADC_SCAN_CNT_1
Number of Channels to Scan = 1
MXC_E_ADC_SCAN_CNT_2
Number of Channels to Scan = 2
MXC_E_ADC_SCAN_CNT_3
Number of Channels to Scan = 3
MXC_E_ADC_SCAN_CNT_4
Number of Channels to Scan = 4
MXC_E_ADC_SCAN_CNT_5
Number of Channels to Scan = 5
MXC_E_ADC_SCAN_CNT_6
Number of Channels to Scan = 6
MXC_E_ADC_SCAN_CNT_7
Number of Channels to Scan = 7
MXC_E_ADC_SCAN_CNT_8
Number of Channels to Scan = 8
```

```
enum mxc_adc_spst_sw_ctrl_t
```

Defines the Switch Control Mode.

Enumerator

```
MXC_E_ADC_SPST_SW_CTRL_SOFTWARE Switch Control Mode = Software MXC_E_ADC_SPST_SW_CTRL_PULSETRAIN Switch Control Mode = Pulse Train
```

```
enum mxc_adc_strt_mode_t
```

Defines ADc StartMode Modes.

Enumerator

```
MXC_E_ADC_STRT_MODE_SOFTWARE StarMode via Software MXC_E_ADC_STRT_MODE_PULSETRAIN StarMode via PulseTrain
```

# 2.1.3 Function Documentation

```
int32_t ADC_CaptureConfig ( adc_transport_t * transport, uint16_t * buf1, uint32_t buf1_samples, uint16_t * buf2, uint32_t buf2_samples, void(*)(int32_t exit_status, void *done_arg) done_cb, void * done_cb_arg, uint8_t stop )
```

This function will setup a single and re-usable capture object for the ADC input port. For the most efficient usage, the buffer sizes should be a multiple of 3/4 ADC FIFO size.

| transport    | pointer to state structure. This API will populate the required fields of the struct,    |
|--------------|------------------------------------------------------------------------------------------|
|              | no initialization necessary.                                                             |
| buf1         | pointer to first RAM allocated capture buffer location, needs to be at least samples*2   |
|              | bytes long.                                                                              |
| buf1_samples | number of samples to place in buf1                                                       |
| buf2         | (OPTIONAL) pointer to second buffer for double-buffer style capture                      |
| buf2_samples | (OPTIONAL) number of samples to place in buf2                                            |
| done_cb      | (OPTIONAL) pointer to a callback function to be called by ISR when one buffer is         |
|              | full.                                                                                    |
| done_cb_arg  |                                                                                          |
| stop         | stop the capture when all buffers are full or continue forever filling each buffer until |
|              | ADC_CaptureStop() is called.                                                             |

Returns

0 on success

# int32\_t ADC\_CaptureStart ( adc\_transport\_t \* transport )

Start a capture process using a previously allocated handle from ADC\_CaptureConfig().

**Parameters** 

| transport | Return handle from a call to ADC_CaptureConfig(). |
|-----------|---------------------------------------------------|
|-----------|---------------------------------------------------|

Returns

0 => Success. Non zero => error condition.

# int32\_t ADC\_CaptureStop ( adc\_transport\_t \* transport )

Stop a running analog capture that was started without the stop bit set. Capture will complete to the next end of buffer condition and callback function will be called with 'stop\_bit' set.

#### **Parameters**

| transport | Return handle from a call to ADC_CaptureConfig(). |
|-----------|---------------------------------------------------|
|-----------|---------------------------------------------------|

Returns

0 => Success. Non zero => error condition.

#### uint16\_t ADC\_ManualRead ( void )

Trigger and read a single sample from the ADC. This function will place the ADC into 'full power' mode, trigger the capture and return the collected data.

Returns

16-bit data value.

```
void ADC_SetMode ( mxc_adc_mode_t adc_mode, mxc_adc_avg_mode_t
decimation_mode, uint32_t decimation_rate, mxc_adc_bi_pol_t bipolar_enable,
mxc_adc_range_t bipolar_range )
```

Setup ADC Configuration.

| adc_mode  | ADC Operation Mode                       |
|-----------|------------------------------------------|
| decima-   | Turns on/off decimation averaging filter |
| tion_mode |                                          |
| decima-   | Decimation Filter rate if enabled        |
| tion_rate |                                          |

| bipolar_enable | ADC bipolar operation control                        |
|----------------|------------------------------------------------------|
| bipolar_range  | ADC Range Control when in bi-polar mode of operation |

# void ADC\_SetMuxSel ( mxc\_adc\_pga\_mux\_ch\_sel\_t mux\_ch\_sel, mxc\_adc\_pga\_mux\_diff\_t mux\_diff )

Setup ADC Input Mux.

Parameters

| mux_ch_sel | Selection of Input Mux to ADC. Decoded in concert with mux_diff |
|------------|-----------------------------------------------------------------|
| mux_diff   | Select differential or single ended input mode                  |

# void ADC\_SetPGAMode ( uint32\_t pga\_bypass, mxc\_adc\_pga\_gain\_t pga\_gain )

Setup PGA Configuration.

Parameters

| pga_bypass | When set to 1, the PGA is in Bypass Mode   |
|------------|--------------------------------------------|
| pga_gain   | When the PGA is enabled, sets the PGA gain |

# void ADC\_SetRate ( uint32\_t pga\_acq\_cnt, uint32\_t adc\_acq\_cnt, uint32\_t pga\_trk\_cnt, uint32\_t adc\_slp\_cnt )

Set ADC Sample Rate.

Parameters

| pga_acq_cnt | PGA Acquisition Count |
|-------------|-----------------------|
| adc_acq_cnt | ADC Acquisition Count |
| pga_trk_cnt | PGA Tracking Count    |
| adc_slp_cnt | ADC Sleep Count       |

# void ADC\_SetScanCount ( mxc\_adc\_scan\_cnt\_t scan\_cnt )

Setup ADC Scan Count.

Parameters

void ADC\_SetScanDesc ( uint8\_t scan\_desc\_index, uint8\_t mux\_diff, uint8\_t pga\_gain,
uint8\_t mux\_ch\_sel )

Setup Scan Mode Channel Configuration.

|                 | Specifies the number of the scan channel being configured                |
|-----------------|--------------------------------------------------------------------------|
| scan_desc_index |                                                                          |
| mux_diff        | Selects differential or single ended input mode for the selected channel |
| pga_gain        | Selects PGA input gain for the selected channel                          |
| mux_ch_sel      | Selects the input mux for the selected channel                           |

# void ADC\_SetStartMode ( mxc\_adc\_strt\_mode\_t adc\_strt\_mode )

Setup ADC Start Mode.

|               | Data Collection Start Mode: 'software' or 'pulse train' control |
|---------------|-----------------------------------------------------------------|
| adc_strt_mode |                                                                 |

# 2.2 **AES**

# **Macros**

- #define MXC\_AES\_DATA\_LEN (128 / 8)
- #define MXC\_AES\_KEY\_128\_LEN (128 / 8)
- #define AES\_ECBEncrypt(ptxt, ctxt, mode) AES\_ECBOp(ptxt, ctxt, mode, MXC\_E\_AES\_ENCRYPT)
- #define AES\_ECBDecrypt(ctxt, ptxt, mode) AES\_ECBOp(ctxt, ptxt, mode, MXC\_E\_AES\_DECRYPT)
- #define AES\_ECBEncryptAsync(ptxt, mode, callback) AES\_AsyncSetup(ptxt, mode, MXC\_E\_AES\_ENCRYPT\_A callback)
- #define AES\_ECBDecryptAsync(ctxt, mode, callback) AES\_AsyncSetup(ctxt, mode, MXC\_E\_AES\_DECRYPT\_A callback)

# **Enumerations**

- enum mxc\_aes\_mode\_t
- enum mxc\_aes\_dir\_t
- enum mxc\_aes\_ret\_t

# **Functions**

- mxc\_aes\_ret\_t AES\_SetKey (const uint8\_t \*key, mxc\_aes\_mode\_t mode)
- mxc\_aes\_ret\_t AES\_ECBOp (const uint8\_t \*in, uint8\_t \*out, mxc\_aes\_mode\_t mode, mxc\_aes\_dir\_t dir)
- mxc\_aes\_ret\_t AES\_GetOutput (uint8\_t \*out)
- mxc\_aes\_ret\_t AES\_AsyncSetup (const uint8\_t \*in, mxc\_aes\_mode\_t mode, mxc\_aes\_dir\_t dir, void(\*cb)(void))

# 2.2.1 Detailed Description

This is the high level API for the MAX32600 AES encryption engine.

- Key/data format in memory -

These functions expect that key and plain/ciphertext will be stored as a byte array in LSB .. MSB format.

As an example, given the key 0x139a35422f1d61de3c91787fe0507afd, the proper storage order is:

uint8\_t key[16] =  $\{0xfd, 0x7a, 0x50, 0xe0, 0x7f, 0x78, 0x91, 0x3c, 0xde, 0x61, 0x1d, 0x2f, 0x42, 0x35, 0x9a, 0x13\};$ 

This is the same order expected by the underlying hardware.

# 2.2.2 Macro Definition Documentation

#define AES\_ECBDecrypt( ctxt, ptxt, mode ) AES\_ECBOp(ctxt, ptxt, mode, MXC\_E\_AES\_DECRYPT)

Decrypt a block of ciphertext with the loaded AES key, blocks until complete.

#### **Parameters**

| ctxt | Pointer to ciphertext output array (always 16 bytes)    |
|------|---------------------------------------------------------|
| ptxt | Pointer to plaintext input array (always 16 bytes)      |
| mode | Selects key length, valid modes found in mxc_aes_mode_t |

# #define AES\_ECBDecryptAsync( ctxt, mode, callback ) AES\_AsyncSetup(ctxt, mode, MXC\_E\_AES\_DECRYPT\_ASYNC, callback)

Starts encryption of a block, enables interrupt, and returns immediately. Use AES\_GetOuput() to retrieve result after interrupt fires.

#### **Parameters**

| ctxt     | Pointer to ciphertext output array (always 16 bytes)                                |
|----------|-------------------------------------------------------------------------------------|
| mode     | Selects key length, valid modes found in mxc_aes_mode_t                             |
| callback | Function to be called when AES operation complete, prototype is void callback(void) |

# #define AES\_ECBEncrypt( ptxt, ctxt, mode ) AES\_ECBOp(ptxt, ctxt, mode, MXC\_E\_AES\_ENCRYPT)

Encrypt a block of plaintext with the loaded AES key, blocks until complete.

#### **Parameters**

| ptxt | Pointer to plaintext input array (always 16 bytes)      |
|------|---------------------------------------------------------|
| ctxt | Pointer to ciphertext output array (always 16 bytes)    |
| mode | Selects key length, valid modes found in mxc_aes_mode_t |

# #define AES\_ECBEncryptAsync( ptxt, mode, callback ) AES\_AsyncSetup(ptxt, mode, MXC\_E\_AES\_ENCRYPT\_ASYNC, callback)

Starts encryption of a block, enables interrupt, and returns immediately. Use AES\_GetOuput() to retrieve result after interrupt fires.

### **Parameters**

| ptxt     | Pointer to plaintext input array (always 16 bytes)                                  |
|----------|-------------------------------------------------------------------------------------|
| mode     | Selects key length, valid modes found in mxc_aes_mode_t                             |
| callback | Function to be called when AES operation complete, prototype is void callback(void) |

# 2.2.3 Enumeration Type Documentation

enum mxc\_aes\_dir\_t

Direction select.

Enumerator

MXC\_E\_AES\_ENCRYPT Encrypt (blocking)

MXC\_E\_AES\_ENCRYPT\_ASYNC Encrypt (interrupt-driven)

MXC\_E\_AES\_DECRYPT Decrypt (blocking)

MXC\_E\_AES\_DECRYPT\_ASYNC Decrypt (interrupt-driven)

### enum mxc\_aes\_mode\_t

Key size selection (bits)

Enumerator

```
MXC_E_AES_MODE_128 128-bit key MXC_E_AES_MODE_192 192-bit key MXC_E_AES_MODE_256 256-bit key
```

#### enum mxc\_aes\_ret\_t

Standardized return codes for the AES module.

Enumerator

```
MXC_E_AES_ERR Error
MXC_E_AES_OK No error
MXC_E_AES_BUSY Engine busy, try again later
```

# 2.2.4 Function Documentation

```
mxc\_aes\_ret\_t AES_ECBOp ( const uint8\_t*in, uint8\_t*out, mxc\_aes\_mode\_t mode, mxc\_aes\_dir\_t dir )
```

Encrypt/decrypt an input block with the loaded AES key.

**Parameters** 

| in  | Pointer to input array (always 16 bytes)  |
|-----|-------------------------------------------|
| out | Pointer to output array (always 16 bytes) |

```
mxc_aes_ret_t AES_GetOutput ( uint8_t * out )
```

Read the AES output memory, used for asynchronous encryption, and clears interrupt flag.

**Parameters** 

| out | Pointer to output array (always 16 bytes) |
|-----|-------------------------------------------|

```
mxc_aes_ret_t AES_SetKey ( const uint8_t * key, mxc_aes_mode_t mode )
```

Configure AES block with keying material.

| key  | 128, 192, or 256 bit keying material                    |
|------|---------------------------------------------------------|
| mode | Selects key length, valid modes found in mxc_aes_mode_t |

# 2.3 AFE

# **Enumerations**

- enum mxc\_opamp\_pos\_in\_t
- enum mxc\_opamp\_neg\_in\_t
- enum mxc\_opamp\_neg\_pad\_t
- enum mxc\_lpc\_pos\_in\_t
- enum mxc\_lpc\_neg\_in\_t
- enum mxc\_opamp\_mode\_t
- enum mxc\_afe\_in\_mode\_opamp\_t
- enum mxc\_afe\_led\_cfg\_port\_t
- enum mxc\_afe\_en\_wud\_comp\_t
- enum mxc\_afe\_in\_mode\_comp\_t
- enum mxc\_afe\_bias\_mode\_comp\_t
- enum mxc\_afe\_tmon\_current\_t
- enum mxc\_afe\_ref\_volt\_sel\_t
- enum mxc\_afe\_dac\_ref\_t
- enum mxc\_afe\_hyst\_comp\_t
- enum mxc\_afe\_scm\_or\_sel\_t
- enum mxc\_afe\_sno\_or\_sel\_t
- enum mxc\_afe\_dacx\_sel\_t
- enum mxc\_afe\_close\_spst\_t
- enum mxc\_afe\_gnd\_sel\_opamp\_t
- enum mxc\_afe\_p\_in\_sel\_opamp\_t
- enum mxc\_afe\_n\_in\_sel\_opamp\_t
- enum mxc\_afe\_dac\_sel\_t
- enum mxc\_afe\_npad\_sel\_t
- enum mxc\_afe\_pos\_in\_sel\_comp\_t
- enum mxc\_afe\_neg\_in\_sel\_comp\_t

# **Functions**

- void AFE\_OpAmpSetup (uint8\_t opamp\_index, mxc\_opamp\_mode\_t mode, mxc\_opamp\_pos\_in\_t pos\_input, mxc\_opamp\_neg\_in\_t neg\_input, mxc\_afe\_in\_mode\_opamp\_t opamp\_inmode)
- void AFE\_OpAmpEnable (uint8\_t opamp\_index)
- void AFE\_OpAmpDisable (uint8\_t opamp\_index)
- void AFE\_OpAmpSetupInt (uint8\_t opamp\_index, void(\*intr\_cb)(void \*arg), void \*cb\_arg)
- void AFE\_LPCSetup (uint8\_t lpc\_index, mxc\_lpc\_pos\_in\_t pos\_input, mxc\_lpc\_neg\_in\_t neg\_input, mxc\_afe\_in\_mode\_comp\_t cmp\_inmode)
- void AFE\_LPCEnable (uint8\_t lpc\_index)
- void AFE\_LPCDisable (uint8\_t lpc\_index)
- void AFE\_LPCConfig (uint8\_t lpc\_index, mxc\_afe\_bias\_mode\_comp\_t cmp\_bias, mxc\_afe\_hyst\_comp\_t hysteresis, uint8\_t tp\_polarity)
- void AFE\_LPCSetupInt (uint8\_t lpc\_index, void(\*intr\_cb)(void \*arg), void \*cb\_arg)
- void AFE\_ADCVRefEnable (mxc\_afe\_ref\_volt\_sel\_t adc\_refsel)

- void AFE\_ADCVRefDisable (uint8\_t fast\_power\_down)
- void AFE\_DACVRefEnable (mxc\_afe\_ref\_volt\_sel\_t dac\_refsel, mxc\_afe\_dac\_ref\_t dacsel)
- void AFE\_DACVRefDisable (uint8\_t fast\_power\_down)
- void AFE\_VRefExtBandgapSetup (uint8\_t v1extadj)
- void AFE\_SetSwitchState (uint8\_t switch\_index, mxc\_afe\_close\_spst\_t state)
- void AFE\_SetSwitchMode (uint8\_t switch\_index, mxc\_adc\_spst\_sw\_ctrl\_t switch\_mode)
- void AFE\_LEDConfig (uint8\_t port\_index, mxc\_afe\_led\_cfg\_port\_t led\_cfg)
- void AFE\_GndSwitchSet (uint8\_t opamp\_index, mxc\_afe\_gnd\_sel\_opamp\_t state)
- void AFE\_NpadSetup (uint8\_t opamp\_index, mxc\_opamp\_neg\_pad\_t npad\_select)

# 2.3.1 Detailed Description

This is the high level API for the analog front end module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

# 2.3.2 Enumeration Type Documentation

```
enum mxc_afe_bias_mode_comp_t
LPC Bias.
Enumerator
    MXC_E_AFE_BIAS_MODE_COMP_0 BIAS 0.52uA Delay 4.0us
    MXC_E_AFE_BIAS_MODE_COMP_1 BIAS 1.4uA Delay 1.7us
    MXC_E_AFE_BIAS_MODE_COMP_2 BIAS 2.8uA Delay 1.1us
    MXC_E_AFE_BIAS_MODE_COMP_3 BIAS 5.1uA Delay 0.7us
enum mxc_afe_close_spst_t
Selection for state of Switch.
Enumerator
    MXC E AFE CLOSE SPST SWITCH OPEN Switch is OPEN
    MXC_E_AFE_CLOSE_SPST_SWITCH_CLOSE Switch is CLOSED
enum mxc_afe_dac_ref_t
Selection for DAC VOltage Reference, REFADC or REFDAC.
Enumerator
    MXC_E_AFE_DAC_REF_REFADC DAC Voltage Reference = REFADC
    MXC\_E\_AFE\_DAC\_REF\_REFDAC DAC Voltage Reference = REFDAC
enum mxc_afe_dac_sel_t
MUX Selection for DAC_sel.
Enumerator
    \textit{MXC\_E\_AFE\_DAC\_SEL\_DAC0} DAC_or = DAC0
    MXC_E_AFE_DAC_SEL_DAC1 DAC_or = DAC1
```

 $MXC\_E\_AFE\_DAC\_SEL\_DAC2P$  DAC\_or = DAC2P

```
MXC_E_AFE_DAC_SEL_DAC3P DAC_or = DAC3P
```

enum mxc\_afe\_dacx\_sel\_t

Selection for MUX DACx\_sel.

Enumerator

MXC\_E\_AFE\_DACX\_SEL\_P dacx = DACOP
MXC\_E\_AFE\_DACX\_SEL\_N dacx = DACON

enum mxc\_afe\_en\_wud\_comp\_t

Setup of Wake Up Detector for LPCs.

Enumerator

MXC\_E\_AFE\_EN\_WUD\_COMP\_IDLE IDLE

MXC\_E\_AFE\_EN\_WUD\_COMP\_FALLING\_EDGE Activate WUD for falling edges

MXC\_E\_AFE\_EN\_WUD\_COMP\_RISING\_EDGE Activate WUD for rising edges

enum mxc\_afe\_gnd\_sel\_opamp\_t

Switch to Connect Positive Pad to GND.

Enumerator

MXC\_E\_AFE\_GND\_SEL\_OPAMP\_SWITCH\_OPEN Positive Pad GND Switch OPEN MXC\_E\_AFE\_GND\_SEL\_OPAMP\_SWITCH\_CLOSED Positive Pad GND Switch CLOSED

enum mxc\_afe\_hyst\_comp\_t

Selection for LPC Hysteresis.

Enumerator

 $\begin{array}{ll} \textit{MXC\_E\_AFE\_HYST\_COMP\_0} & \text{LPC Hysteresis} = 0 \text{ mV} \\ \textit{MXC\_E\_AFE\_HYST\_COMP\_1} & \text{LPC Hysteresis} = 7.5 \text{ mV} \\ \textit{MXC\_E\_AFE\_HYST\_COMP\_2} & \text{LPC Hysteresis} = 15 \text{ mV} \\ \textit{MXC\_E\_AFE\_HYST\_COMP\_3} & \text{LPC Hysteresis} = 30 \text{ mV} \\ \end{array}$ 

enum mxc\_afe\_in\_mode\_comp\_t

LPC InMode.

Enumerator

MXC\_E\_AFE\_IN\_MODE\_COMP\_NCH\_PCH InMode: both Nch and Pch MXC\_E\_AFE\_IN\_MODE\_COMP\_NCH InMode: only Nch MXC\_E\_AFE\_IN\_MODE\_COMP\_PCH InMode: only Pch

enum mxc\_afe\_in\_mode\_opamp\_t

OpAmp InMode.

Enumerator

MXC\_E\_AFE\_IN\_MODE\_OPAMP\_NCH\_PCH InMode: both Nch and Pch

MXC\_E\_AFE\_IN\_MODE\_OPAMP\_NCH InMode: only Nch MXC\_E\_AFE\_IN\_MODE\_OPAMP\_PCH InMode: only Pch

## enum mxc\_afe\_led\_cfg\_port\_t

Defines Configure Options for the LED Ports.

Enumerator

**MXC\_E\_AFE\_LED\_CFG\_PORT\_OPAMP\_A\_C** LED Sink Port 0 with OpAmp A, LED Sink Port 1 with OpAmp C

MXC\_E\_AFE\_LED\_CFG\_PORT\_OPAMP\_B\_D LED Sink Port 0 with OpAmp B, LED Sink Port 1 with OpAmp D

# enum mxc\_afe\_n\_in\_sel\_opamp\_t

MUX Selection for OpNsel.

Enumerator

MXC\_E\_AFE\_N\_IN\_SEL\_OPAMP\_INMINUS OpNsel = INxMXC\_E\_AFE\_N\_IN\_SEL\_OPAMP\_OUT OpNsel = OUTx
MXC\_E\_AFE\_N\_IN\_SEL\_OPAMP\_SCM\_OR OpNsel = SCM\_or
MXC\_E\_AFE\_N\_IN\_SEL\_OPAMP\_SCM\_OR\_AND\_INMINUS OpNsel = SCM\_or also output on INx-

#### enum mxc\_afe\_neg\_in\_sel\_comp\_t

MUX Selection for CmpNSel.

Enumerator

MXC\_E\_AFE\_NEG\_IN\_SEL\_COMP\_INMINUS CmpNSel = INx-MXC\_E\_AFE\_NEG\_IN\_SEL\_COMP\_SNO CmpNSel = SNO

MXC\_E\_AFE\_NEG\_IN\_SEL\_COMP\_DAC0 CmpNSel = dac0

**MXC\_E\_AFE\_NEG\_IN\_SEL\_COMP\_DAC2P** CmpNSel = DAC2P

 $MXC\_E\_AFE\_NEG\_IN\_SEL\_COMP\_DACO\_AND\_INMINUS$  CmpNSel = dac0 also output on INx-

 $MXC\_E\_AFE\_NEG\_IN\_SEL\_COMP\_DAC2P\_AND\_SNO$  CmpNSel = DAC2 also output on SNO

# enum mxc\_afe\_npad\_sel\_t

MUX Selection for NPAD\_sel.

Enumerator

MXC\_E\_AFE\_NPAD\_SEL\_HIZ NPAD\_Sel = HIZ
MXC\_E\_AFE\_NPAD\_SEL\_LED\_OBS\_PORT NPAD\_Sel = LED Observe Port
MXC\_E\_AFE\_NPAD\_SEL\_DAC\_OR NPAD\_Sel = DAC\_or

```
MXC\_E\_AFE\_NPAD\_SEL\_DAC\_OR\_AND\_LED\_OBS\_PORT NPAD_Sel = DAC_or and LED Observe Port
```

```
enum mxc_afe_p_in_sel_opamp_t
```

MUX Selection for OpPsel.

Enumerator

```
\label{eq:mxc_e_afe_p_in_sel_opamp_inplus} \begin{split} & \mathsf{MXC\_E\_AFE\_P\_IN\_SEL\_OPAMP\_INPLUS} \quad \mathsf{OpPsel} = \mathsf{INx+} \\ & \mathsf{MXC\_E\_AFE\_P\_IN\_SEL\_OPAMP\_DAC\_OR} \quad \mathsf{OpPsel} = \mathsf{DAC\_or} \\ & \mathsf{MXC\_E\_AFE\_P\_IN\_SEL\_OPAMP\_SNO\_OR} \quad \mathsf{OpPsel} = \mathsf{SNO\_or} \\ & \mathsf{MXC\_E\_AFE\_P\_IN\_SEL\_OPAMP\_DAC\_OR\_AND\_INPLUS} \quad \mathsf{OpPsel} = \mathsf{DAC\_or} \text{ also output on } \mathsf{INx+} \end{split}
```

# enum mxc\_afe\_pos\_in\_sel\_comp\_t

MUX Selection for CmpPSel.

Enumerator

# enum mxc\_afe\_ref\_volt\_sel\_t

REFADC and REFDAC Voltage Select.

Enumerator

```
    MXC_E_AFE_REF_VOLT_SEL_1024 Voltage Reference = 1.024 V
    MXC_E_AFE_REF_VOLT_SEL_1500 Voltage Reference = 1.5 V
    MXC_E_AFE_REF_VOLT_SEL_2048 Voltage Reference = 2.048 V
    MXC_E_AFE_REF_VOLT_SEL_2500 Voltage Reference = 2.5 V
```

#### enum mxc\_afe\_scm\_or\_sel\_t

Selection for MUX for SCM\_or\_sel.

Enumerator

```
MXC_E_AFE_SCM_OR_SEL_HIZ SCM_or = HIZ
MXC_E_AFE_SCM_OR_SEL_SCM0 SCM_or = SCM0
MXC_E_AFE_SCM_OR_SEL_SCM1 SCM_or = SCM1
MXC_E_AFE_SCM_OR_SEL_SCM2 SCM_or = SCM2
MXC_E_AFE_SCM_OR_SEL_SCM3 SCM_or = SCM3
```

```
enum mxc_afe_sno_or_sel_t
Selection for MUX for SNO_or_sel.
Enumerator
   MXC_E_AFE_SNO_OR_SEL_HIZ SNO_or = HIZ
   MXC_E_AFE_SNO_OR_SEL_SNO0 SNO_or = SNO0
   MXC_E_AFE_SNO_OR_SEL_SNO1 SNO_or = SNO1
   MXC_E_AFE_SNO_OR_SEL_SNO2 SNO_or = SNO2
   MXC_E_AFE_SNO_OR_SEL_SNO3 SNO_or = SNO3
enum mxc_afe_tmon_current_t
TMON Current Value.
Enumerator
   MXC_E_AFE_TMON_CURRENT_VAL_0 TMON Current 4uA
   MXC_E_AFE_TMON_CURRENT_VAL_1 TMON Current 60uA
   MXC_E_AFE_TMON_CURRENT_VAL_2 TMON Current 64uA
   MXC_E_AFE_TMON_CURRENT_VAL_3 TMON Current 120uA
enum mxc_lpc_neg_in_t
LPC Negative Input.
Enumerator
   MXC_E_AFE_LPC_NEG_IN_PAD_INxN LPC Negative Input = PAD_INxN
   MXC_E_AFE_LPC_NEG_IN_SNOx    LPC Negative Input = SNOx
   MXC_E_AFE_LPC_NEG_IN_DAC0P    LPC Negative Input = DAC0p
   MXC_E_AFE_LPC_NEG_IN_DACON LPC Negative Input = DACOn
   MXC_E_AFE_LPC_NEG_IN_DAC2P LPC Negative Input = DAC2p
   Port
   MXC_E_AFE_LPC_NEG_IN_DACOP_AND_INxN LPC Negative Input = DACOp output
       on INxN
   MXC_E_AFE_LPC_NEG_IN_DACON_AND_INxN LPC Negative Input = DACOn output
       on INxN
   MXC_E_AFE_LPC_NEG_IN_DAC2P_AND_INxN LPC Negative Input = DAC2p output
       on INxN
   MXC_E_AFE_LPC_NEG_IN_DAC2P_AND_SNO LPC Negative Input = DAC2p output
       on SNO
enum mxc_lpc_pos_in_t
LPC Positive Input.
Enumerator
   MXC_E_AFE_LPC_POS_IN_PAD_INxP LPC Positive Input = PAD_INxP
   MXC_E_AFE_LPC_POS_IN_SCMx LPC Positive Input = SCMx
   MXC_E_AFE_LPC_POS_IN_DAC1P LPC Positive Input = DAC1p
   MXC_E_AFE_LPC_POS_IN_DAC1N LPC Positive Input = DAC1n
   MXC_E_AFE_LPC_POS_IN_DAC3P LPC Positive Input = DAC3p
   MXC_E_AFE_LPC_POS_IN_LED_OBS_PORT LPC Positive Input = LED Observation
       Port
```

```
MXC_E_AFE_LPC_POS_IN_DAC1P_AND_INxP LPC Positive Input = DAC1P output on
       INxP
   MXC_E_AFE_LPC_POS_IN_DAC1N_AND_INxP LPC Positive Input = DAC1N output
       on INxP
   MXC_E_AFE_LPC_POS_IN_DAC3P_AND_INxP LPC Positive Input = DAC3P output on
       INxP
   MXC_E_AFE_LPC_POS_IN_DAC1P_AND_SCM    LPC Positive Input = DAC1P output on
   MXC_E_AFE_LPC_POS_IN_DAC1N_AND_SCM LPC Positive Input = DAC1N output
       on SCM
enum mxc_opamp_mode_t
OpAmp vs Comparator Mode.
Enumerator
   MXC E AFE OPAMP MODE OPAMP MODE = OpAmp Mode
   MXC_E_AFE_OPAMP_MODE_COMP MODE = Comparator Mode
enum mxc_opamp_neg_in_t
```

OpAmp Negative Input.

Enumerator

```
MXC_E_AFE_OPAMP_NEG_IN_PAD_INxN OpAmp Negative Input = PAD_INxN
MXC_E_AFE_OPAMP_NEG_IN_SCM_HIZ OpAmp Negative Input = SCM_HIZ
MXC_E_AFE_OPAMP_NEG_IN_SCM0 OpAmp Negative Input = SCM0
MXC_E_AFE_OPAMP_NEG_IN_SCM1 OpAmp Negative Input = SCM1
MXC_E_AFE_OPAMP_NEG_IN_SCM2 OpAmp Negative Input = SCM2
MXC_E_AFE_OPAMP_NEG_IN_SCM3 OpAmp Negative Input = SCM3
MXC_E_AFE_OPAMP_NEG_IN_SCM_HIZ_INxN OpAmp Negative Input = SCM_HIZ
   output to INxN
MXC_E_AFE_OPAMP_NEG_IN_SCM0_INxN OpAmp Negative Input = SCM0 output to
   IN \times N
MXC_E_AFE_OPAMP_NEG_IN_SCM1_INxN OpAmp Negative Input = SCM1 output to
MXC_E_AFE_OPAMP_NEG_IN_SCM2_INxN OpAmp Negative Input = SCM2 output to
MXC_E_AFE_OPAMP_NEG_IN_SCM3_INxN OpAmp Negative Input = SCM3 output to
   IN \times N
```

# enum mxc\_opamp\_neg\_pad\_t

OpAmp negative PAD Selection.

Enumerator

```
MXC_E_AFE_OPAMP_NEG_PAD_OFF    OpAmp Negative Pad Selection = OFF
MXC_E_AFE_OPAMP_NEG_PAD_LED_OBS_PORT OpAmp Negative Pad Selection =
   LED Observe Port
MXC_E_AFE_OPAMP_NEG_PAD_DACOP OpAmp Negative Pad Selection = DACOp
MXC_E_AFE_OPAMP_NEG_PAD_DAC0N OpAmp Negative Pad Selection = DAC0n
MXC_E_AFE_OPAMP_NEG_PAD_DAC1P OpAmp Negative Pad Selection = DAC1p
MXC_E_AFE_OPAMP_NEG_PAD_DAC1N OpAmp Negative Pad Selection = DAC1n
```

```
MXC_E_AFE_OPAMP_NEG_PAD_DAC2P
OpAmp Negative Pad Selection = DAC2p
MXC_E_AFE_OPAMP_NEG_PAD_DAC3P
OpAmp Negative Pad Selection = DAC3p
MXC_E_AFE_OPAMP_NEG_PAD_DAC0P_AND_LED_OBS_PORT
OpAmp Negative Pad Selection = DAC0p and LED Obs Port
MXC_E_AFE_OPAMP_NEG_PAD_DAC0N_AND_LED_OBS_PORT
OpAmp Negative Pad Selection = DAC0n and LED Obs Port
MXC_E_AFE_OPAMP_NEG_PAD_DAC1P_AND_LED_OBS_PORT
OpAmp Negative Pad Selection = DAC1p and LED Obs Port
MXC_E_AFE_OPAMP_NEG_PAD_DAC1N_AND_LED_OBS_PORT
OpAmp Negative Pad Selection = DAC1n and LED Obs Port
MXC_E_AFE_OPAMP_NEG_PAD_DAC2P_AND_LED_OBS_PORT
OpAmp Negative Pad Selection = DAC2p and LED Obs Port
MXC_E_AFE_OPAMP_NEG_PAD_DAC3P_AND_LED_OBS_PORT
OpAmp Negative Pad Selection = DAC3p and LED Obs Port
```

#### enum mxc\_opamp\_pos\_in\_t

OpAmp Positive Input.

Enumerator

```
MXC_E_AFE_OPAMP_POS_IN_PAD_INxP OpAmp Positive Input = PAD_INxP
MXC E AFE OPAMP POS IN DACOP OpAmp Positive Input = DACOp
MXC_E_AFE_OPAMP_POS_IN_DACON OpAmp Positive Input = DAC0n
MXC_E_AFE_OPAMP_POS_IN_DAC1P OpAmp Positive Input = DAC1p
MXC_E_AFE_OPAMP_POS_IN_DAC1N OpAmp Positive Input = DAC1n
MXC_E_AFE_OPAMP_POS_IN_DAC2P OpAmp Positive Input = DAC2p
MXC_E_AFE_OPAMP_POS_IN_SNO_HIZ OpAmp Positive Input = SNO_HIZ
MXC_E_AFE_OPAMP_POS_IN_SNO0 OpAmp Positive Input = SNO0
MXC_E_AFE_OPAMP_POS_IN_SNO1 OpAmp Positive Input = SNO1
MXC_E_AFE_OPAMP_POS_IN_SNO2 OpAmp Positive Input = SNO2
MXC_E_AFE_OPAMP_POS_IN_SNO3 OpAmp Positive Input = SNO3
MXC_E_AFE_OPAMP_POS_IN_DACOP_INxP OpAmp Positive Input = DAC0p output to
MXC_E_AFE_OPAMP_POS_IN_DACON_INxP OpAmp Positive Input = DAC0n output to
MXC_E_AFE_OPAMP_POS_IN_DAC1P_INxP OpAmp Positive Input = DAC1p output to
   INxP
MXC_E_AFE_OPAMP_POS_IN_DAC1N_INxP OpAmp Positive Input = DAC1n output to
   INxP
MXC_E_AFE_OPAMP_POS_IN_DAC2P_INxP OpAmp Positive Input = DAC2p output to
   INxP
MXC_E_AFE_OPAMP_POS_IN_DAC3P_INxP OpAmp Positive Input = DAC3p output to
   INxP
```

# 2.3.3 Function Documentation

```
void AFE_ADCVRefDisable ( uint8_t fast_power_down )
```

Disable the internal ADC Voltage Reference, switches ADC reference voltage to external source.

#### **Parameters**

|                | Enable or disable the pull-down resistor on the voltage reference |
|----------------|-------------------------------------------------------------------|
| fast_power_dow | n                                                                 |

# void AFE\_ADCVRefEnable ( mxc\_afe\_ref\_volt\_sel\_t adc\_refsel )

Enable the internal ADC Voltage Reference.

#### **Parameters**

| adc_refsel | Value set to the internal ADC reference. |
|------------|------------------------------------------|

# void AFE\_DACVRefDisable ( uint8\_t fast\_power\_down )

Disable the internal DAC Voltage Reference, switches DAC reference voltage to external source.

#### **Parameters**

|                | Enable or disable the pull-down resistor on the voltage reference |
|----------------|-------------------------------------------------------------------|
| fast_power_dow | n                                                                 |

# void AFE\_DACVRefEnable ( mxc\_afe\_ref\_volt\_sel\_t dac\_refsel, mxc\_afe\_dac\_ref\_t dacsel )

Enable the internal DAC Voltage Reference.

# Parameters

| dac_refsel | Value set to the internal DAC reference.      |
|------------|-----------------------------------------------|
| dacsel     | Select internal source for the DAC reference. |

#### void AFE\_GndSwitchSet ( uint8\_t opamp\_index, mxc\_afe\_gnd\_sel\_opamp\_t state )

Setup of GND Switch on Positive Pad of Opamp.

### **Parameters**

| opamp_index | Index of OpAmp to use.              |
|-------------|-------------------------------------|
| state       | Open or close the switch to ground. |

# void AFE\_LEDConfig ( uint8\_t port\_index, mxc\_afe\_led\_cfg\_port\_t led\_cfg )

Setup of LED current sink port. See hardware documentation for details on the current sink ports designed for driving LEDs.

| port_index   LED drive port number. |
|-------------------------------------|
|-------------------------------------|

| led_cfg Co | nfiguration | value. |
|------------|-------------|--------|
|------------|-------------|--------|

# void AFE\_LPCConfig ( uint8\_t lpc\_index, mxc\_afe\_bias\_mode\_comp\_t cmp\_bias, mxc\_afe\_hyst\_comp\_t hysteresis, uint8\_t tp\_polarity )

Configuration of Low Power Comparators (LPC)

#### Parameters

| lpc_index   | Index for the comparator to use.               |
|-------------|------------------------------------------------|
| cmp_bias    | Set the power usage and reaction speed time    |
| hysteresis  | Set the magnitude of the comparator hysteresis |
| tp_polarity | Vp > Vn + Vhys = 0, $Vp < Vn - Vhys = 1$ .     |

# void AFE\_LPCDisable ( uint8\_t lpc\_index )

Power Disable of LPCs.

**Parameters** 

| lpc_index | Index for the comparator to use. |
|-----------|----------------------------------|
|-----------|----------------------------------|

# void AFE\_LPCEnable ( uint8\_t lpc\_index )

Power Enable of LPCs.

**Parameters** 

| lpc_index | Index for the comparator to use. |
|-----------|----------------------------------|
|-----------|----------------------------------|

# void AFE\_LPCSetup ( uint8\_t lpc\_index, mxc\_lpc\_pos\_in\_t pos\_input, mxc\_lpc\_neg\_in\_t neg\_input, mxc\_afe\_in\_mode\_comp\_t cmp\_inmode )

Setup of Low Power Comparators (LPC)

### **Parameters**

| lpc_index  | Index for the comparator to use.                             |
|------------|--------------------------------------------------------------|
| pos_input  | MUXs of possible inputs for positive side of the comparator. |
| neg_input  | MUXs of possible inputs for negative side of the comparator. |
| cmp_inmode | Comparator modes.                                            |

# void AFE\_LPCSetupInt ( uint8\_t lpc\_index, void(\*)(void \*arg) intr\_cb, void \* cb\_arg )

Setup and activate an interrupt for a Low Power Comparator (LPC)

| lpc_index | Index for the comparator to use.                                                   |
|-----------|------------------------------------------------------------------------------------|
| intr_cb   | Function pointer to callback function. If NULL pointer is passed, CPU interrupt is |
|           | not activated and PMU interrupt will be activated                                  |
| cb_arg    | Pointer passed to the callback function.                                           |

# void AFE\_NpadSetup ( uint8\_t opamp\_index, mxc\_opamp\_neg\_pad\_t npad\_select )

NPAD Select for OpAmp.

#### **Parameters**

| opamp_index | Index of OpAmp to use.                               |
|-------------|------------------------------------------------------|
| npad_select | Select connection for the negative pad on the opamp. |

# void AFE\_OpAmpDisable ( uint8\_t opamp\_index )

Power Disable of OPAMPs.

Parameters

| opamp_index | Index of OpAmp to use. |
|-------------|------------------------|
|-------------|------------------------|

## void AFE\_OpAmpEnable ( uint8\_t opamp\_index )

Power Enable of OPAMPs.

**Parameters** 

| opamp_index | Index of OpAmp to use. |
|-------------|------------------------|
|-------------|------------------------|

void AFE\_OpAmpSetup ( uint8\_t opamp\_index, mxc\_opamp\_mode\_t
mode, mxc\_opamp\_pos\_in\_t pos\_input, mxc\_opamp\_neg\_in\_t neg\_input,
mxc\_afe\_in\_mode\_opamp\_t opamp\_inmode )

Setup of OPAMPs.

### **Parameters**

| opamp_index  | Index of OpAmp to use.                                      |
|--------------|-------------------------------------------------------------|
| mode         | OpAmp = 0, $Comparator = 1$                                 |
| pos_input    | MUXs of possible inputs for positive side of the opamp.     |
| neg_input    | MUXs of possible inputs for the negative side of the opamp. |
|              | Set mode for the input pads.                                |
| opamp_inmode |                                                             |

# void AFE\_OpAmpSetupInt ( uint8\_t opamp\_index, void(\*)(void \*arg) intr\_cb, void \* cb\_arg )

Setup and activate an interrupt for an OpAmp in comparator mode.

# Parameters

|   | opamp_index | Index for the opamp comparator to use.                                             |
|---|-------------|------------------------------------------------------------------------------------|
| ſ | intr_cb     | Function pointer to callback function. If NULL pointer is passed, CPU interrupt is |
|   |             | not activated and PMU interrupt will be activated                                  |
|   | cb_arg      | Pointer passed to the callback function.                                           |

# void AFE\_SetSwitchMode ( uint8\_t switch\_index, mxc\_adc\_spst\_sw\_ctrl\_t switch\_mode

Setup Switch Control Mode.

#### Parameters

| switch_index | Specifies the number of the switch being configured |
|--------------|-----------------------------------------------------|
| switch_mode  | Switch mode: 'software' or 'pulse train' control    |

# void AFE\_SetSwitchState ( uint8\_t switch\_index, mxc\_afe\_close\_spst\_t state )

Setup of Switch.

#### Parameters

| switc | h_index | Index of switch to set |
|-------|---------|------------------------|
|       | state   | Open or close switch.  |

# void AFE\_VRefExtBandgapSetup ( uint8\_t v1extadj )

Setup external bandgap reference voltage and adjust voltage 1.024V (2's complement)

 $1024 = Vrefadj \frac{87 + v1extadj}{104 * v1extadj}$  Where Vrefadj is on the external pin.

| vlovtadi | Adjustment value |
|----------|------------------|
| viextaaj | Adjustment value |

# 2.4 CLKMAN

# **Enumerations**

- enum mxc\_clkman\_clk\_t
- enum mxc\_clkman\_crypt\_clk\_t
- enum mxc\_clkman\_pll\_input\_select\_t
- enum mxc\_clkman\_pll\_divisor\_select\_t
- enum mxc\_clkman\_stability\_count\_t
- enum mxc\_clkman\_system\_source\_select\_t
- enum mxc\_clkman\_adc\_source\_select\_t
- enum mxc\_clkman\_wdt\_source\_select\_t
- enum mxc\_clkman\_clk\_scale\_t
- enum mxc\_clkman\_clk\_gate\_t

# **Functions**

- int32\_t CLKMAN\_HFXConfig (uint8\_t hfx\_bypass, uint8\_t hfx\_gm\_adjust, uint8\_t hfx\_dc\_control)
- void CLKMAN\_HFXEnable (void)
- int32\_t CLKMAN\_HFXDisable (void)
- int32\_t CLKMAN\_PLLConfig (mxc\_clkman\_pll\_input\_select\_t pll\_input\_select, mxc\_clkman\_pll\_divisor\_select\_pll\_divisor\_select, mxc\_clkman\_stability\_count\_t pll\_stability\_count, uint8\_t pll\_bypass, uint8\_t pll\_8mhz\_enable)
- void CLKMAN\_PLLEnable (void)
- int32\_t CLKMAN\_PLLDisable (void)
- void CLKMAN\_TrimRO\_Start (void)
- void CLKMAN\_TrimRO\_Stop (void)
- int32\_t CLKMAN\_SetSystemClock (mxc\_clkman\_system\_source\_select\_t system\_source\_select)
- void CLKMAN\_WaitForSystemClockStable (void)
- void CLKMAN\_USBClockEnable (void)
- void CLKMAN\_USBClockDisable (void)
- int32\_t CLKMAN\_CryptoClockConfig (mxc\_clkman\_stability\_count\_t crypto\_stability\_count)
- void CLKMAN CryptoClockEnable (void)
- void CLKMAN\_CryptoClockDisable (void)
- int32\_t CLKMAN\_SetADCClock (mxc\_clkman\_adc\_source\_select\_t adc\_source\_select, mxc\_adc\_clk\_mode adc\_clk\_mode)
- void CLKMAN\_ADCClockDisable (void)
- int32\_t CLKMAN\_SetWatchdogClock (uint8\_t index, mxc\_clkman\_wdt\_source\_select\_t watch-dog\_source\_select)
- int32\_t CLKMAN\_WatchdogClockDisable (uint8\_t index)
- void CLKMAN\_SetClkScale (mxc\_clkman\_clk\_t device\_clk, mxc\_clkman\_clk\_scale\_t clk\_scale)
- void CLKMAN\_SetCryptClkScale (mxc\_clkman\_crypt\_clk\_t device\_clk, mxc\_clkman\_clk\_scale\_t clk\_scale)
- void CLKMAN\_SetRTOSMode (uint8\_t enable)

# 2.4.1 Detailed Description

This is the high level API for the clock management module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

# 2.4.2 Enumeration Type Documentation

```
enum mxc_clkman_adc_source_select_t
```

Defines clock source selections for analog to digital converter clock.

Enumerator

**MXC\_E\_CLKMAN\_ADC\_SOURCE\_SELECT\_SYSTEM** Clock select for system clock frequency

MXC\_E\_CLKMAN\_ADC\_SOURCE\_SELECT\_PLL\_8MHZ Clock select for 8MHz phase locked loop output

**MXC\_E\_CLKMAN\_ADC\_SOURCE\_SELECT\_HFX** Clock select for high frequency crystal oscillator

MXC\_E\_CLKMAN\_ADC\_SOURCE\_SELECT\_24MHZ\_RO Clock select for 24MHz ring oscillator

```
enum mxc_clkman_clk_gate_t
```

Defines Setting of the Clock Gates .

Enumerator

```
MXC_E_CLKMAN_CLK_GATE_OFF Clock Gater is Off
MXC_E_CLKMAN_CLK_GATE_DYNAMIC Clock Gater is Dynamic
MXC_E_CLKMAN_CLK_GATE_ON Clock Gater is On
```

```
enum mxc_clkman_clk_scale_t
```

Defines clock scales for various clocks.

Enumerator

```
MXC_E_CLKMAN_CLK_SCALE_DISABLED Clock disabled
MXC_E_CLKMAN_CLK_SCALE_ENABLED Clock enabled
MXC_E_CLKMAN_CLK_SCALE_DIV_2 Clock scale for dividing by 2
MXC_E_CLKMAN_CLK_SCALE_DIV_4 Clock scale for dividing by 4
MXC_E_CLKMAN_CLK_SCALE_DIV_8 Clock scale for dividing by 8
MXC_E_CLKMAN_CLK_SCALE_DIV_16 Clock scale for dividing by 16
MXC_E_CLKMAN_CLK_SCALE_DIV_32 Clock scale for dividing by 32
MXC_E_CLKMAN_CLK_SCALE_DIV_64 Clock scale for dividing by 64
MXC_E_CLKMAN_CLK_SCALE_DIV_128 Clock scale for dividing by 128
MXC_E_CLKMAN_CLK_SCALE_DIV_256 Clock scale for dividing by 256
```

```
enum mxc_clkman_clk_t
```

Selects an internal module clock for clock scaling configuration.

Enumerator

```
MXC_E_CLKMAN_CLK_SYS Main System clock MXC_E_CLKMAN_CLK_GPIO GPIO module clock
```

```
MXC_E_CLKMAN_CLK_PT Pulse Train engine clock
MXC_E_CLKMAN_CLK_SPI0 SPI instance 0 module clock
MXC_E_CLKMAN_CLK_SPI1 SPI instance 1 module clock
MXC_E_CLKMAN_CLK_SPI2 SPI instance 2 module clock
MXC_E_CLKMAN_CLK_LCD_CHPUMP LCD Charge pump clock
MXC_E_CLKMAN_CLK_PUF Reserved
MXC_E_CLKMAN_CLK_PRNG PRNG module clock
MXC_E_CLKMAN_CLK_WDT0 Watchdog Timer 0 clock
MXC_E_CLKMAN_CLK_WDT1 Watchdog Timer 1 clock
MXC_E_CLKMAN_CLK_RTC_INT_SYNC RTC synchronizer clock (required for cross-clock-
   domain register updates)
MXC_E_CLKMAN_CLK_DAC0 Clock for DAC 0
MXC_E_CLKMAN_CLK_DAC1 Clock for DAC 1
MXC_E_CLKMAN_CLK_DAC2 Clock for DAC 2
MXC_E_CLKMAN_CLK_DAC3 Clock for DAC 3
```

# enum mxc\_clkman\_crypt\_clk\_t

Selects a TPU module clock for crypto ring-oscillator clock scaling configuration.

Enumerator

```
MXC_E_CLKMAN_CRYPT_CLK_AES AES engine clock

MXC_E_CLKMAN_CRYPT_CLK_MAA Modular Arithmetic Accelerator (MAA) clock

MXC_E_CLKMAN_CRYPT_CLK_PRNG Pseudo-random number Generator (PRNG) clock
```

### enum mxc\_clkman\_pll\_divisor\_select\_t

Defines clock input frequency for the phase locked loop.

Enumerator

```
MXC_E_CLKMAN_PLL_DIVISOR_SELECT_24MHZ Input frequency of 24MHz MXC_E_CLKMAN_PLL_DIVISOR_SELECT_12MHZ Input frequency of 12MHz MXC_E_CLKMAN_PLL_DIVISOR_SELECT_8MHZ Input frequency of 8MHz
```

```
enum mxc_clkman_pll_input_select_t
```

Defines clock input selections for the phase locked loop.

Enumerator

```
MXC_E_CLKMAN_PLL_INPUT_SELECT_HFX Input select for high frequency crystal os-
cillator
MXC_E_CLKMAN_PLL_INPUT_SELECT_24MHZ_RO Input select for 24MHz ring oscil-
lator
```

# enum mxc\_clkman\_stability\_count\_t

Defines terminal count for PLL stable.

Enumerator

 $MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_8\_CLKS$  Clock stable after  $2^8 = 256$  clock cycles

```
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_9\_CLKS Clock stable after 2^9 = 512 clock
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_10\_CLKS Clock stable after 2^{10} = 1024 clock
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_11\_CLKS Clock stable after 2^{11} = 2048 clock
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_12\_CLKS Clock stable after 2^{\land}12 = 4096 clock
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_13\_CLKS Clock stable after 2^{\land}13 = 8192 clock
MXC_E_CLKMAN_STABILITY_COUNT_2_14_CLKS Clock stable after 2^14 = 16384
    clock cycles
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_15\_CLKS Clock stable after 2^15 = 32768
    clock cycles
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_16\_CLKS Clock stable after 2^{\land}16 = 65536
    clock cycles
MXC_E_CLKMAN_STABILITY_COUNT_2_17_CLKS Clock stable after 2^17 = 131072
    clock cycles
MXC_E_CLKMAN_STABILITY_COUNT_2_18_CLKS Clock stable after 2^18 = 262144
    clock cycles
MXC_E_CLKMAN_STABILITY_COUNT_2_19_CLKS Clock stable after 2^19 = 524288
    clock cycles
MXC_E_CLKMAN_STABILITY_COUNT_2_20_CLKS Clock stable after 2^20 = 1048576
    clock cycles
MXC\_E\_CLKMAN\_STABILITY\_COUNT\_2\_21\_CLKS Clock stable after 2^21 = 2097152
    clock cycles
MXC_E_CLKMAN_STABILITY_COUNT_2_22_CLKS Clock stable after 2^2 = 4194304
    clock cycles
MXC_E_CLKMAN_STABILITY_COUNT_2_23_CLKS Clock stable after 2^23 = 8388608
    clock cycles
```

### enum mxc\_clkman\_system\_source\_select\_t

Defines clock source selections for system clock.

#### Enumerator

- MXC\_E\_CLKMAN\_SYSTEM\_SOURCE\_SELECT\_24MHZ\_RO\_DIV\_8 Clock select for 24MHz ring oscillator divided by 8 (3MHz)
- **MXC\_E\_CLKMAN\_SYSTEM\_SOURCE\_SELECT\_24MHZ\_RO** Clock select for 24MHz ring oscillator
- **MXC\_E\_CLKMAN\_SYSTEM\_SOURCE\_SELECT\_HFX** Clock select for high frequency crystal oscillator
- **MXC\_E\_CLKMAN\_SYSTEM\_SOURCE\_SELECT\_PLL\_48MHZ\_DIV\_2** Clock select for 48MHz phase locked loop output divided by 2 (24MHz)

# enum mxc\_clkman\_wdt\_source\_select\_t

Defines clock source selections for watchdog timer clock.

# Enumerator

- MXC\_E\_CLKMAN\_WDT\_SOURCE\_SELECT\_SYSTEM Clock select for system clock frequency
- **MXC\_E\_CLKMAN\_WDT\_SOURCE\_SELECT\_RTC** Clock select for 8MHz phase locked loop output

MXC\_E\_CLKMAN\_WDT\_SOURCE\_SELECT\_24MHZ\_RO Clock select for high frequency crystal oscillator
MXC\_E\_CLKMAN\_WDT\_SOURCE\_SELECT\_NANO Clock select for 24MHz ring oscillator

# 2.4.3 Function Documentation

int32\_t CLKMAN\_CryptoClockConfig ( mxc\_clkman\_stability\_count\_t
crypto\_stability\_count )

Configures but does not enable the crypto clock.

**Parameters** 

|                   | Number of clocks before crypto clock is stable. |
|-------------------|-------------------------------------------------|
| crypto_stability_ | count                                           |

Returns

0 => Success. Non zero => error condition.

# int32\_t CLKMAN\_HFXConfig ( uint8\_t hfx\_bypass, uint8\_t hfx\_gm\_adjust, uint8\_t hfx\_dc\_control )

Configures but does not enable the high frequency external oscillator circuitry.

**Parameters** 

| hfx_bypass     | 1 for crystal receiver bypass, 0 for no bypass. |
|----------------|-------------------------------------------------|
| hfx_gm_adjust  | High frequency crystal gain adjust.             |
| hfx_dc_control | High frequency crystal dc control.              |

Returns

0 => Success. Non zero => error condition.

#### int32\_t CLKMAN\_HFXDisable (void)

Disables the high frequency crystal receiver.

Returns

0 => Success. Non zero => error condition.

int32\_t CLKMAN\_PLLConfig ( mxc\_clkman\_pll\_input\_select\_t pll\_input\_select, mxc\_clkman\_pll\_divisor\_select\_t pll\_divisor\_select, mxc\_clkman\_stability\_count\_t pll\_stability\_count, uint8\_t pll\_bypass, uint8\_t pll\_8mhz\_enable )

Configures but does not enable the phase locked loop circuitry.

|                  | Phase locked loop clock input. |
|------------------|--------------------------------|
| pll_input_select |                                |

|                    | Input clock frequency for the phase locked loop.                                |
|--------------------|---------------------------------------------------------------------------------|
| pll_divisor_select | t                                                                               |
|                    | Number of clocks before phase locked loop is stable.                            |
| pll_stability_cou  | nt                                                                              |
| pll_bypass         | 1 for high frequency oscillator output for 48MHz clock, 0 for phase locked loop |
|                    | output.                                                                         |
|                    | 1 for enable 8MHz phase locked loop output, 0 for disable.                      |
| pll_8mhz_enable    |                                                                                 |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t CLKMAN\_PLLDisable (void)

Disables the phase locked loop circuitry.

#### Returns

0 => Success. Non zero => error condition.

# int32\_t CLKMAN\_SetADCClock ( mxc\_clkman\_adc\_source\_select\_t adc\_source\_select, mxc\_adc\_clk\_mode adc\_clk\_mode )

Sets the analog to digital converter clock source if the source is valid.

#### **Parameters**

|   |                  | Analog to digital converter clock source.                                         |
|---|------------------|-----------------------------------------------------------------------------------|
|   | adc_source_selec | ct                                                                                |
| Ì | adc_clk_mode     | Divide the clock source into the ADC if source is too high. ADC must run at 8MHz. |

#### Returns

0 => Success. Non zero => error condition.

# void CLKMAN\_SetClkScale ( mxc\_clkman\_clk\_t device\_clk, mxc\_clkman\_clk\_scale\_t clk\_scale )

Set the system clock scale.

# **Parameters**

| device_clk | device enum for clock scale setup |
|------------|-----------------------------------|
| clk_scale  | System clock scale.               |

# void CLKMAN\_SetCryptClkScale ( mxc\_clkman\_crypt\_clk\_t device\_clk, mxc\_clkman\_clk\_scale\_t clk\_scale )

Set the TPU clock scale.

| device_clk | device enum for clock scale setup |
|------------|-----------------------------------|
| clk_scale  | System clock scale.               |

# void CLKMAN\_SetRTOSMode ( uint8\_t enable )

Set RTC clock for systick counter, allowing systick to operate in full clockgating powersaving mode.

#### **Parameters**

| enable | 1 enable 0 disable |
|--------|--------------------|

# int32\_t CLKMAN\_SetSystemClock ( mxc\_clkman\_system\_source\_select\_t system\_source\_select )

Sets the system clock source if the source is valid. Make sure HFX is stable before switching system clock.

#### **Parameters**

| sys- System clock source. |  |
|---------------------------|--|
| tem_source_select         |  |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t CLKMAN\_SetWatchdogClock ( uint8\_t index, mxc\_clkman\_wdt\_source\_select\_t watchdog\_source\_select )

Sets the watchdog clock source if the source is valid for the watchdog specified.

# **Parameters**

|      | index       | Index of watchdog to set clock. |
|------|-------------|---------------------------------|
|      | watch-      | Watchdog clock source.          |
| dog_ | source_sele | ct                              |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t CLKMAN\_WatchdogClockDisable ( uint8\_t index )

Disable the watchdog clock source for the watchdog specified.

#### **Parameters**

| index | Index of watchdog to disable. |
|-------|-------------------------------|
|-------|-------------------------------|

#### Returns

0 => Success. Non zero => error condition.

## 2.5 DAC

## **Enumerations**

- enum mxc\_dac\_pwr\_mode\_t
- enum mxc\_dac\_op\_mode\_t
- enum mxc\_dac\_interp\_mode\_t
- enum mxc dac start mode t

## **Functions**

- void DAC\_Enable (uint32\_t dac\_index, mxc\_dac\_pwr\_mode\_t power\_mode)
- void DAC\_Disable (uint32\_t dac\_index)
- void DAC\_SetRate (uint32\_t dac\_index, uint16\_t rate, mxc\_dac\_interp\_mode\_t interp\_mode)
- void DAC\_SetStartMode (uint32\_t dac\_index, mxc\_dac\_start\_mode\_t start\_mode)
- int32\_t DAC\_PatternConfig (uint32\_t dac\_index, dac\_transport\_t \*dac\_handle, const void \*data, uint32\_t samples, uint16\_t loops, void(\*done\_cb)(int32\_t exit\_status, void \*done\_cb\_arg), void \*done\_cb\_arg)
- int32\_t DAC\_PatternStart (dac\_transport\_t \*transport)
- void DAC\_PatternStop (dac\_transport\_t \*transport)
- int32\_t DAC\_SetOutput (uint8\_t dac\_index, uint32\_t value)
- int32\_t DAC\_SetOutputRaw (uint8\_t dac\_index, uint32\_t value)

## 2.5.1 Detailed Description

This is the high level API for the digital-to-analog converter module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

When using the DAC in periodic output mode to push wave-form patterns out, the following equation will apply for setting the pattern output rate

$$T_{out} = \frac{N_s * N_i * (N_r + 2)}{F_c}$$

#### Where

 $N_s =$  Number of samples in a period as set in DAC PatternConfig()

 $N_i =$  Interpolation rate set in DAC\_SetRate()

 $N_r = > DAC$  rate as set in DAC\_SetRate()

 $F_c = > \mathsf{DAC}$  clock rate, normally system clock. Can be divided by using CLOCKMAN clock dividers.

# 2.5.2 Enumeration Type Documentation

enum mxc\_dac\_interp\_mode\_t

Defines the DAC Interpolation Options.

Enumerator

MXC\_E\_DAC\_INTERP\_MODE\_DISABLED DAC Interpolation is Disabled MXC\_E\_DAC\_INTERP\_MODE\_2\_TO\_1 DAC Interpolation 2:1 MXC\_E\_DAC\_INTERP\_MODE\_4\_TO\_1 DAC Interpolation 4:1

## MXC\_E\_DAC\_INTERP\_MODE\_8\_TO\_1 DAC Interpolation 8:1

```
enum mxc_dac_op_mode_t
```

Defines the DAC Operational Modes.

Enumerator

```
MXC_E_DAC_OP_MODE_FIFO DAC OpMode FIFO
MXC_E_DAC_OP_MODE_DACSMPLCNT DAC OpMode Sample Count
MXC_E_DAC_OP_MODE_DAC_REG DAC OpMode DAC_REG Control
MXC_E_DAC_OP_MODE_CONTINUOUS DAC OpMode Continuous
```

```
enum mxc_dac_pwr_mode_t
```

Defines the DAC power modes. Intermediate values are only applicable to 12-bit DAC instances.

Enumerator

```
MXC_E_DAC_PWR_MODE_OFF Power Level OFF (Disabled)

MXC_E_DAC_PWR_MODE_LVL0 Power Level 0 (48uA)

MXC_E_DAC_PWR_MODE_LVL1 Power Level 1 (130uA)

MXC_E_DAC_PWR_MODE_LVL2 Power Level 2 (210uA)

MXC_E_DAC_PWR_MODE_FULL Power Level FullPwr (291uA)
```

```
enum mxc_dac_start_mode_t
```

Defines the DAC Start Modes.

Enumerator

```
MXC_E_DAC_START_MODE_FIFO_NOT_EMPTY Start on FIFO Not Empty

MXC_E_DAC_START_MODE_ADC_STROBE Start on ADC generated Start Strobe

MXC_E_DAC_START_MODE_DAC_STROBE Start on DAC generated Start Strobe
```

## 2.5.3 Function Documentation

```
void DAC_Disable ( uint32_t dac_index )
```

Power down the selected DAC instance.

Parameters

```
dac_index DAC index number
```

```
void DAC_Enable ( uint32_t dac_index, mxc_dac_pwr_mode_t power_mode )
```

Sets the power mode for the selected DAC instance.

| dac_index | DAC index number |
|-----------|------------------|

| power_mode | Set or disable DAC power |
|------------|--------------------------|
|------------|--------------------------|

int32\_t DAC\_PatternConfig ( uint32\_t dac\_index, dac\_transport\_t \* dac\_handle, const void \* data, uint32\_t samples, uint16\_t loops, void(\*)(int32\_t exit\_status, void \*done\_cb\_arg) done\_cb, void \* done\_cb\_arg)

This will setup a single and re-usable output object for the DAC output port. The return pointer is allocated with malloc() and can be later released using free(). Calling this function does not access the DAC hardware directly; instead, this function loads all the information into a RAM buffer for later use by the PMU to transfer the pattern into the DAC FIFO. For cases where multiple patterns are used in an application, this function can be called separately for each different pattern. Then, the handle of the desired pattern can be passed to DAC\_PatternStart() to start that pattern.

#### **Parameters**

| dac_index   | DAC index number                                                                            |
|-------------|---------------------------------------------------------------------------------------------|
| dac_handle  | Pointer to an uninitialized state structure, this function will fill-in the correct fields. |
| data        | Pointer to the beginning of the sample pattern in memory, needs to be at least              |
|             | samples*2 bytes long                                                                        |
| samples     | number of samples to output in a single pass (UI/wave)                                      |
| loops       | number of times to repeat pattern, 0: forever or until DAC_PatternStop() is called          |
| done_cb     | (OPTIONAL, set to 'NULL' if not used) pointer to a callback function to be called           |
|             | when the pattern output has completed                                                       |
| done_cb_arg | (OPTIONAL, set to 'NULL' if not used) pointer to data to be given to the 'done'             |
|             | callback function                                                                           |
| exit_status | If done_cb callback function is used, exit_status $=> 0$ ; pattern pushed to DAC            |
|             | FIFO to completion without error. exit_status $=>$ -X; PMU or FIFO error.                   |

#### Returns

0 on success.

## int32\_t DAC\_PatternStart ( dac\_transport\_t \* transport )

Starts a DAC pattern output process using a handle previously returned by DAC\_PatternConfig(). The pattern is transmitted to the selected DAC FIFO using a dynamically allocated PMU channel. The PMU channel will free itself once the pattern is stopped, either because DAC\_PatternStop() was called or because the number of output loops defined by the 'loops' parameter in DAC\_PatternStart() have completed. Once the pattern output has started, the CPU is not needed to continue the pattern generation, which leaves the CPU free to perform other tasks or wait in sleep mode (LP2) until the pattern has completed.

#### **Parameters**

| transport | Return handle from a call to DAC_PatternConfig(). |
|-----------|---------------------------------------------------|

#### Returns

0 => Success. Non zero => error condition.

## void DAC\_PatternStop ( dac\_transport\_t \* transport )

Stop a running DAC output pattern that was configured with a loop count of 0 (repeat indefinitely).

#### **Parameters**

| transport Retur | n handle from a call to DAC_ | _PatternConfig(). |
|-----------------|------------------------------|-------------------|
|-----------------|------------------------------|-------------------|

## int32\_t DAC\_SetOutput ( uint8\_t dac\_index, uint32\_t value )

Directly set the DAC to an exact value.

#### **Parameters**

| dac_index | DAC index number                           |
|-----------|--------------------------------------------|
| value     | Exact value to set the DAC output DC level |

#### Returns

0 => Success. Non zero => error condition.

## int32\_t DAC\_SetOutputRaw ( uint8\_t dac\_index, uint32\_t value )

Directly set the DAC to an exact value.

#### **Parameters**

| dac_index | DAC index number                          |
|-----------|-------------------------------------------|
| value     | FIF0 value to set the DAC output DC level |

#### Returns

0 => Success. Non zero => error condition.

# void DAC\_SetRate ( uint32\_t dac\_index, uint16\_t rate, mxc\_dac\_interp\_mode\_t interp\_mode )

Set values in the DAC registers related to output rates for use in a periodic mode.

### **Parameters**

| dac_index   | DAC index number                                                   |
|-------------|--------------------------------------------------------------------|
| rate        | Delay between output samples in the output FIFO, see hardware docs |
| interp_mode | Level of interpolation between real points                         |

## void DAC\_SetStartMode ( uint32\_t dac\_index, mxc\_dac\_start\_mode\_t start\_mode )

Set the start mode on the selected DAC instance. The start mode determines which source will trigger the start of the DAC pattern output.

| dac_index  | DAC index number                                |
|------------|-------------------------------------------------|
| start_mode | Device or module that will start the DAC output |

## 2.6 Flash Controller

## **Functions**

- int32\_t FLC\_Erase (uint32\_t address, uint8\_t erase\_code, uint8\_t unlock\_key)
- int32\_t FLC\_WriteBlock (uint32\_t address, const void \*data, uint32\_t length, uint8\_t unlock\_key)

## 2.6.1 Detailed Description

This is the high level API for the internal flash controller module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.6.2 Function Documentation

This function will erase a single page of flash, 1 page is 2K bytes. Keys needed for flash are in the hardware specific register file "flc\_regs.h".

#### **Parameters**

| address    | Start address that needs to be erased, must be aligned with 0x800         |
|------------|---------------------------------------------------------------------------|
| erase_code | Flash erase code; defined as 'MXC_V_FLC_ERASE_CODE_PAGE_ERASE' for        |
|            | page erase                                                                |
| unlock_key | Key necessary for accessing flash; defined as 'MXC_V_FLC_FLSH_UNLOCK_KEY' |

### Returns

0 => Success. Non zero => error condition.

# int32\_t FLC\_WriteBlock ( uint32\_t address, const void \* data, uint32\_t length, uint8\_t unlock\_key )

This function writes data to the flash device through flash controller.

#### **Parameters**

|   | address    | Start address that needs to be written, must be aligned with 4 bytes      |
|---|------------|---------------------------------------------------------------------------|
|   | data       | Pointer to the buffer containing data to write                            |
| Ì | length     | Size of the data to write in bytes, must be multiple of 4 bytes           |
| Ì | unlock_key | Key necessary for accessing flash; defined as 'MXC_V_FLC_FLSH_UNLOCK_KEY' |

#### Returns

0 => Success. Non zero => error condition.

## 2.7 **GPIO**

## **Enumerations**

- enum gpio\_int\_mode\_t
- enum gpio\_in\_mode\_t
- enum gpio\_out\_mode\_t

## **Functions**

- void GPIO\_SetOutMode (uint8\_t port, uint8\_t pin, gpio\_out\_mode\_t val)
- void GPIO\_SetFuncSel (uint8\_t port, uint8\_t pin, uint8\_t val)
- void GPIO\_SetInMode (uint8\_t port, uint8\_t pin, gpio\_in\_mode\_t val)
- void GPIO\_SetOutVal (uint8\_t port, uint8\_t pin, uint32\_t val)
- uint32\_t GPIO\_GetInVal (uint8\_t port, uint8\_t pin)
- void GPIO\_SetIntMode (uint8\_t port, uint8\_t pin, gpio\_int\_mode\_t val, void(\*gpio\_irq\_cb)(void))

## 2.7.1 Detailed Description

This is the high level API for the general-purpose input/output module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.7.2 Enumeration Type Documentation

```
enum gpio_in_mode_t
```

Controls how the logical input value is determined for a given GPIO pin. This input value will also be used for interrupt detection if that has been enabled for the GPIO pin in question.

Enumerator

**MXC\_E\_GPIO\_IN\_MODE\_NORMAL** Normal mode: low logic level translates to 0, high logic level translates to 1

**MXC\_E\_GPIO\_IN\_MODE\_INVERTED** Inverted mode: low logic level translates to 1, high logic level translates to 0

**MXC\_E\_GPIO\_IN\_MODE\_ALWAYS\_ZERO** A zero value will always be returned for this pin's input regardless of the voltage level present at the pin

**MXC\_E\_GPIO\_IN\_MODE\_ALWAYS\_ONE** A one value will always be returned for this pin's input regardless of the voltage level present at the pin

### enum gpio\_int\_mode\_t

Defines the condition needed to generate an interrupt for a given GPIO pin.

Enumerator

```
MXC_E_GPIO_INT_MODE_DISABLE no interrupt generation MXC_E_GPIO_INT_MODE_FALLING_EDGE falling edge detect MXC_E_GPIO_INT_MODE_RISING_EDGE rising edge detect MXC_E_GPIO_INT_MODE_ANY_EDGE any edge detect MXC_E_GPIO_INT_MODE_LOW_LVL low level detect MXC_E_GPIO_INT_MODE_HIGH_LVL high level detect
```

### enum gpio\_out\_mode\_t

Output drive mode of output. Defines drive state as modified by output setting of 0/1.

### Enumerator

```
MXC_E_GPIO_OUT_MODE_TRISTATE Wk1/Hiz
MXC_E_GPIO_OUT_MODE_OPEN_DRAIN Hiz/Dr0
MXC_E_GPIO_OUT_MODE_OPEN_DRAIN_W_PULLUP Wk1/Dr0
MXC_E_GPIO_OUT_MODE_TS Unused
MXC_E_GPIO_OUT_MODE_NORMAL_TRISTATE HiZ/Hiz
MXC_E_GPIO_OUT_MODE_NORMAL Dr1/Dr0
MXC_E_GPIO_OUT_MODE_SLOW_TRISTATE HiZ/Hiz
MXC_E_GPIO_OUT_MODE_SLOW_Dr1/Dr0
MXC_E_GPIO_OUT_MODE_FAST_TS HiZ/Hiz
MXC_E_GPIO_OUT_MODE_FAST_Dr1/Dr0
```

## 2.7.3 Function Documentation

```
uint32_t GPIO_GetInVal ( uint8_t port, uint8_t pin )
```

Returns the logical input value (as configured by GPIO\_SetInMode()) for the selected GPIO pin.

#### **Parameters**

| port | desired gpio port. |
|------|--------------------|
| pin  | desired gpio pin.  |

#### Returns

current value on this pin, as defined by GPIO\_IN\_MODE

#### void GPIO\_SetFuncSel ( uint8\_t port, uint8\_t pin, uint8\_t val )

Sets the GPIO function select for the given GPIO pin. This setting is only effective if the GPIO pin in question is in 'GPIO mode', which means that the GPIO pin has not been requested for use by a higher priority function such as SPI, I2C, UART, LCD, etc.

#### **Parameters**

| port | Selects GPIO port (starting at 0 for P0, 1 for P1, and so on)                      |
|------|------------------------------------------------------------------------------------|
| pin  | Selects pin within the selected GPIO port, from 0 to 7.                            |
| val  | select field for selection of one a parameterized number of functions (Max 16, Min |
|      | 2) which can control pad if owned by GPIO function.                                |

#### See also

IOMUX matrix (GPIO: firmware control; Pulse Train: pulse train; tmr: 32-bits Timer)

| * |        |      |     |     |     |      |      |      |      |
|---|--------|------|-----|-----|-----|------|------|------|------|
| * | val-=> | 0    | 1   | 2   | 3   | 4    | 5    | 6    | 7    |
| * |        |      |     |     |     |      |      |      |      |
| * | P0.0:  | gpio | pt0 | pt0 | pt4 | tmr0 | tmr1 | tmr2 | tmr3 |
| * | P0.1:  | gpio | pt1 | pt4 | pt0 | tmr1 | tmr2 | tmr3 | tmr0 |
| * | P0.2:  | gpio | pt2 | pt1 | pt5 | tmr2 | tmr3 | tmr0 | tmr1 |
| * | P0.3:  | gpio | pt3 | pt5 | pt1 | tmr3 | tmr0 | tmr1 | tmr2 |
| * | P0.4:  | gpio | pt4 | pt2 | pt6 | tmr0 | tmr1 | tmr2 | tmr3 |
| * | P0.5:  | gpio | pt5 | pt6 | pt2 | tmr1 | tmr2 | tmr3 | tmr0 |
| * | P0.6:  | gpio | pt6 | pt3 | pt7 | tmr2 | tmr3 | tmr0 | tmr1 |
| * | P0.7:  | gpio | pt7 | pt7 | pt3 | tmr3 | tmr0 | tmr1 | tmr2 |
| * | P1.0:  | gpio | pt0 | pt0 | pt4 | tmr0 | tmr1 | tmr2 | tmr3 |
|   |        |      |     |     |     |      |      |      |      |

```
P1.1:
                                  pt0
        gpio
                 pt1
                         pt4
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
        gpio
                 pt2
                         pt1
                                  pt5
P1.2:
                                           tmr2
                                                   tmr3
                                                            tmr0
                                                                    tmr1
P1.3:
        gpio
                 pt3
                         pt5
                                  pt1
                                           tmr3
                                                   {\tt tmr0}
                                                            tmr1
                                                                    tmr2
        gpio
                         pt2
P1.4:
                 pt4
                                  pt6
                                           tmr0
                                                   tmr1
                                                            tmr2
                                                                    tmr3
P1.5:
        gpio
                 pt5
                         pt6
                                  pt2
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
P1.6:
        gpio
                 pt6
                         pt3
                                  pt7
                                           tmr2
                                                   tmr3
                                                            tmr0
                                                                    tmr1
P1.7:
        gpio
                 pt7
                         pt7
                                  pt3
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                    tmr2
P2.0:
        gpio
                 pt0
                         pt0
                                  pt4
                                           tmr0
                                                   tmr1
                                                            tmr2
                                                                    tmr3
                                  pt0
P2.1:
                 pt1
                         pt4
        gpio
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
P2.2:
        gpio
                 pt2
                         pt1
                                  pt5
                                           tmr2
                                                   tmr3
                                                            {\tt tmr0}
                                                                    tmr1
P2.3:
                         pt5
        {\tt gpio}
                 pt3
                                  pt1
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                    tmr2
P2.4:
        gpio
                 pt4
                         pt2
                                  pt6
                                           tmr0
                                                   tmr1
                                                            tmr2
                                                                    tmr3
P2.5:
        gpio
                 pt5
                         pt6
                                  pt2
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
P2.6:
        gpio
                 pt6
                         pt3
                                  pt7
                                           tmr2
                                                   tmr3
                                                            tmr0
                                                                    tmr1
P2.7:
        gpio
                 pt7
                         pt7
                                  pt3
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                    tmr2
                                  pt4
P6.0:
        gpio
                 pt0
                         pt0
                                                                    tmr3
                                           tmr0
                                                   tmr1
                                                            tmr2
P6.1:
        gpio
                 pt1
                         pt4
                                  pt0
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
P6.2:
        gpio
                 pt2
                         pt1
                                  pt5
                                           tmr2
                                                   tmr3
                                                            t.mr()
                                                                    t.mr1
        gpio
P6.3:
                 pt3
                         pt5
                                  pt1
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                    tmr2
P6.4:
        gpio
                 pt4
                         pt2
                                  pt6
                                           tmr0
                                                   tmr1
                                                            tmr2
                                                                    tmr3
                 pt5
                         pt6
                                  pt2
P6.5:
        gpio
                                                   tmr2
                                           tmr1
                                                            tmr3
                                                                    tmr0
P6.6:
                 pt6
                         pt3
                                  pt7
                                           tmr2
                                                   tmr3
                                                            tmr0
                                                                     tmr1
        gpio
                         pt7
                                  pt3
P6.7:
        gpio
                 pt7
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                    tmr2
P7.0:
                         pt0
        gpio
                 pt0
                                  pt4
                                           tmr0
                                                   tmr1
                                                            tmr2
                                                                    tmr3
P7.1:
        gpio
                 pt1
                         pt4
                                  pt0
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
                 pt2
                         pt1
                                  pt5
P7.2:
        gpio
                                           tmr2
                                                   tmr3
                                                            tmr0
                                                                    tmr1
P7.3:
        gpio
                 pt3
                         pt5
                                  pt1
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                    tmr2
P7.4:
        gpio
                 pt4
                         pt2
                                  pt6
                                           tmr0
                                                   tmr1
                                                            tmr2
                                                                    tmr3
P7.5:
        gpio
                 pt5
                         pt6
                                  pt2
                                           tmr1
                                                   tmr2
                                                            tmr3
                                                                    tmr0
P7.6:
        gpio
                 pt6
                         pt3
                                  pt7
                                           tmr2
                                                   tmr3
                                                            tmr0
                                                                    tmr1
P7.7:
        gpio
                 pt7
                         pt7
                                  pt3
                                           tmr3
                                                   tmr0
                                                            tmr1
                                                                     tmr2
```

### void GPIO\_SetInMode ( uint8\_t port, uint8\_t pin, gpio\_in\_mode\_t val )

This function will set gpio input mode.

### **Parameters**

| port | desired gpio port. |
|------|--------------------|
| pin  | desired gpio pin.  |
| val  | gpio input mode    |

# void GPIO\_SetIntMode ( uint8\_t port, uint8\_t pin, gpio\_int\_mode\_t val, void(\*)(void) gpio\_irq\_cb )

This function will set gpio interrupt mode and register interrupt callback function.

| port        | desired gpio port.                                                                                                              |
|-------------|---------------------------------------------------------------------------------------------------------------------------------|
| pin         | desired gpio pin.                                                                                                               |
| val         | gpio interrupt mode                                                                                                             |
| gpio_irq_cb | gpio interrupt callback function. If NULL, no ARM interrupt is generated. Useful for configuring internal signaling to the PMU. |

## void GPIO\_SetOutMode ( uint8\_t port, uint8\_t pin, gpio\_out\_mode\_t val )

Sets the output mode for the selected GPIO pin.

## Parameters

| port | desired gpio port. |
|------|--------------------|
| pin  | desired gpio pin.  |
| val  | gpio output mode.  |

### Returns

0 => Success. Non zero => error condition.

## void GPIO\_SetOutVal ( uint8\_t port, uint8\_t pin, uint32\_t val )

This function will set gpio out value.

| port | desired gpio port.                   |
|------|--------------------------------------|
| pin  | desired gpio pin.                    |
| val  | set 1 to high level; 0 to low level. |

## 2.8 I2C Master

## **Enumerations**

• enum i2cm\_speed\_t

## **Functions**

- int32\_t I2CM\_Init (uint8\_t index, i2cm\_speed\_t speed)
- int32\_t I2CM\_Read (uint8\_t index, uint8\_t addr, const uint8\_t \*cmd\_data, uint32\_t cmd\_data\_bytes, uint8\_t \*read\_data, uint32\_t read\_data\_bytes)
- int32\_t I2CM\_Write (uint8\_t index, uint8\_t addr, const uint8\_t \*cmd\_data, uint32\_t cmd\_data\_bytes, const uint8\_t \*write\_data, uint32\_t write\_data\_bytes)
- int32\_t I2CM\_WriteAsync (uint8\_t index, uint8\_t addr, const uint8\_t \*cmd, uint32\_t cmd\_bytes, const uint8\_t \*data, uint32\_t data\_bytes, void(\*tx\_done)(int32\_t ret\_status))
- int32\_t I2CM\_ReadAsync (uint8\_t index, uint8\_t addr, const uint8\_t \*cmd, uint32\_t cmd\_bytes, uint8\_t \*data, uint32\_t data\_bytes, void(\*rx\_handler)(int32\_t rx\_bytes))

## 2.8.1 Detailed Description

This is the high level API for the inter-integrated circuit master controller module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.8.2 Enumeration Type Documentation

```
enum i2cm_speed_t

speed option for i2c master

Enumerator

MXC_E_I2CM_SPEED_100KHZ 100KHz

MXC_E_I2CM_SPEED_400KHZ 400KHz

MXC_E_I2CM_SPEED_1MHZ 1MHz
```

## 2.8.3 Function Documentation

```
int32_t I2CM_Init ( uint8_t index, i2cm_speed_t speed_)
```

This function initialize the I2C master device.

| index | index of I2C master.                                                           |
|-------|--------------------------------------------------------------------------------|
| speed | speed of the I2C clock. The output is only correct with a I2Cm clock of 24MHz. |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t I2CM\_Read ( uint8\_t index, uint8\_t addr, const uint8\_t \* cmd\_data, uint32\_t cmd\_data\_bytes, uint8\_t \* read\_data, uint32\_t read\_data\_bytes )

This function performs a read transaction over I2C. A read transaction consists of a write from cmd\_data of length cmd\_data\_bytes followed by a read of length read\_data\_bytes to read\_data. If cmd\_data\_bytes is 0 then there will be neither an initial write nor a repeated start condition transmitted.

#### **Parameters**

| index      | index of I2C master.                                                         |
|------------|------------------------------------------------------------------------------|
| addr       | address of I2C slave, driver will take care of the read/write bit.           |
| cmd        | command data buffer.                                                         |
| cmd_bytes  | number of command data bytes to write to slave.                              |
| data       | read data buffer.                                                            |
| data_bytes | number of bytes to read from slave following the command write (and repeated |
|            | start).                                                                      |

#### Returns

number of bytes read.

This function performs an asyncronized read transaction over I2C. A read transaction consists of a write from cmd\_data of length cmd\_data\_bytes followed by a read of length read\_data\_bytes to read\_data. If cmd\_data\_bytes is 0 then there will be neither an initial write nor a repeated start condition transmitted.

### **Parameters**

| index           | index of I2C master.                                                         |
|-----------------|------------------------------------------------------------------------------|
| addr            | address of I2C slave, driver will take care of the read/write bit.           |
| cmd_data        | command data buffer.                                                         |
|                 | number of command data bytes to write to slave.                              |
| cmd_data_bytes  |                                                                              |
| read_data       | read data buffer.                                                            |
|                 | number of bytes to read from slave following the command write (and repeated |
| read_data_bytes | start).                                                                      |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t I2CM\_Write ( uint8\_t index, uint8\_t addr, const uint8\_t \* cmd\_data, uint32\_t cmd\_data\_bytes, const uint8\_t \* write\_data, uint32\_t write\_data\_bytes )

This function performs a write transaction over I2C. A write transaction consists of a write from cmd\_data of length cmd\_data\_bytes followed by a write from write\_data of length write\_data\_bytes. If either cmd\_data\_bytes or write\_data\_bytes is 0 then there will be only a single write with no repeated start condition.

### Parameters

| index      | index of I2C master.                                                                |
|------------|-------------------------------------------------------------------------------------|
| addr       | address of I2C slave, driver will take care of the read/write bit.                  |
| cmd        | command data buffer.                                                                |
| cmd_bytes  | number of command data bytes to write to slave.                                     |
| data       | write data buffer.                                                                  |
| data_bytes | number of bytes to write to slave following the command write (and repeated start). |

### Returns

number of bytes written.

int32\_t I2CM\_WriteAsync ( uint8\_t index, uint8\_t addr, const uint8\_t \* cmd, uint32\_t cmd\_bytes, const uint8\_t \* data, uint32\_t data\_bytes, void(\*)(int32\_t ret\_status)  $tx\_done$  )

This function performs an asyncronized write transaction over I2C. A write transaction consists of a write from cmd\_data of length cmd\_data\_bytes followed by a write from write\_data of length write\_data\_bytes. If either cmd\_data\_bytes or write\_data\_bytes is 0 then there will be only a single write with no repeated start condition.

#### **Parameters**

| index      | index of I2C master.                                                                |
|------------|-------------------------------------------------------------------------------------|
| addr       | address of I2C slave, driver will take care of the read/write bit.                  |
| cmd        | command data buffer.                                                                |
| cmd_bytes  | number of command data bytes to write to slave.                                     |
| data       | write data buffer.                                                                  |
| data_bytes | number of bytes to write to slave following the command write (and repeated start). |

## Returns

0 => Success. Non zero => error condition.

# 2.9 ICC

## Macros

#define ICC\_Flush()

# **Functions**

- void ICC\_Enable (void)
- void ICC\_Disable (void)

# 2.9.1 Detailed Description

This is the high level API for the instruction cache controller module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.10 IO MUX

## **Enumerations**

• enum ioman\_mapping\_t

## **Functions**

- uint32\_t IOMAN\_SPI0 (ioman\_mapping\_t map, uint8\_t core\_io, uint8\_t ss0, uint8\_t ss1, uint8\_t ss2, uint8\_t ss3, uint8\_t ss4, uint8\_t sr0, uint8\_t sr1, uint8\_t quad, uint8\_t fast)
- uint32\_t IOMAN\_SPI1 (ioman\_mapping\_t map, uint8\_t core\_io, uint8\_t ss0, uint8\_t ss1, uint8\_t ss2, uint8\_t ss3, uint8\_t ss4, uint8\_t sr0, uint8\_t sr1, uint8\_t quad, uint8\_t fast)
- uint32\_t IOMAN\_SPI2 (ioman\_mapping\_t map, uint8\_t core\_io, uint8\_t ss0, uint8\_t ss1, uint8\_t ss2, uint8\_t ss3, uint8\_t ss4, uint8\_t sr0, uint8\_t sr1, uint8\_t quad, uint8\_t fast)
- uint32\_t IOMAN\_UART0 (ioman\_mapping\_t map, uint8\_t tr, uint8\_t cts, uint8\_t rts)
- uint32\_t IOMAN\_UART1 (ioman\_mapping\_t map, uint8\_t tr, uint8\_t cts, uint8\_t rts)
- uint32\_t IOMAN\_I2CM0 (ioman\_mapping\_t map, uint8\_t mstr\_io)
- uint32\_t IOMAN\_I2CM1 (ioman\_mapping\_t map, uint8\_t mstr\_io)
- uint32\_t IOMAN\_I2CS0 (ioman\_mapping\_t map, uint8\_t slave\_io)
- uint32\_t IOMAN\_CRNT (uint8\_t p0, uint8\_t p1, uint8\_t p2, uint8\_t p3, uint8\_t p4, uint8\_t p5, uint8\_t p6, uint8\_t p7)
- uint32\_t IOMAN\_CRNTMode (uint8\_t p0, uint8\_t p1, uint8\_t p2, uint8\_t p3, uint8\_t p4, uint8\_t p5, uint8\_t p6, uint8\_t p7)
- uint32\_t IOMAN\_LCD (uint32\_t m, uint32\_t s0, uint32\_t s1)

# 2.10.1 Detailed Description

High level API to program the IO pin matrix manager of the MAX32600 family of ARM Cortex based embedded microcontrollers.

# 2.10.2 Enumeration Type Documentation

```
enum ioman_mapping_t
```

Pin mapping define values common to all modules.

Enumerator

```
MXC_E_IOMAN_MAPPING_A Pin Mapping 'A'

MXC_E_IOMAN_MAPPING_B Pin Mapping 'B'

MXC_E_IOMAN_MAPPING_C Pin Mapping 'C'

MXC_E_IOMAN_MAPPING_D Pin Mapping 'D'

MXC_E_IOMAN_MAPPING_E Pin Mapping 'E'

MXC_E_IOMAN_MAPPING_F Pin Mapping 'F'

MXC_E_IOMAN_MAPPING_G Pin Mapping 'G'

MXC_E_IOMAN_MAPPING_H Pin Mapping 'H'
```

# 2.10.3 Function Documentation

Set the pin mapping for current drive module.

### Parameters

| р0 | Request pin pair for current drive port 0 |
|----|-------------------------------------------|
| p1 | Request pin pair for current drive port 1 |
| p2 | Request pin pair for current drive port 2 |
| р3 | Request pin pair for current drive port 3 |
| p4 | Request pin pair for current drive port 4 |
| p5 | Request pin pair for current drive port 5 |
| р6 | Request pin pair for current drive port 6 |
| p7 | Request pin pair for current drive port 7 |

# uint32\_t IOMAN\_CRNTMode ( uint8\_t p0, uint8\_t p1, uint8\_t p2, uint8\_t p3, uint8\_t p4, uint8\_t p5, uint8\_t p6, uint8\_t p7)

Set the mode value for selected port(s) pin(s) in the current drive module.

### Parameters

| р0 | Set current mode for pin selected in port 0 |
|----|---------------------------------------------|
| p1 | Set current mode for pin selected in port 1 |
| p2 | Set current mode for pin selected in port 2 |
| рЗ | Set current mode for pin selected in port 3 |
| p4 | Set current mode for pin selected in port 4 |
| p5 | Set current mode for pin selected in port 5 |
| р6 | Set current mode for pin selected in port 6 |
| р7 | Set current mode for pin selected in port 7 |

## uint32\_t IOMAN\_I2CM0 ( ioman\_mapping\_t map, uint8\_t mstr\_io )

Set the pin mapping for I2C master 0 module.

### Parameters

| m     | nap | Set the pin mapping for all configured I2CM pins |
|-------|-----|--------------------------------------------------|
| mstr_ | _io | Request master mode for SCK and SDA pins.        |

## uint32\_t IOMAN\_I2CM1 ( ioman\_mapping\_t map, uint8\_t mstr\_io )

Set the pin mapping for I2C master 1 module.

### **Parameters**

| map     | Set the pin mapping for all configured I2CM pins |
|---------|--------------------------------------------------|
| mstr_io | Request master mode for SCK and SDA pins.        |

## uint32\_t IOMAN\_I2CS0 ( ioman\_mapping\_t map, uint8\_t slave\_io )

Set the pin mapping for I2C slave module.

### Parameters

| тар      | Set the pin mapping for all configured I2C slave pins |
|----------|-------------------------------------------------------|
| slave_io | Request slave mode for SCK and SDA pins.              |

## uint32\_t IOMAN\_LCD ( uint32\_t m, uint32\_t s0, uint32\_t s1 )

Set the pin mapping of the LCD module.

## Parameters

| s0 | Set LCD SEG mode for GPIO[55:24] |
|----|----------------------------------|
| s1 | Set LCD SEG mode for GPIO[63:56] |

IOMUX mappings (7x7/WLP) .

| GPIOs | Prior-<br>ity_1 | Prior-<br>ity_2    | Prior-<br>ity_3 | Prior-<br>ity_4 | Prior-<br>ity_5 | Prior-<br>ity_6 | Prior-<br>ity_7      |       |
|-------|-----------------|--------------------|-----------------|-----------------|-----------------|-----------------|----------------------|-------|
| P0.0  |                 | K SPI1A_SS1        |                 |                 |                 |                 | R <b>aja</b> rtod_i  | RX    |
| P0.1  |                 | S\$PI1A_SS2        |                 |                 |                 |                 | CUARTOD_             |       |
| P0.2  | SPI0A_MIS       | SOSPI1A_SS3        | SPI1A_SDI       | O2              |                 | CUR_1_DI        | RAJANRTOD_0          | CTS   |
| P0.3  | SPI0A_SS0       | SPI1A_SS4          | SPI1A_SDI       | О3              |                 | CUR_1_SF        | CDTRACE              | RTS   |
| P0.4  | SPI1A_SC        | K SPI0A_SS1        | SPI0A_SR        | )               |                 | CUR_2_DI        | R <b>A2K</b> IMOD/SI | D_SDA |
| P0.5  | SPI1A_MC        | S\$PI0A_SS2        | SPI0A_SR1       |                 |                 | CUR_2_SF        | Rd2CM0D/SI           | D_SCL |
| P0.6  | SPI1A_MIS       | OSPI0A_SS3         | SPI0A_SDI       | O2              |                 | CUR_3_DI        | R <b>A210</b> M1D/SI | H_SDA |
| P0.7  | SPI1A_SS0       | SPI0A_SS4          | SPI0A_SDI       | О3              |                 | CUR_3_SF        | d2CM1D/S             | H_SCL |
|       | UART0A_F        | RX                 |                 | SPI0B_SCI       | K SPI1B_SS1     | SPI1B_SR        | )                    |       |
| P1.1  | UART0A_         | гх                 |                 | SPI0B_MC        | S\$PI1B_SS2     | SPI1B_SR        |                      |       |
| P1.2  | UART1A_F        | RXUART0A_0         | CTS             | SPI0B_MIS       | OSPI1B_SS3      | SPI1B_SD        | O2                   |       |
| P1.3  | UART1A_         | TXJART0A_F         | RTS             | SPI0B_SS0       | SPI1B_SS4       | SPI1B_SD        | Ю3                   |       |
| P1.4  | I2CM0A/SA       | A_SDA              |                 | SPI1B_SCI       | K SPI0B_SS1     | SPI0B_SR        | )<br>)               |       |
| P1.5  | I2CM0A/SA       | A_SCL              |                 | SPI1B_MC        | S\$PI0B_SS2     | SPI0B_SR        |                      |       |
| P1.6  | I2CM1A/SE       | _USADPAT1A_(       | CTS             | SPI1B_MIS       | OSPI0B_SS3      | SPI0B_SD        | O2/ART1D_I           | RX    |
| P1.7  | I2CM1A/SE       | _USAGRT1A_F        | RTSSPI2A_SRO    | SPI1B_SS        | SPI0B_SS4       | SPI0B_SD        | O3ART1D_             | ГΧ    |
| P2.0  | SPI2AB_S        | CKUART0B_F         | RX              |                 |                 |                 |                      |       |
| P2.1  | SPI2AB_M        | O <b>S/</b> ART0B_ | гх              |                 |                 |                 |                      |       |
| P2.2  | SPI2AB_M        | ISØCM0B/SE         | B_SDA           |                 |                 |                 |                      |       |

| P2.3 |                                                       |
|------|-------------------------------------------------------|
|      | SPI2AB_S\$02CM0B/SB_SCK                               |
| P2.4 |                                                       |
|      | LCD_COMOUART1B_RXUART0B_CT59P12AB_S\$1SP12B_SR0       |
| P2.5 |                                                       |
|      | LCD_COM1UART1B_TXUART0B_RT59P12AB_S\$2SP12AB_SR1      |
| P2.6 |                                                       |
|      | LCD_COM212CM1B/SF_LSADAT1B_CTS912AB_S\$3SP12AB_SD102  |
| P2.7 |                                                       |
|      | LCD_COM312CM1B/SF_LSACRT1B_RTSSP12AB_S\$4SP12AB_SD103 |

IOMUX mappings (12×12)

| GPIOs | Prior-<br>ity_1 | Prior-<br>ity_2 | Prior-<br>ity_3 | Prior-<br>ity_4 | Prior-<br>ity_5 | Prior-<br>ity_6 | Prior-<br>ity_7 |       |
|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-------|
| P0.0  | SPI0A_SCI       | K SPI1A_SS1     | SPI1A_SR        | )               |                 |                 | UART0D_R        | ₹X    |
| P0.1  | SPI0A_MC        | S\$PI1A_SS2     | SPI1A_SR1       |                 |                 |                 | UART0D_T        | ΞX    |
| P0.2  | SPI0A_MIS       | GSPI1A_SS3      | SPI1A_SDI       | O2              |                 |                 | UART0D_C        | CTS   |
| P0.3  | SPI0A_SS0       | SPI1A_SS4       | SPI1A_SDI       | O3              |                 |                 | UART0D_R        | ≀TS   |
| P0.4  | SPI1A_SC        | K SPI0A_SS1     | SPI0A_SR        | )               |                 |                 | I2CM0D/S        | _SDA  |
| P0.5  | SPI1A_MC        | S\$PI0A_SS2     | SPI0A_SR1       |                 |                 |                 | I2CM0D/S_       | _SCL  |
| P0.6  |                 | <br>05PI0A_SS3  |                 |                 |                 |                 | I2CM0H/S        |       |
| P0.7  |                 | SPI0A_SS4       |                 |                 |                 |                 | I2CM0H/S        |       |
| P1.0  | UART0A_F        |                 |                 |                 | K SPI1B_SS1     | SPI1B SRO       |                 | .0 0_ |
| P1.1  | UART0A_         |                 |                 |                 | S\$PI1B_SS2     |                 |                 |       |
| P1.2  | _               | RXUARTOA_(      | TC              |                 | SOSPI1B_SS3     |                 |                 |       |
| P1.3  |                 | TXUARTOA_F      |                 |                 | SPI1B_SS4       |                 |                 |       |
| P1.4  | _               |                 |                 |                 | 51SPI2B_SR0     |                 | 03              |       |
| P1.5  | _               |                 |                 |                 |                 |                 |                 |       |
| P1.6  |                 |                 |                 |                 | 2SPI2B_SR1      |                 |                 |       |
| P1.7  |                 | ,               |                 |                 | 3SPI2B_SDI      |                 |                 |       |
| P2.0  |                 | ,               |                 | R BSP12AB_SS    | 4SPI2B_SDI      | O3              |                 |       |
| P2.1  |                 | KUARTOB_F       |                 |                 |                 |                 |                 |       |
| P2.2  |                 | OSARTOB_        |                 |                 |                 |                 |                 |       |
| P2.3  | SPI2AB_M        | I9@CM0B/S_      | _SDA            |                 |                 |                 |                 |       |
| P2.4  | SPI2AB_SS       | 012CM0B/S_      | _SCL            |                 |                 |                 |                 |       |
| P2.5  | I2CM0A/S_       |                 |                 | SPI1B_SCI       | K SPI0_SS1      | SPI0B_SR0       | )               |       |
| P2.6  | I2CM0A/S_       | SCL             |                 | SPI1B_MC        | S\$PI0_SS2      | SPI0B_SR1       |                 |       |
| P2.7  | I2CM0E/S_       | SIDART1A_(      | CTS             | SPI1B_MIS       | OSPIO_SS3       | SPI0B_SDI       | OʻZART1D_R      | ₹X    |
| P3.0  | I2CM0E/S_       | SCART1A_F       | RTS\$PI2A_SRO   | SPI1B_SS0       | SPI0_SS4        | SPI0B_SDI       | O3ART1D_T       | -X    |
| F3.U  | LCD_SEGO        |                 |                 |                 |                 |                 |                 |       |

| P3.1       | LCD_SEG1 |            |                     |            |    |          |      |
|------------|----------|------------|---------------------|------------|----|----------|------|
| P3.2       | LCD_SEG2 |            |                     |            |    |          |      |
| P3.3       |          |            |                     |            |    |          |      |
| P3.4       | LCD_SEG3 |            |                     |            |    |          |      |
| P3.5       | LCD_SEG4 |            |                     |            |    |          |      |
| P3.6       | LCD_SEG5 |            |                     |            |    |          |      |
|            | LCD_SEG6 |            |                     |            |    |          |      |
| P3.7       | LCD_SEG7 |            |                     |            |    |          |      |
| P4.0       | LCD_SEG8 |            |                     |            |    |          |      |
| P4.1       | LCD_SEG9 |            |                     |            |    |          |      |
| P4.2       | LCD_SEG1 |            |                     |            |    |          |      |
| P4.3       |          |            |                     |            |    |          |      |
| P4.4       | LCD_SEG1 |            |                     |            |    |          |      |
| P4.5       | LCD_SEG1 | 2          |                     |            |    |          |      |
| P4.6       | LCD_SEG1 | 3          |                     |            |    |          |      |
|            | LCD_SEG1 | 4          |                     |            |    |          |      |
| P4.7       | LCD_SEG1 | 5          |                     |            |    |          |      |
| P5.0       | LCD_SEG1 | 6          |                     |            |    |          |      |
| P5.1       | LCD_SEG1 | 7          |                     |            |    |          |      |
| P5.2       | LCD_SEG1 |            |                     |            |    |          |      |
| P5.3       |          |            |                     |            |    |          |      |
| P5.4       | LCD_SEG1 |            |                     |            |    |          |      |
| P5.5       | LCD_SEG2 | 0          |                     |            |    |          |      |
| P5.6       | LCD_SEG2 | 1          |                     |            |    |          |      |
| P5.7       | LCD_SEG2 | 2          |                     |            |    |          |      |
|            | LCD_SEG2 | 3          |                     |            |    |          |      |
| P6.0       | LCD_SEG2 | 4SPI0C_SCk | K SPI1C_SS1         | SPI1C_SR   | )  | CUR_0_DF | RAIN |
| P6.1       | LCD SEG2 | 5SPI0C_MO  | SSPI1C SS2          | SPI1C SR1  |    | CUR_0_SF | RC   |
| P6.2       |          | 6SPI0C_MIS |                     |            |    | CUR_1_DF |      |
| P6.3       |          |            |                     |            |    |          |      |
| P6.4       |          | 7SPI0C_SS0 |                     |            |    | CUR_1_SR |      |
| P6.5       | LCD_SEG2 | 8SPI1C_SC  | SPI0C_SS1           | SPI0C_SR0  | )  | CUR_2_DF | RAIN |
| 15<br>P6.6 | LCD_SEG2 | 9SPI1C_MO  | SBP100 <u>n</u> SS2 | a§₽I0C_SR1 |    | CUR_2_SF | RC   |
| P6.7       | LCD_SEG3 | 0SPI1C_MIS | OSPIOC_SS3          | SPI0C_SDI  | O2 | CUR_3_DF | RAIN |

Rev 4.1, April 202

Page 57

| P7.4 |          |            |                        |     |          |      |
|------|----------|------------|------------------------|-----|----------|------|
|      | LCD_SEG3 | 6I2CM0C/S_ | _SDA                   |     | CUR_6_DF | RAIN |
| P7.5 |          |            |                        |     |          |      |
|      | LCD_SEG3 | 7I2CM0C/S_ | _SCL                   |     | CUR_6_SF | RC . |
| P7.6 |          |            |                        |     |          |      |
|      | LCD_SEG3 | 8I2CM1G/S_ | _SUDART1C_(            | TS  | CUR_7_DF | RAIN |
| P7.7 |          |            |                        |     |          |      |
|      | LCD_SEG3 | 9I2CM1G/S_ | _ <b>\$.62</b> ART1C_F | RTS | CUR_7_SF | RC   |

Set the pin mapping of SPI0 module

### Parameters

| тар     | Select pinmapping for all enabled SPI pins     |
|---------|------------------------------------------------|
| core_io | Request SPI mode for SCLK, SDIO(0) and SDIO(1) |
| ss0     | Request slave select 0 active out              |
| ss1     | Request slave select 1 active out              |
| ss2     | Request slave select 2 active out              |
| ss3     | Request slave select 3 active out              |
| ss4     | Request slave select 4 active out              |
| sr0     | Request sr0 for flow control                   |
| sr1     | Request sr1 for flow control                   |
| quad    | Request quad IO                                |
| fast    | Request fast mode                              |

uint32\_t IOMAN\_SPI1 ( ioman\_mapping\_t map, uint8\_t core\_io, uint8\_t ss0, uint8\_t ss1, uint8\_t ss2, uint8\_t ss3, uint8\_t ss4, uint8\_t sr0, uint8\_t sr1, uint8\_t quad, uint8\_t fast )

Set the pin mapping of SPI1 module.

### Parameters

| тар     | Select pinmapping for all enabled SPI pins     |
|---------|------------------------------------------------|
| core_io | Request SPI mode for SCLK, SDIO(0) and SDIO(1) |
| ss0     | Request slave select 0 active out              |
| ss1     | Request slave select 1 active out              |
| ss2     | Request slave select 2 active out              |
| ss3     | Request slave select 3 active out              |
| ss4     | Request slave select 4 active out              |
| sr0     | Request sr0 for flow control                   |
| sr1     | Request sr1 for flow control                   |
| quad    | Request quad IO                                |
| fast    | Request fast mode                              |

Set the pin mapping of SPI2 module.

### Parameters

| map     | Select pinmapping for all enabled SPI pins     |
|---------|------------------------------------------------|
| core_io | Request SPI mode for SCLK, SDIO(0) and SDIO(1) |
| ss0     | Request slave select 0 active out              |
| ss1     | Request slave select 1 active out              |
| ss2     | Request slave select 2 active out              |
| ss3     | Request slave select 3 active out              |
| ss4     | Request slave select 4 active out              |
| sr0     | Request sr0 for flow control                   |
| sr1     | Request sr1 for flow control                   |
| quad    | Request quad IO                                |
| fast    | Request fast mode                              |

## uint32\_t IOMAN\_UART0 ( ioman\_mapping\_t map, uint8\_t tr, uint8\_t cts, uint8\_t rts )

Set the pin mapping of the UART0 module.

## Parameters

| тар | Set the pin mapping for all configured UART pins |
|-----|--------------------------------------------------|
| tr  | Request TX and RX pins                           |
| cts | Request CTS pin                                  |
| rts | Request RTS pin                                  |

## uint32\_t IOMAN\_UART1 ( ioman\_mapping\_t map, uint8\_t tr, uint8\_t cts, uint8\_t rts )

Set the pin mapping of the UART1 module.

| map | Set the pin mapping for all configured UART pins |
|-----|--------------------------------------------------|
| tr  | Request TX and RX pins                           |
| cts | Request CTS pin                                  |
| rts | Request RTS pin                                  |

# 2.11 LCD Display Driver

# **Typedefs**

• typedef int32\_t(\* lcd\_display\_callback\_t) (uint8\_t position, uint8\_t display\_char)

## **Enumerations**

enum lcd\_duty\_t

## **Functions**

- void LCD\_Enable (void)
- void LCD\_Disable (void)
- int32\_t LCD\_Init (uint8\_t segments, uint8\_t gnd\_enable, uint8\_t frame\_rate, lcd\_duty\_t duty\_cycle, int32\_t(\*LCD\_DisplayChar\_cb)(uint8\_t position, uint8\_t ch), uint8\_t max\_length)
- void LCD\_SetAdjust (uint8\_t value)
- void LCD\_Clear (void)
- int32\_t LCD\_Display (uint8\_t \*msg)
- void LCD\_Write (uint8\_t address, uint8\_t data)
- void LCD\_Hold (void)
- void LCD\_Update (void)

# 2.11.1 Detailed Description

This is the high level API for the liquid-crystal display driver module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

# 2.11.2 Typedef Documentation

```
typedef int32_t(* lcd_display_callback_t) (uint8_t position, uint8_t display_char)
```

This function is to be defined in whole by the external device specific driver code. This is where the device specific driver should decode from the position and display\_char which segments of LCD RAM do write and then call lcd\_write() correctly.

**Parameters** 

| position     | position of display.  |
|--------------|-----------------------|
| display_char | character to display. |

# 2.11.3 Enumeration Type Documentation

enum lcd\_duty\_t

Supported duty cycles for the LCD Controller.

Enumerator

**LCD\_DUTY\_STATIC** Each pin is dedicated to a single LCD segment. **LCD\_DUTY\_50** 1/2 duty cycle. Each pin can drive two LCD segments.

LCD\_DUTY\_33 1/3 duty cycle. Each pin can drive three LCD segments.LCD\_DUTY\_25 1/4 duty cycle. Each pin can drive four LCD segments.

## 2.11.4 Function Documentation

Send a full string to the LCD device and activate in an atomic way.

**Parameters** 

| msg | string do display in whole. |
|-----|-----------------------------|
|-----|-----------------------------|

int32\_t LCD\_Init ( uint8\_t segments, uint8\_t gnd\_enable, uint8\_t frame\_rate, lcd\_duty\_t duty\_cycle, int32\_t(\*)(uint8\_t position, uint8\_t ch) LCD\_DisplayChar\_cb, uint8\_t max\_length )

Initialize the controller for use with a specific LCD display.

**Parameters** 

| segments      | Number of segments driven by the controller.     |
|---------------|--------------------------------------------------|
| gnd_enable    | Connect Radj to ground if true.                  |
| frame_rate    | Display frame rate.                              |
| duty_cydle    | See lcd_duty_t} for duty cycle enumerations.     |
|               | Callback function to write character to display. |
| LCD_DisplayCH | ar_cb                                            |
| max_length    | maximum lcd display length                       |

Returns

0 for success

## void LCD\_SetAdjust ( uint8\_t value )

Set the adjustment resistor. This will change the contrast in the LCD controller waveform generator.

**Parameters** 

```
value resistor value (0-255, four bits of resolution).
```

## void LCD\_Write ( uint8\_t address, uint8\_t data )

Write a byte to a specific LCD address. This is the function that the device specific function lcd\_display\_char() should use.

| address | LCD RAM address. |
|---------|------------------|
| data    | LCD RAM data.    |

# 2.12 Peripheral Management Unit

## **Functions**

- int8\_t PMU\_GetChannel (void)
- int32\_t PMU\_Start (int8\_t channel, const void \*opcode, void(\*intr\_cb)(int32\_t exit\_status, void \*cb\_arg), void \*cb\_arg)
- void PMU\_SetCounter (int8\_t channel, int8\_t counter\_num, uint16\_t value)
- void PMU\_Stop (int8\_t channel)

## 2.12.1 Detailed Description

This is the high level API for the peripheral management unit module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.12.2 Function Documentation

```
int8_t PMU_GetChannel ( void )
```

Request and lock a PMU channel. The channel will be automatically free when the PMU program completes with the 'stop' bit set in the final op-code of the PMU program.

Returns

The next available channel in a stack fashion, or -1 if none are available

```
void PMU_SetCounter ( int8_t channel, int8_t counter_num, uint16_t value )
```

Set a loop counter value on a channel.

**Parameters** 

| channel     | Channel number to set the value on.       |
|-------------|-------------------------------------------|
| counter_num | Counter number for the channel, (0 or 1). |
| value       | Loop count value.                         |

```
int32_t PMU_Start ( int8_t channel, const void * opcode, void(*)(int32_t exit_status, void *cb_arg) intr_cb, void * cb_arg )
```

Start a PMU program on a channel.

| channel | Channel that will run the PMU program.                                                 |
|---------|----------------------------------------------------------------------------------------|
| opcode  | Pointer to the first opcode of the PMU program.                                        |
| intr_cb | Callback function to be called for every opcode that has the interrupt bit set. The    |
|         | arguments to the callback function include a void pointer specified in the next arg to |
|         | this func cb_arg, and a single bit value of 1 if the interrupt opcode has the stop bit |
|         | set indicating completion of this PMU program. If the channel was allocated with       |
|         | PMU_GetChannel(), having the 'stop' bit set in an opcode will automatically free       |
|         | the channel.                                                                           |
| cb_arg  | Pointer to be passed to the interrupt callback function.                               |

## Returns

0 => Success. Non zero => error condition.

## void PMU\_Stop ( int8\_t channel )

Stop a running channel. This will de-assert the enable bit on the channel and stop the running PMU program at the current op-code. The PMU interrupt will not get set and the int\_cb function will not be called.

### Parameters

channel Channel to stop.

# 2.13 Power Management

## **Enumerations**

- enum pwrseq\_vdd3\_trip\_point\_t
- enum mxc\_pwr\_mode\_t
- enum mxc\_pwr\_enable\_t
- enum mxc\_pwr\_trickle\_charger\_t
- enum mxc\_pwr\_device\_t
- enum mxc\_pwr\_event\_t
- enum mxc\_pwrman\_pad\_mode\_t

## **Functions**

- void PWR\_SetTripPointVDD3 (uint32\_t vdd3, void(\*trippoint)(void))
- void PWR\_EnableGPIO (void)
- void PWR\_DisableGPIO (void)
- void PWR\_SetGPIOWUD (uint8\_t port, uint8\_t pin, uint8\_t act\_high)
- void PWR\_ClearAllGPIOWUD (void)
- void PWR\_ClearGPIOWUD (uint8\_t port, uint8\_t pin)
- void PWR\_SetCompWUD (uint8\_t index, uint8\_t rising\_edge)
- void PWR\_ClearCompWUD (uint8\_t index)
- void PWR\_ClearAllCompWUD (void)
- void PWR\_ClearFlags (void)
- void PWR\_SetMode (mxc\_pwr\_mode\_t mode, void(\*wakeup)(void))
- void PWR\_Sleep (void)
- void PWR\_Init (void)
- void PWR\_Enable (mxc\_pwr\_enable\_t module)
- void PWR\_Disable (mxc\_pwr\_enable\_t module)
- void PWR\_SetTrickleCharger (mxc\_pwr\_trickle\_charger\_t decode)
- void PWR\_EnableDevRun (mxc\_pwr\_device\_t device)
- void PWR\_EnableDevSleep (mxc\_pwr\_device\_t device)
- void PWR\_DisableDevRun (mxc\_pwr\_device\_t device)
- void PWR\_DisableDevSleep (mxc\_pwr\_device\_t device)
- void PWR\_EnableAllWakeupEvents (void)
- void PWR\_DisableAllWakeupEvents (void)
- void PWR EnableWakeupEvent (mxc pwr event t event)
- void PWR\_DisableWakeupEvent (mxc\_pwr\_event\_t event)
- void PWR\_SetGPIOWeakDriver (uint8\_t port, uint8\_t pin, uint8\_t act\_high)

# 2.13.1 Detailed Description

This is the high level API for the power management module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.13.2 Enumeration Type Documentation

## enum mxc\_pwr\_device\_t

Defines devices to enable/disable.

Enumerator

```
MXC_E_PWR_DEVICE_LDO LDO regulator power switch

MXC_E_PWR_DEVICE_CHZY CHZY regulator power switch

MXC_E_PWR_DEVICE_RO Relaxation oscillator power switch

MXC_E_PWR_DEVICE_NR Nano ring oscillator power switch

MXC_E_PWR_DEVICE_RTC Real-time clock power switch

MXC_E_PWR_DEVICE_SVM3 VDD3 system voltage monitor power switch

MXC_E_PWR_DEVICE_SVM1 VREG18 system voltage monitor power switch

MXC_E_PWR_DEVICE_SVMRTC VRTC system voltage monitor power switch

MXC_E_PWR_DEVICE_SVMVDDA3 VDDA3 system voltage monitor power switch
```

## enum mxc\_pwr\_enable\_t

Defines modules to enable/disable.

Enumerator

```
MXC_E_PWR_ENABLE_AFE AFE Powered

MXC_E_PWR_ENABLE_IO I/O Active

MXC_E_PWR_ENABLE_USB USB Powered

MXC_E_PWR_ENABLE_STATIC_PULLUPS Static Pullups Enabled
```

```
enum mxc_pwr_event_t
```

Defines event masks to enable/disable.

Enumerator

```
MXC_E_PWR_EVENT_SYS_REBOOT Firmware reset event
MXC E PWR EVENT POWER FAIL Power fail event
MXC_E_PWR_EVENT_BOOT_FAIL Boot fail event
MXC_E_PWR_EVENT_COMP_FLAG Comparator wakeup event
MXC_E_PWR_EVENT_IO_FLAG GPIO wakeup event
MXC_E_PWR_EVENT_VDD3_RST VDD3 reset comparator event
MXC_E_PWR_EVENT_VDD3_WARN VDD3 warning comparator event
MXC_E_PWR_EVENT_VDD1_RST VREG18 reset comparator event
MXC_E_PWR_EVENT_VDD1_LOW_RST VREG18 reset low comparator event
MXC_E_PWR_EVENT_VDD1_WARN VREG18 warning comparator event
MXC_E_PWR_EVENT_VRTC_WARN VRTC comparator event
MXC_E_PWR_EVENT_POR3Z_FAIL POR3 and POR3_lite event
MXC_E_PWR_EVENT_RTC_CMPR0 RTC cmpr0 event
MXC_E_PWR_EVENT_RTC_CMPR1 RTC cmpr1 event
MXC_E_PWR_EVENT_RTC_PRESCALE_CMP RTC prescale event
MXC_E_PWR_EVENT_RTC_ROLLOVER RTC rollover event
MXC E PWR EVENT BROWNOUT RTC brownout event
MXC_E_PWR_EVENT_USB_PLUG RTC usb plug inserted event
MXC_E_PWR_EVENT_USB_REMOVE RTC usb plug removed event
MXC_E_PWR_EVENT_VDD195_RST VDD195 reset comparator event
```

### enum mxc\_pwr\_mode\_t

Defines power modes.

Enumerator

```
MXC_E_PWR_MODE_LP0 ARM deep sleep mode without data retention (WFE)
MXC_E_PWR_MODE_LP1 ARM deep sleep mode with data retention (WFE)
MXC_E_PWR_MODE_LP2 ARM sleep mode (WFI)
MXC_E_PWR_MODE_LP3 No sleep mode
```

#### enum mxc\_pwr\_trickle\_charger\_t

Enumerator

```
MXC_E_PWR_TRICKLE_CHARGER_NO_DIODE_W_250_OHM  Trickle charger with no diode and 250 ohm resistor
```

MXC\_E\_PWR\_TRICKLE\_CHARGER\_NO\_DIODE\_W\_2K\_OHM Trickle charger with no diode and 2k ohm resistor

MXC\_E\_PWR\_TRICKLE\_CHARGER\_NO\_DIODE\_W\_4K\_OHM Trickle charger with no diode and 4k ohm resistor

MXC\_E\_PWR\_TRICKLE\_CHARGER\_DIODE\_W\_250\_OHM Trickle charger with diode and 250 ohm resistor

**MXC\_E\_PWR\_TRICKLE\_CHARGER\_DIODE\_W\_2K\_OHM** Trickle charger with diode and 2k ohm resistor

**MXC\_E\_PWR\_TRICKLE\_CHARGER\_DIODE\_W\_4K\_OHM** Trickle charger with diode and 4k ohm resistor

### enum mxc\_pwrman\_pad\_mode\_t

Defines PAD Modes for Wake Up Detection.

Enumerator

```
MXC\_E\_PWRMAN\_PAD\_MODE\_CLEAR\_SET WUD Mode for Selected PAD = Clear/Activate
```

MXC\_E\_PWRMAN\_PAD\_MODE\_ACT\_HI\_LO WUD Mode for Selected PAD = Set WUD
Act Hi/Set WUD Act Lo

MXC\_E\_PWRMAN\_PAD\_MODE\_WEAK\_HI\_LO WUD Mode for Selected PAD = Set
Weak Hi/ Set Weak Lo

**MXC\_E\_PWRMAN\_PAD\_MODE\_NONE** WUD Mode for Selected PAD = No pad state change

#### enum pwrseq\_vdd3\_trip\_point\_t

Defines the Supply Voltage Monitor Trip Setting for VDD3.

Enumerator

```
MXC_E_VDD3_2_077V_TRIP_POINT VDD3 trip point = 2.077V
MXC_E_VDD3_2_125V_TRIP_POINT VDD3 trip point = 2.125V
MXC_E_VDD3_2_174V_TRIP_POINT VDD3 trip point = 2.174V
MXC_E_VDD3_2_226V_TRIP_POINT VDD3 trip point = 2.226V
MXC_E_VDD3_2_280V_TRIP_POINT VDD3 trip point = 2.280V
MXC_E_VDD3_2_337V_TRIP_POINT VDD3 trip point = 2.337V
MXC_E_VDD3_2_397V_TRIP_POINT VDD3 trip point = 2.397V
MXC_E_VDD3_2_460V_TRIP_POINT VDD3 trip point = 2.460V
MXC_E_VDD3_2_526V_TRIP_POINT VDD3 trip point = 2.526V
MXC_E_VDD3_2_597V_TRIP_POINT VDD3 trip point = 2.597V
MXC_E_VDD3_2_671V_TRIP_POINT VDD3 trip point = 2.671V
MXC_E_VDD3_2_749V_TRIP_POINT VDD3 trip point = 2.749V
MXC_E_VDD3_2_833V_TRIP_POINT VDD3 trip point = 2.833V
MXC_E_VDD3_2_921V_TRIP_POINT VDD3 trip point = 2.921V
MXC_E_VDD3_3_015V_TRIP_POINT VDD3 trip point = 3.015V
MXC_E_VDD3_3_116V_TRIP_POINT VDD3 trip point = 3.116V
MXC_E_VDD3_3_223V_TRIP_POINT VDD3 trip point = 3.223V
MXC_E_VDD3_3_339V_TRIP_POINT VDD3 trip point = 3.339V
MXC_E_VDD3_3_462V_TRIP_POINT VDD3 trip point = 3.462V
MXC_E_VDD3_3_595V_TRIP_POINT VDD3 trip point = 3.595V
MXC_E_VDD3_3_730V_TRIP_POINT VDD3 trip point = 3.739V
MXC_E_VDD3_3_895V_TRIP_POINT VDD3 trip point = 3.895V
MXC_E_VDD3_4_064V_TRIP_POINT VDD3 trip point = 4.064V
```

## 2.13.3 Function Documentation

## void PWR\_ClearCompWUD ( uint8\_t index )

Clears WUD for designated comparator.

**Parameters** 

| index | Comparator index. |
|-------|-------------------|

#### void PWR\_ClearGPIOWUD ( uint8\_t port, uint8\_t pin )

Clears WUD for designated GPIO port and pin.

Parameters

| port | Port index. |
|------|-------------|
| pin  | Pin index.  |

## void PWR\_DisableDevRun ( mxc\_pwr\_device\_t device )

Disable a module in run mode.

| device | Device to disable in run mode. |
|--------|--------------------------------|

## void PWR\_DisableDevSleep ( mxc\_pwr\_device\_t device )

Disable a module in sleep mode.

**Parameters** 

device Device to disable in sleep mode.

## void PWR\_DisableWakeupEvent ( mxc\_pwr\_event\_t event )

Disables wakeup event to wake up power sequencer for a given event.

**Parameters** 

event | Event mask to disable.

## void PWR\_EnableDevRun ( mxc\_pwr\_device\_t device )

Enable a module in run mode.

**Parameters** 

device Device to enable in run mode.

### void PWR\_EnableDevSleep ( mxc\_pwr\_device\_t device )

Enable a module in sleep mode.

Parameters

device Device to enable in sleep mode.

## void PWR\_EnableWakeupEvent ( mxc\_pwr\_event\_t event )

Enables wakeup events to wake up power sequencer for a given event.

**Parameters** 

event | Event mask to enable.

## void PWR\_SetCompWUD ( uint8\_t index, uint8\_t rising\_edge )

Sets up WUD for designated comparator.

**Parameters** 

index Comparator index.

## void PWR\_SetGPIOWeakDriver ( uint8\_t port, uint8\_t pin, uint8\_t act\_high )

This function will set gpio in tristate with a 1 MEG pulldown.

### Parameters

| port     | desired gpio port.                   |
|----------|--------------------------------------|
| pin      | desired gpio pin.                    |
| act_high | set 1 to high level; 0 to low level. |

## void PWR\_SetGPIOWUD ( uint8\_t port, uint8\_t pin, uint8\_t act\_high )

Sets up WUD for designated GPIO port and pin.

### Parameters

| port     | Port index.                          |
|----------|--------------------------------------|
| pin      | Pin index.                           |
| act_high | 1 for active high, 0 for active low. |

## void PWR\_SetMode ( mxc\_pwr\_mode\_t mode, void(\*)(void) wakeup )

Sets processor mode.

### Parameters

| mode   | Sleep mode.                            |
|--------|----------------------------------------|
| wakeup | Callback function for return from LP1. |

## void PWR\_SetTrickleCharger ( mxc\_pwr\_trickle\_charger\_t decode )

Set up trickle charger super-cap.

### **Parameters**

| decode Trickle charger resistor and diode. |
|--------------------------------------------|
|--------------------------------------------|

## void PWR\_SetTripPointVDD3 ( uint32\_t vdd3, void(\*)(void) trippoint )

Sets the Voltage Trip Point for VDD3.

| vdd3      | Use the pwrseq_vdd3_trip_point_t enumerations.                     |
|-----------|--------------------------------------------------------------------|
| trippoint | Callback function for when the VDD3 voltage trippoint is reached . |

## 2.14 **PRNG**

## **Functions**

- int PRNG\_Init (void)
- uint16\_t PRNG\_GetSeed (void)
- void PRNG\_AddUserEntropy (uint8\_t entropy)

## 2.14.1 Detailed Description

This is the high level API for the MAX32600 PRNG module.

Note

The PRNG hardware does not produce true random numbers. The output should be used as a seed to an approved random-number algorithm, per a certifying authority such as NIST or PCI. The approved algorithm will output random numbers which are certified for use in encryption and authentication algorithms.

## 2.14.2 Function Documentation

```
void PRNG_AddUserEntropy ( uint8_t entropy )
```

Add user entropy to the PRNG entropy source.

**Parameters** 

entropy | This value will be mixed into the PRNG entropy source

## uint16\_t PRNG\_GetSeed ( void )

Retrieve a seed value from the PRNG.

Note

The PRNG hardware does not produce true random numbers. The output should be used as a seed to an approved random-number algorithm, per a certifying authority such as NIST or PCI. The approved algorithm will output random numbers which are certified for use in encryption and authentication algorithms.

Returns

This function returns a 16-bit seed value

```
int PRNG_Init ( void )
```

Initialize required clocks and enable PRNG module.

Note

Function will set divisors to /1 if they are found disabled. Otherwise, it will not change the divisor.

Returns

< 0 if error, otherwise success

## 2.15 Pulse Train

## **Functions**

- void PT\_Init (void)
- void PT\_SetPulseTrain (uint8\_t index, uint32\_t rate\_control, uint8\_t mode, uint32\_t pattern)
- void PT\_Start (void)
- void PT\_Stop (void)
- void PT\_Resync (uint32\_t resync\_pts)

# 2.15.1 Detailed Description

This is the high level API for the pulse train module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.15.2 Function Documentation

```
void PT_Resync ( uint32_t resync_pts )
```

Resynchronize individual pulse trains together.

**Parameters** 

| resync_pts | Mask of pulse train modules that need to be re-synced by bit number. Bit0->pt0, |  |
|------------|---------------------------------------------------------------------------------|--|
|            | Bit1->pt1 etc.                                                                  |  |

# void PT\_SetPulseTrain ( uint8\_t index, uint32\_t rate\_control, uint8\_t mode, uint32\_t pattern )

This function configures pulse train module.

| index        | pulse train index                                                                      |
|--------------|----------------------------------------------------------------------------------------|
| rate_control | pulse train output rate                                                                |
| mode         | sets either square wave or pulse train mode; for pulse train mode, defines pulse train |
|              | length, also, pattern parameter will be used. (range 1-32)                             |
| pattern      | no effect in square wave mode; in pulse train mode, it contains the repeating pattern  |
|              | that will be shifted out as the pulse train output stream                              |

## 2.16 Real-time Clock

## **Functions**

- void RTC\_Enable (void)
- void RTC\_Disable (void)
- void RTC\_SetVal (uint32\_t value)
- void RTC SetPrescale (mxc rtc prescale t prescale)
- uint32\_t RTC\_GetVal (void)
- mxc\_rtc\_prescale\_t RTC\_GetPrescale (void)
- int8\_t RTC\_SetAlarm (uint32\_t value, void(\*alarm\_callback)(void))
- void RTC\_ClearAlarm (int8\_t alarm)
- int8\_t RTC\_SetContAlarm (mxc\_rtc\_prescale\_t mask, void(\*alarm\_callback)(void))
- void RTC\_ClearContAlarm (int8\_t alarm\_num)
- void RTC\_SetOvrfInt (void(\*overflow\_cb)(void))

## 2.16.1 Detailed Description

This is the high level API for the real-time clock module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.16.2 Function Documentation

```
void RTC_ClearAlarm ( int8_t alarm )
Clear the alarm set by RTC_SetAlarm()
Parameters
          alarm
```

```
rtc_alarm returned by RTC_SetAlarm();
```

```
mxc_rtc_prescale_t RTC_GetPrescale ( void )
```

Get the current value of the real-time clock prescale ticks.

Returns

mxc\_rtc\_prescale\_t current real-time timer prescale.

```
uint32_t RTC_GetVal ( void )
```

Get the current value of the real-time clock counter.

Returns

uint32 t current real-time timer value.

```
int8_t RTC_SetAlarm ( uint32_t value, void(*)(void) alarm_callback )
```

Set a one shot alarm at desired real-time clock timer match.

| value          | rtc timer match value                                  |
|----------------|--------------------------------------------------------|
| alarm_callback | callback function when the rtc reached the value being |

### Returns

alarm number, -1 for error

## int8\_t RTC\_SetContAlarm ( mxc\_rtc\_prescale\_t mask, void(\*)(void) alarm\_callback )

Set a continuous alarm at desired real-time clock prescale mask value.

### Parameters

| mask           | rtc timer prescale mask value                          |
|----------------|--------------------------------------------------------|
| alarm_callback | callback function when the rtc reached the value being |

### Returns

alarm number, -1 for error

## void RTC\_SetPrescale ( mxc\_rtc\_prescale\_t prescale )

Set the prescale of real-time clock, the value of which it ticks as related to the RTC crystal.

## Parameters

| prescale | prescale will determine the accuracy of rtc. |
|----------|----------------------------------------------|
|----------|----------------------------------------------|

## void RTC\_SetVal ( uint32\_t value )

Set and start the real-time clock.

| value | value wanted to be set for real-time timer. |
|-------|---------------------------------------------|
|-------|---------------------------------------------|

## 2.17 SPI

## **Functions**

- void SPI\_Config (spi\_slave\_t \*slave, uint8\_t port)
- void SPI\_ConfigClock (spi\_slave\_t \*slave, uint8\_t clk\_high, uint8\_t clk\_low, uint8\_t alt\_clk\_high, uint8\_t alt\_clk\_low, uint8\_t polarity, uint8\_t phase)
- void SPI\_ConfigSlaveSelect (spi\_slave\_t \*slave, uint8\_t slave\_select, uint8\_t polarity, uint8\_t act\_delay, uint8\_t inact\_delay)
- void SPI\_ConfigPageSize (spi\_slave\_t \*slave, spi\_page\_size\_t size)
- void SPI\_ConfigSpecial (spi\_slave\_t \*slave, spi\_flow\_ctrl\_t flow\_ctrl, uint8\_t polarity, uint8\_t ss\_sample\_mode\_en, uint8\_t out\_val, uint8\_t drv\_mode, uint8\_t three\_wire)
- uint8 t SPI WaitFlowControl (spi slave t \*slave)
- int32\_t SPI\_TransmitAsync (spi\_slave\_t \*slave, const uint8\_t \*tx\_buf, uint32\_t tx\_size, void(\*tx\_handler)(int32\_ret\_status), uint8\_t \*rx\_buf, uint32\_t rx\_size, void(\*rx\_handler)(uint32\_t ret\_size), spi\_size\_unit\_t unit, spi\_mode\_t mode, uint8\_t alt\_clk, uint8\_t last)
- int32\_t SPI\_Transmit (spi\_slave\_t \*slave, const uint8\_t \*tx\_buf, uint32\_t tx\_size, uint8\_t \*rx\_buf, uint32\_t rx\_size, spi\_size\_unit\_t unit, spi\_mode\_t mode, uint8\_t alt\_clk, uint8\_t last)

## 2.17.1 Detailed Description

This is the high level API for the serial peripheral interface module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.17.2 Function Documentation

```
void SPI_Config ( spi_slave_t * slave, uint8_t port )
```

Initialize SPI slave handle.

**Parameters** 

| slave | Pointer to spi_slave_t        |
|-------|-------------------------------|
| port  | Port to configure (0, 1, etc) |

void SPI\_ConfigClock ( spi\_slave\_t \* slave, uint8\_t clk\_high, uint8\_t clk\_low, uint8\_t alt\_clk\_high, uint8\_t alt\_clk\_low, uint8\_t polarity, uint8\_t phase )

Set up SPI clocks.

| slave        | Pointer to spi_slave_t                                   |
|--------------|----------------------------------------------------------|
| clk_high     | Number of system clock ticks that SPI clock will be high |
| clk_low      | Number of system clock ticks that SPI clock will be low  |
| alt_clk_high | Number of system clock ticks that SPI clock will be high |

| alt_clk_low | Number of system clock ticks that SPI clock will be low |
|-------------|---------------------------------------------------------|
| polarity    | Clock polarity                                          |
| phase       | Clock phase                                             |

## void SPI\_ConfigPageSize ( spi\_slave\_t \* slave, spi\_page\_size\_t size )

Set up SPI page size.

### Parameters

| slave | Pointer to spi_slave_t |
|-------|------------------------|
| unit  | Page size              |

# void SPI\_ConfigSlaveSelect ( spi\_slave\_t \* slave, uint8\_t slave\_select, uint8\_t polarity, uint8\_t act\_delay, uint8\_t inact\_delay )

Set up SPI slave select signals.

#### **Parameters**

| slave        | Pointer to spi_slave_t                                          |
|--------------|-----------------------------------------------------------------|
| slave_select | Slave select index                                              |
| polarity     | Polarity of slave select signal (0: active low; 1: active high) |
| act_delay    | Delay between slave select assert and active SPI clock          |
| inact_delay  | Delay between active SPI clock and slave select deassert        |

# void SPI\_ConfigSpecial ( spi\_slave\_t \* slave, spi\_flow\_ctrl\_t flow\_ctrl, uint8\_t polarity, uint8\_t ss\_sample\_mode\_en, uint8\_t out\_val, uint8\_t drv\_mode, uint8\_t three\_wire )

Set up SPI special configuration.

#### **Parameters**

| slave          | Pointer to spi_slave_t                                                         |
|----------------|--------------------------------------------------------------------------------|
| flow_ctrl      | Flow control mode                                                              |
| polarity       | Flow control polarity (0: active low; 1: active high)                          |
|                | When asserted SDIO is driven prior to slave select assertion                   |
| ss_sample_mode |                                                                                |
| out_val        | Output value for SDIO prior to slave select assertion                          |
| drv_mode       | Select which SDIO is driven prior to slave select assertion (0: MOSI, 1: MISO) |
| three_wire     | Enable 3 wire mode (MISO and MOSI tied together)                               |

Read from and/or write to a SPI slave.

| slave      | Pointer to spi_slave_t                                               |
|------------|----------------------------------------------------------------------|
| tx_buf     | Pointer to the buffer containing data to send                        |
| tx_size    | Size of the data to send (maximum is 32)                             |
| ret_status | Argument to the callback function for return status; $0 =>$ success. |
| rx_buf     | Pointer to the buffer of receiving data                              |
| rx_size    | Size of the data to read (maximum is 32)                             |
| unit       | Unit for the size parameters                                         |
| mode       | Mode for the SPI transaction                                         |
| alt_clk    | Use alternate clock if asserted                                      |
| last       | If asserted SPI port will be cleaned up and slave select deasserted  |

#### Returns

0 => Success. Non zero => error condition.

Read from and/or write to a SPI slave, return immediately, let the transmission be handled by the ISR and hardware FIFOs.

### Parameters

| slave      | Pointer to spi_slave_t                                                     |
|------------|----------------------------------------------------------------------------|
| tx_buf     | Pointer to the buffer containing data to send                              |
| tx_size    | Size of the data to send                                                   |
| tx_handler | Callback function to be called when data is finished being written to FIFO |
| ret_status | Argument to the callback function for return status; $0 =>$ success.       |
| rx_buf     | Pointer to the buffer of receiving data                                    |
| rx_size    | Size of the data to read                                                   |
| rx_handler | Callback function to be called when data is finished being read from FIFO  |
| ret_size   | Size of the data read                                                      |
| unit       | Unit for the size parameters                                               |
| mode       | Mode for the SPI transaction                                               |
| alt_clk    | Use alternate clock if asserted                                            |
| last       | If asserted SPI port will be cleaned up and slave select deasserted        |

#### Returns

0 => Success. Non zero => error condition.

## uint8\_t SPI\_WaitFlowControl ( spi\_slave\_t \* slave )

Get the current MISO status.

#### **Parameters**

| slave   Pointer to spi_slave_t |
|--------------------------------|
|--------------------------------|

## Returns

current MISO status (0: active low; 1: active high)

## 2.18 TMON

## **Functions**

- void TMON\_Enable (uint8\_t tmon\_select)
- void TMON\_Disable (void)
- void TMON\_SetCurrent (mxc\_afe\_tmon\_current\_t tmon\_current\_val)

# 2.18.1 Detailed Description

This is the high level API for the internal temperature monitor.

## 2.18.2 Function Documentation

```
void TMON_Enable ( uint8_t tmon_select )
Enable TMON.
Parameters

tmon_select | Internal TMON Circuit = 0, External TMON Circuit to AIN1+ = 1
```

```
void TMON_SetCurrent ( mxc_afe_tmon_current_t tmon_current_val )
```

Setup of TMON current.

```
TMON current value tmon_current_val
```

## **2.19** Timer

## **Enumerations**

• enum tmr\_period\_unit\_t

## **Functions**

- int32\_t TMR32\_TicksToPeriod (uint32\_t ticks, uint8\_t prescale, uint32\_t \*period, tmr\_period\_unit\_t \*units)
- int32\_t TMR16\_TicksToPeriod (uint16\_t ticks, uint8\_t prescale, uint32\_t \*period, tmr\_period\_unit\_t \*units)
- int32\_t TMR32\_PeriodToTicks (uint32\_t period, tmr\_period\_unit\_t unit, uint32\_t \*ticks, uint8\_t \*prescale)
- int32\_t TMR16\_PeriodToTicks (uint32\_t period, tmr\_period\_unit\_t unit, uint16\_t \*ticks, uint8\_t \*prescale)
- int32\_t TMR32\_Config (tmr32\_config\_t \*cfg, int32\_t index, mxc\_tmr\_mode\_t mode, uint32\_t ticks, uint8\_t prescale, uint8\_t duty\_cycle, uint8\_t polarity)
- int32\_t TMR16\_Config (tmr16\_config\_t \*cfg, int32\_t index, uint8\_t sub\_index, mxc\_tmr\_mode\_t mode, uint32\_t ticks, uint8\_t prescale)
- int32\_t TMR32\_Start (tmr32\_config\_t \*cfg, void(\*cb\_fn)(uint32\_t ticks))
- int32\_t TMR16\_Start (tmr16\_config\_t \*cfg, void(\*cb\_fn)(void))
- int32\_t TMR32\_Stop (tmr32\_config\_t \*cfg)
- int32\_t TMR16\_Stop (tmr16\_config\_t \*cfg)

## 2.19.1 Detailed Description

This is the high level API for the general purpose timer module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.19.2 Enumeration Type Documentation

```
enum tmr_period_unit_t
unit option for tick passing to timer_setup()
Enumerator
```

```
MXC_E_TMR_PERIOD_UNIT_NANOSEC nanosecond
MXC_E_TMR_PERIOD_UNIT_MICROSEC microsecond
MXC_E_TMR_PERIOD_UNIT_MILLISEC millisecond
MXC_E_TMR_PERIOD_UNIT_SEC second
```

## 2.19.3 Function Documentation

```
int32_t TMR16_Config ( tmr16_config_t * cfg, int32_t index, uint8_t sub_index, mxc_tmr_mode_t mode, uint32_t ticks, uint8_t prescale )
```

This function will allocate and configure a handle for the 16-bit timer. Only MXC\_E\_TMR\_CTRL\_ONE\_SHOT and MXC\_E\_TMR\_CTRL\_CONTINUOUS modes are available for 16-bit timers.

| cfg       | pointer to tmr16_config_t         |
|-----------|-----------------------------------|
| index     | timer index (-1 for auto-assign). |
| sub_index | timer sub index (0 or 1).         |
| mode      | timer mode.                       |
| ticks     | period in ticks.                  |
| prescale  | clock prescale value.             |

#### Returns

0 => Success. Non zero => error condition.

# $int32\_t\ TMR16\_PeriodToTicks\ (\ uint32\_t\ \textit{period},\ tmr\_period\_unit\_t\ \textit{unit},\ uint16\_t\ *\ \textit{ticks},\ uint8\_t\ *\ \textit{prescale}\ )$

Converts a period and units to a number of ticks and a prescale value for the 16-bit timer.

#### **Parameters**

| period   | period value.                          |
|----------|----------------------------------------|
| unit     | period units.                          |
| ticks    | calculated number of ticks.            |
| prescale | calculated timer clock prescale value. |

#### Returns

0 => Success. Non zero => error condition.

## $int32_t TMR16_Start ( tmr16_config_t * cfg, void(*)(void) cb_fn )$

This function will start the timer using the configuration handle allocated and returned by TMR16\_Config. Parameters

| cfg   | pointer to tmr16_config_t |
|-------|---------------------------|
| ch fn | callback function         |

#### Returns

0 => Success. Non zero => error condition.

## int32\_t TMR16\_Stop ( tmr16\_config\_t \* cfg )

This function will stop the timer using the configuration handle allocated and returned by TMR16\_Config. Parameters

## cfg | pointer to tmr16\_config\_t

#### Returns

0 => Success. Non zero => error condition.

# $int 32\_t \ TMR16\_Ticks ToPeriod \left( \ uint 16\_t \ \textit{ticks}, \ uint 8\_t \ \textit{prescale}, \ uint 32\_t * \textit{period}, \\ tmr\_period\_unit\_t * \textit{units} \right)$

Converts a number of ticks and a prescale value to a period and units for the 16-bit timer.

| ticks    | number of ticks.            |
|----------|-----------------------------|
| prescale | timer clock prescale value. |
| period   | calculated period value.    |
| units    | calculated period units.    |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t TMR32\_Config ( tmr32\_config\_t \* cfg, int32\_t index, mxc\_tmr\_mode\_t mode, uint32\_t ticks, uint8\_t prescale, uint8\_t duty\_cycle, uint8\_t polarity )

This function will allocate and configure a handle for the 32-bit timer.

#### **Parameters**

| cfg        | pointer to tmr32_config_t                     |
|------------|-----------------------------------------------|
| index      | timer index (-1 for auto-assign).             |
| mode       | timer mode.                                   |
| ticks      | period in ticks.                              |
| prescale   | clock prescale value.                         |
| duty_cycle | duty cycle (only used for TMR_CTRL_PWM mode). |
| polarity   | polarity control for pad.                     |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t TMR32\_PeriodToTicks ( uint32\_t period, tmr\_period\_unit\_t unit, uint32\_t \* ticks, uint8\_t \* prescale )

Converts a period and units to a number of ticks and a prescale value for the 32-bit timer.

## **Parameters**

| period   | period value.                          |
|----------|----------------------------------------|
| unit     | period units.                          |
| ticks    | calculated number of ticks.            |
| prescale | calculated timer clock prescale value. |

#### Returns

0 => Success. Non zero => error condition.

## int32\_t TMR32\_Start ( tmr32\_config\_t \* cfg, void(\*)(uint32\_t ticks) cb\_fn )

This function will start the timer using the configuration handle allocated and returned by TMR32\_Config.

| cfg   | pointer to tmr32_config_t                                 |
|-------|-----------------------------------------------------------|
| cb_fn | callback function with number of ticks for capture modes. |

## Returns

0 => Success. Non zero => error condition.

## int32\_t TMR32\_Stop ( tmr32\_config\_t \* cfg )

This function will stop the timer using the configuration handle allocated and returned by TMR32\_Config.

#### Parameters

|  | ſ | cfg | pointer to tmr32 config t |  |
|--|---|-----|---------------------------|--|
|--|---|-----|---------------------------|--|

#### Returns

0 => Success. Non zero => error condition.

# $int 32\_t \ TMR 32\_Ticks To Period \ ( \ uint 32\_t \ \textit{ticks}, \ uint 8\_t \ \textit{prescale}, \ uint 32\_t * \textit{period}, \\ tmr\_period\_unit\_t * \textit{units} \ )$

Converts a number of ticks and a prescale value to a period and units for the 32-bit timer.

#### **Parameters**

| ticks    | number of ticks.            |
|----------|-----------------------------|
| prescale | timer clock prescale value. |
| period   | calculated period value.    |
| units    | calculated period units.    |

## Returns

0 => Success. Non zero => error condition.

## 2.20 **UART**

## **Functions**

- int32\_t UART\_Config (uint32\_t uart\_index, uint32\_t baud, uint8\_t parity\_enable, uint8\_t parity\_mode, uint8\_t flow\_control)
- int32\_t UART\_Write (uint32\_t uart\_index, const uint8\_t \*data, uint32\_t length)
- int32\_t UART\_WriteAsync (uint32\_t uart\_index, const uint8\_t \*data, uint32\_t length, void(\*tx\_done\_cb)(int32\_ret\_code))
- int32\_t UART\_Read (uint32\_t uart\_index, uint8\_t \*data, uint32\_t length)
- void UART\_ReadAsync (uint32\_t uart\_index, uint8\_t \*data, uint32\_t length, void(\*rx\_cb)(int32\_t ret\_code))
- int32\_t UART\_Poll (uint32\_t uart\_index)

## 2.20.1 Detailed Description

This is the high level API for the universal asynchronous receiver/transmitter module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.20.2 Function Documentation

int32\_t UART\_Config ( uint32\_t uart\_index, uint32\_t baud, uint8\_t parity\_enable, uint8\_t parity\_mode, uint8\_t flow\_control )

Setup a uart for transfer with standard UART parameters.

#### **Parameters**

| uart_index                                             | Index of UART to configure. (0,1, etc)                                           |  |
|--------------------------------------------------------|----------------------------------------------------------------------------------|--|
| baud                                                   | Baud rate (57600, 9600, etc) The baud rate is calculated as a relation to system |  |
|                                                        | clock. If the system clock changes, it will affect the baud rate.                |  |
| parity_enable   Enable or disable parity. (TRUE/FALSE) |                                                                                  |  |
| parity_mode                                            | odd = 0; even = 1.                                                               |  |
| flow_control                                           | Enable or disable hardware flow control. (TRUE/FALSE)                            |  |

#### Returns

0 => Success. Non zero => error condition.

## int32\_t UART\_Poll ( uint32\_t uart\_index )

Check to see if the UART has any bytes in its receive FIFO.

#### **Parameters**

| uart index  | Index of UART to configure. (0,1, etc) |
|-------------|----------------------------------------|
| uart_IIIuex | index of OART to configure. (0,1, etc) |

### Returns

Number of bytes in receive FIFO.

int32\_t UART\_Read ( uint32\_t uart\_index, uint8\_t \* data, uint32\_t length )

Read data from the UART RX fifo.

| uart_index | Index of UART to configure. (0,1, etc)   |
|------------|------------------------------------------|
| data       | Pointer to location data will be placed. |
| length     | Maximum number of bytes to read.         |

#### Returns

Number of bytes read.

Read data from the UART receiver in an asynchronous manner. This function will return immediately and it will setup the UART for interrupt level time to populate read\_count bytes into the data\_buffer and call the rx\_cb function when read\_count bytes are received.

If this function is called with NULL as rx\_cb, it will clear any rx callback and disable interrupt level reading from UART FIFO.

#### **Parameters**

| uart_index | Index of UART to configure. (0,1, etc)                                      |
|------------|-----------------------------------------------------------------------------|
| data       | Pointer to received data allocation                                         |
| length     | Number of bytes to populate in data_buffer                                  |
| rx_cb      | Function called at interrupt level when read_count bytes are populated into |
|            | data_buffer                                                                 |
| ret_code   | Number of bytes received or -1 for error condition                          |

## int32\_t UART\_Write ( uint32\_t uart\_index, const uint8\_t \* data, uint32\_t length )

Write data to the UART TX fifo. Returns after all data has been submitted to the FIFO.

### **Parameters**

| uart_index | Index of UART to configure. (0,1, etc)                 |
|------------|--------------------------------------------------------|
| data       | Pointer to the transmit data buffer.                   |
| length     | Length of data buffer and number of bytes to transmit. |

#### Returns

number of bytes written to fifo.

# int32\_t UART\_WriteAsync ( uint32\_t uart\_index, const uint8\_t \* data, uint32\_t length, void(\*)(int32\_t ret\_code) tx\_done\_cb )

Write data to the UART TX fifo asynchronously Returns immediately and allows data to be sent to TX FIFO as allowed.

| uart_index | Index of UART to configure. (0,1, etc) |
|------------|----------------------------------------|
| data       | Pointer to the transmit data buffer.   |

| length     | Length of data buffer and number of bytes to transmit.                         |
|------------|--------------------------------------------------------------------------------|
| tx_done_cb | Callback for when all data has been sent to the FIFO (optional; NULL is valid) |
| ret_code   | Callback argument; number of bytes sent or -1 for error condition              |

## Returns

number of bytes written to fifo.

## 2.21 WDT

## **Functions**

- int32\_t WDT\_EnableInt (uint8\_t index, mxc\_wdt\_period\_t int\_period, void(\*int\_cb\_fn)(void), uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_DisableInt (uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_EnableWait (uint8\_t index, mxc\_wdt\_period\_t wait\_period, void(\*prewin\_cb\_fn)(void), uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_DisableWait (uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_EnableReset (uint8\_t index, mxc\_wdt\_period\_t rst\_period, uint8\_t reboot, uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_DisableReset (uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_Start (uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_Reset (uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key)
- int32\_t WDT\_Stop (uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key)

## 2.21.1 Detailed Description

This is the high level API for the watchdog timer interface module of the MAX32600 family of ARM Cortex based embedded microcontrollers.

## 2.21.2 Function Documentation

int32\_t WDT\_DisableInt ( uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key )

Disables the interrupt timeout for the watchdog specified.

**Parameters** 

| index    | Index of watchdog to disable. |
|----------|-------------------------------|
|          | Key to unlock watchdog.       |
|          | ,                             |
| lock_key | Key to lock watchdog.         |

#### Returns

0 => Success. Non zero => error condition.

## int32\_t WDT\_DisableReset ( uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key )

Disables the reset timeout for the watchdog specified.

#### **Parameters**

| index      | Index of watchdog to disable. |
|------------|-------------------------------|
| unlock_key | Key to unlock watchdog.       |
| lock_key   | Key to lock watchdog.         |

#### Returns

0 => Success. Non zero => error condition.

int32\_t WDT\_DisableWait ( uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key )

Disables the pre-window timeout for the watchdog specified.

| index      | Index of watchdog to disable. |
|------------|-------------------------------|
| unlock_key | Key to unlock watchdog.       |
| lock_key   | Key to lock watchdog.         |

### Returns

0 => Success. Non zero => error condition.

# int32\_t WDT\_EnableInt ( uint8\_t index, mxc\_wdt\_period\_t int\_period, void(\*)(void) int\_cb\_fn, uint8\_t unlock\_key, uint8\_t lock\_key )

Configures and enables the interrupt timeout for the watchdog specified.

### **Parameters**

| index      | Index of watchdog to configure and enable. |
|------------|--------------------------------------------|
| int_period | Interrupt period.                          |
| int_cb_fn  | Interrupt callback function.               |
| unlock_key | Key to unlock watchdog.                    |
| lock_key   | Key to lock watchdog.                      |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t WDT\_EnableReset ( uint8\_t index, mxc\_wdt\_period\_t rst\_period, uint8\_t reboot, uint8\_t unlock\_key, uint8\_t lock\_key )

Configures and enables the reset timeout for the watchdog specified.

## **Parameters**

| index      | Index of watchdog to configure and enable.                 |
|------------|------------------------------------------------------------|
| rst_period | Reset period.                                              |
| reboot     | $0 = > \text{reboot system}. \ 1 = > \text{reset system}.$ |
| unlock_key | Key to unlock watchdog.                                    |
| lock_key   | Key to lock watchdog.                                      |

#### Returns

0 => Success. Non zero => error condition.

# int32\_t WDT\_EnableWait ( uint8\_t index, mxc\_wdt\_period\_t wait\_period, void(\*)(void) prewin\_cb\_fn, uint8\_t unlock\_key, uint8\_t lock\_key )

Configures and enables the pre-window timeout for the watchdog specified.

| index        | Index of watchdog to configure and enable. |
|--------------|--------------------------------------------|
| wait_period  | Pre-window period.                         |
| prewin cb fn | Pre-window callback function.              |

| unlock_key | Key to unlock watchdog. |
|------------|-------------------------|
| lock_key   | Key to lock watchdog.   |

## Returns

0 => Success. Non zero => error condition.

## int32\_t WDT\_Reset ( uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key )

Feeds the watchdog specified.

#### **Parameters**

| index      | Index of watchdog to feed. |
|------------|----------------------------|
| unlock_key | Key to unlock watchdog.    |
| lock_key   | Key to lock watchdog.      |

#### Returns

0 => Success. Non zero => error condition.

## int32\_t WDT\_Start ( uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key )

Starts the watchdog specified.

### Parameters

|        | index | Index of watchdog to start. |
|--------|-------|-----------------------------|
| unloci | k_key | Key to unlock watchdog.     |
| loci   | k_key | Key to lock watchdog.       |

### Returns

0 => Success. Non zero => error condition.

## int32\_t WDT\_Stop ( uint8\_t index, uint8\_t unlock\_key, uint8\_t lock\_key )

Stops the watchdog specified.

## Parameters

| index      | Index of watchdog to stop. |
|------------|----------------------------|
| unlock_key | Key to unlock watchdog.    |
| lock_key   | Key to lock watchdog.      |

### Returns

0 => Success. Non zero => error condition.