Darrian Johnson ELEC 5200 - Project Part 3 3/17/2021

### **Program Counter**

Main Code See Appendix A

Testbench
See Appendix B

#### Simulation



Figure 1. Simulation of Program counter over 30 ns.

The Program Counter (PC) takes in a 16-bit input (PC\_in) and immediately sends that same value to a 16-bit output (PC\_out). Therefore, at 6ns when PC\_in = 1010\_1011\_1100\_1101, PC\_out outputs the same value. However, when reset is high, PC\_out will reset to 0000\_0000\_0000\_0000, no matter what value is input to the PC as shown in **Figure 1** at 18ns.

### Adders

Main Code See Appendix C

*Testbench*See Appendix D

#### Simulation

| Name                | Value | 0.000 ns | 2.000 ns | 4.000 ns | 6.000 ns | 8.000 ns | 10.000 ns | 12.000 ns | 14.000 ns | 16.000 ns | 18.000 ns | 20.000 ns | 22.000 ns | 24.000 | ns 2 | 6.000 ns | 28.000 ns | 30.00 |
|---------------------|-------|----------|----------|----------|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--------|------|----------|-----------|-------|
| <b>∛</b> clk        | 0     |          |          |          |          |          |           |           |           |           |           |           |           |        |      |          |           |       |
| ₩rst                | 0     |          |          |          |          |          |           |           |           |           |           |           |           |        |      |          |           |       |
| <b>™</b> a[15:0]    | 0003  |          | fffd     |          |          | 0002     |           |           | ab00      |           |           | 0003      |           |        |      |          |           |       |
| <b>₩</b> b[15:0]    | 000b  |          | fffb     |          |          |          | 000a      |           |           |           | 000Ь      |           |           |        |      |          |           |       |
| <b>₩</b> out1[15:0] | 0004  |          | fffe     |          |          | 0003     |           |           | 0000      |           |           |           | 00        | 04     |      |          |           |       |
| <b>⊌</b> out2[15:0] | 000e  |          | fff8     |          |          | 000c     |           |           | 0000      |           |           |           | 00        | 00e    |      |          |           |       |
|                     |       |          |          |          |          |          |           |           |           |           |           |           |           |        |      |          |           |       |

Figure 2. Simulation of Adders over 30 ns.

The Adder module has two different functions which is written to two different 16-bit outputs (out1 & out2). One adder takes a 16-bit input (a), adds 1 to it, and writes it to output (out1); whereas the other adder takes two 16-bit inputs (a & b), adds them together, and writes it to output (out2). At the start of the simulation, the functionality of the adders was tested using signed negative numbers -5 (1111\_1111\_1111\_1101) and -3 (1111\_1111\_1111\_1011). The simulation gave the following output:

However, when reset is high both outputs are reset to 0000\_0000\_0000\_0000 as shown in **Figure 2** at 12ns.

Main Code See Appendix E

*Testbench*See Appendix F

#### Simulation



Figure 3. Simulation of 2-to-1 MUX over 50ns.

The MUX module takes in two 16-bit inputs (a & b) and a 1-bit select line (sel). One of the inputs is then written to a 16-bit output (out) depending on the value of the select line. When the select line is 0, then the output is a; however, when the select line is 1, then the output is b. In **Figure 3** from 0-5ns when the select line is 0, then the output is 0000\_0000\_0000\_0001 (a); however, from 5-10ns when the select line is 1, then the output is 0000\_0000\_0000\_0000 0000\_0000 0000\_0000.

#### AND Gate

Main Code
See Appendix G

*Testbench*See Appendix H

#### Simulation



Figure 4. Simulation of AND gate over 25ns.

The AND gate module takes two 1-bit inputs (a & b), compares them using an AND gate, and writes the result to a 1-bit output (y). The simulation in Figure 4 shows the following results:

- 0 5ns, a = 0, b = 0, y = 0
- 5 10ns, a = 0, b = 1, y = 0
- 10 15ns, a = 1, b = 0, y = 0
- 15 20ns, a = 1, b = 1, y = 1

### Control Unit

Main Code See Appendix I

*Testbench*See Appendix J

#### Simulation



Figure 5. Simulation of the Control Unit over 105ns.

The Control Unit takes in a 4-bit input (opcode) and assigns it to several control signal outputs (branch, mem2reg, mem\_read, mem\_write, alu\_src, alu\_op, & reg\_write). This portion of the project may vary based on the student's ISA. The control signals are shown below in **Table 1**. When observing the simulation in **Figure 5**, the opcode input 1110 (jmp instruction) matches the expected output values as shown in **Table 1**. The table can be used to verify the correct output of other input values in the simulation.

| Instruction | Branch | Mem2Reg | MemRead | MemWrite | ALU    | ALU    | RegWrite |  |
|-------------|--------|---------|---------|----------|--------|--------|----------|--|
|             |        |         |         |          | Source | Opcode |          |  |
| plus        | 0      | 0       | 0       | 0        | 0      | 00     | 1        |  |
| min         | 0      | 0       | 0       | 0        | 0      | 01     | 1        |  |
| and         | 0      | 0       | 0       | 0        | 0      | 10     | 1        |  |
| or          | 0      | 0       | 0       | 0        | 0      | 11     | 1        |  |
| ldw         | 0      | 1       | 1       | 0        | 1      | 00     | 1        |  |
| stw         | 0      | 1       | 0       | 1        | 1      | 00     | 0        |  |
| plusi       | 0      | 0       | 0       | 0        | 1      | 00     | 1        |  |
| lui         | 0      | 0       | 0       | 0        | 0      | XX     | 0        |  |
| beq         | 1      | X       | 0       | 0        | 0      | 01     | 0        |  |
| bne         | 1      | X       | 0       | 0        | 0      | 01     | 0        |  |
| bgt         | 1      | x       | 0       | 0        | 0      | 01     | 0        |  |
| blt         | 1      | X       | 0       | 0        | 0      | 01     | 0        |  |
| bge         | 1      | x       | 0       | 0        | 0      | 01     | 0        |  |
| blte        | 1      | X       | 0       | 0        | 0      | 01     | 0        |  |
| jmp         | 1      | 1       | 0       | 0        | X      | XX     | 0        |  |
| stop        | 0      | 0       | 0       | 0        | 0      | XX     | 0        |  |

Table 1. Control Signals for Control Unit.

### Register File

Main Code See Appendix K

*Testbench*See Appendix L

#### Simulation



Figure 6. Simulation of Register File over 100ns.

The Register File module has three 4-bit inputs read\_reg1, read\_reg2, & reg\_write), one 16-bit input (write\_data), and an enable. The 1-bit enable line is used to signal a data write operation on the Register File. The enable line is active high. When there are valid register numbers in the output selection ports read\_reg1 and read\_reg2 then the Register File outputs the values in the corresponding registers to the output ports read\_data1 and read\_data2. When the enable line is high and there is a valid register number in the input selection port write\_reg then the Register File writes the value on the input port write\_data to the corresponding register in the Register File as shown in **Figure 6**.

Main Code See Appendix M

Testbench
See Appendix N

### Simulation

| Name                   | Name Value |                | 0.000 ns |      | 10.000 ns |      | s 30.000 ns |      | 40.000 ns |           | 50.000 ns |           | 60.000 ns |          | 70.000 ns |   | 80.000 ns |  | 90.000 ns |  |
|------------------------|------------|----------------|----------|------|-----------|------|-------------|------|-----------|-----------|-----------|-----------|-----------|----------|-----------|---|-----------|--|-----------|--|
| <b>∛</b> clk           | 0          |                |          |      |           |      |             |      |           |           |           |           |           |          |           |   |           |  |           |  |
| > <b>W</b> alu_op[1:0] | 11         | 00 01 10       |          |      |           | 11   | 00          |      |           | 01        |           | 10        |           | 11       |           | 1 |           |  |           |  |
| > <b>♥</b> in1[15:0]   | 0001       |                |          | 000a |           |      | 0000        | fffb | 7         | 0008      |           |           | 0001      | 0000 000 |           |   | 0001      |  |           |  |
| > <b>™</b> in2[15:0]   | 0000       | 0002           |          |      |           |      | 0000        | fffd | 0008      | 00        | 07        | 0000      | 0001      | 0000     |           |   |           |  |           |  |
| <b>l</b> zero          | 0          |                |          |      |           |      |             |      |           |           |           |           |           |          |           |   |           |  |           |  |
| > Walu_result[15:0     | 0001       | 000c 0008 0002 |          |      |           | 000a | 0000        | fff8 | 0000      | 0000 0001 |           | 0000 0001 |           | 0000     | 0001      |   |           |  |           |  |
|                        |            |                |          |      |           |      |             |      |           |           |           |           |           |          |           |   |           |  |           |  |

Figure 7. Simulation of ALU over 90ns.

The ALU takes in two 16-bit values (in1 & in2) and a 2-bit input (alu\_op). The input alu\_op performs one of the following four functions on inputs in1 & in2: ADD, SUB, AND, OR. The result is then output to a 16-bit output (alu\_result) and a 1-bit output (zero). The output zero only goes high when alu\_result equals 0. The following test was performed on the simulation to test functionality at 25ns as shown in **Figure 7:** 

$$in1 = 0000$$
  
 $in2 = 0000$   
 $alu_{op} = 00 = ADD$   
 $alu_{result} = in1 + in2 = 0000$   
 $0 = 0, so\ zero = 1$ 

The following test was performed on the simulation to test functionality at 30ns as shown in **Figure 7:** 

$$in1 = -3 = fffb$$
  
 $in2 = -5 = fffd$   
 $alu_{op} = 00 = ADD$   
 $alu_{result} = in1 + in2 = -8 = fffe$   
 $-8 \neq 0, so\ zero = 0$ 

### Immediate Generator

Main Code See Appendix O

*Testbench*See Appendix P

#### Simulation



Figure 8. Simulation of Immediate Generator over 25ns.

The Immediate Generator takes in one 4-bit input (imm\_in) and extends the MSB of that input by 12-bits to produce a 16-bit output (out). As seen in **Figure 8**, the following outputs are produced in the simulation:

- Imm in = 0111, out = 000000000000111
- Imm in = 1111, out = 1111111111111111
- Imm in = 1110, out = 1111111111111110

The MSB is highlighted in green, and the copied bits are highlighted in red.

## Appendix A

```
module PC(
    input rst,clk,
    input [15:0] PC_in,
    output reg [15:0] PC_out
    );
initial
    begin
        PC_out <= 16'h0000;
    end
always @ (*)
    begin
        if(rst) PC_out <= 16'h0000;
        else PC_out = PC_in;
    end
endmodule</pre>
```

## Appendix B

```
module PC_tb;
    reg rst, clk;
    reg [15:0] PC in;
    wire [15:0] PC_out;
PC uut(.rst(rst),.PC_in(PC_in),.PC_out(PC_out));
initial
    begin
        clk = 0;
        rst = 0;
        forever
        #5 clk = \simclk;
    end
initial
    begin
        PC in = 16'h0;
        #6;
        PC_{in} = 16'habcd;
        #6;
        PC_in = 16'hefab;
        #6;
        PC in = 16'habcd;
        rst = 1;
        #6;
        PC_in = 16'hffff;
        rst = 0;
        #6;
    end
endmodule
```

## Appendix C

```
module Adders(
    input rst, clk,
    input [15:0] a, b,
    output reg [15:0] out1, out2
always @ (clk or rst)
   begin
        if(rst) begin
            out1 <= 16'h0000;
            out2 <= 16'h0000;
        end
        else if (clk)
            begin
               out1 <= a + 1'b1;
               out2 <= a + b;
            end
    end
endmodule
```

## Appendix D

```
module Adders_tb;
    reg clk, rst;
    reg [15:0] a, b;
    wire [15:0] out1,out2;
Adders uut(.clk(clk),.rst(rst),
           .a(a),.b(b),
           .out1(out1),.out2(out2));
initial
   begin
        clk = 0;
        rst = 0;
        forever
        #5 clk = \simclk;
    end
initial
   begin
        a = 16'h1;
        b = 16'h000f;
        #6;
        a = 16'h2;
        b = 16'h000a;
        #6;
        a = 16'hab00;
        b = 16'h000b;
        rst = 1;
        #6
        a = 16'h3;
        b = 16'h000b;
        rst = 0;
        #6;
    end
endmodule
```

# Appendix E

```
module Mux(
    input [15:0] a,b,
    input wire sel,
    output reg [15:0] out
    );
always @ (a or b or sel)
    begin
        case (sel)
        1'b0: out <= a;
        1'b1: out <= b;
        endcase
    end
endmodule</pre>
```

## Appendix F

```
module Mux_tb;
   reg se\bar{l};
    reg [15:0] a,b;
    wire [15:0] out;
    reg count = 1'b1;
Mux uut(.a(a),.b(b),.sel(sel),.out(out));
initial
    begin
        a = 16'h0; b = 16'h0; sel = 1'b0;
        for(count = 1'b0;count<256;count = count+1'b1) begin</pre>
            a = a + 16'h01;
            b = b + 16'h02;
            #10;
        end
    end
 always #5 sel = \simsel;
endmodule
```

# Appendix G

```
module AND_gate(
    input a, b,
    output reg y
    );
always @ (a or b)
    begin
        if(a == 1'b1 && b == 1'b1) begin
            y = 1'b1;
        end
        else
            y = 1'b0;
    end
endmodule
```

## Appendix H

```
module AND_gate_tb;
    reg a, b;
    wire y;

AND_gate AND1(.a(a),.b(b),.y(y));

initial
    begin
        a = 0; b = 0;
        a = 0; b = 0; #5;
        a = 0; b = 1; #5;
        a = 1; b = 0; #5;
        a = 1; b = 1; #5;
    end
endmodule
```

### Appendix I

```
module Control Unit(
    input [3:0] opcode,
    output reg [1:0] alu op,
    output reg branch, mem2reg, mem read, mem write,
               alu src, reg write
    );
always @ (*)
    begin
        case (opcode)
            4'b0000:
                       //plus
                begin
                     branch = 1'b0;
                     mem2reg = 1'b0;
                     mem read = 1'b0;
                     mem write = 1'b0;
                     alu src = 1'b0;
                     alu op = 2'b00;
                     reg write = 1'b1;
                end
            4'b0001:
                       //min
                begin
                     branch = 1'b0;
                     mem2reg = 1'b0;
                     mem read = 1'b0;
                     mem write = 1'b0;
                     alu src = 1'b0;
                     alu op = 2'b01;
                     reg write = 1'b1;
                end
            4'b0010:
                        //and
                begin
                     branch = 1'b0;
                     mem2reg = 1'b0;
                     mem read = 1'b0;
                     mem write = 1'b0;
                     alu src = 1'b0;
                     alu op = 2'b10;
                     reg_write = 1'b1;
                end
            4'b0011:
                        //or
                begin
                     branch = 1'b0;
                     mem2reg = 1'b0;
                     mem read = 1'b0;
                     mem write = 1'b0;
                     alu src = 1'b0;
                     alu op = 2'b11;
                     reg write = 1'b1;
                end
            4'b0100:
                      //ldw
                begin
                     branch = 1'b0;
                     mem2reg = 1'b1;
                     mem read = 1'b1;
                     mem_write = 1'b0;
```

```
alu src = 1'b1;
         alu op = 2'b00;
         reg_write = 1'b1;
   end
4'b0101:
         //stw
   begin
         branch = 1'b0;
         mem2reg = 1'b1;
         mem read = 1'b0;
         mem write = 1'b1;
         alu src = 1'b1;
         alu op = 2'b00;
         reg_write = 1'b0;
    end
4'b0110:
          //plusi
   begin
         branch = 1'b0;
         mem2reg = 1'b0;
         mem read = 1'b0;
         mem write = 1'b0;
         alu src = 1'b1;
         alu_op = 2'b00;
         reg write = 1'b1;
   end
4'b0111:
           //lui
   begin
         branch = 1'b0;
         mem2reg = 1'b0;
         mem read = 1'b0;
         mem write = 1'b0;
         alu_src = 1'b0;
         alu_op = 2'bxx;
         reg_write = 1'b0;
   end
4'b1000:
           //beq
   begin
         branch = 1'b1;
         mem2reg = 1'bx;
         mem read = 1'b0;
         mem write = 1'b0;
         alu src = 1'b0;
         alu op = 2'b01;
         reg write = 1'b0;
    end
4'b1001:
          //bne
   begin
         branch = 1'b1;
         mem2reg = 1'bx;
         mem read = 1'b0;
         mem write = 1'b0;
         alu_src = 1'b0;
         alu op = 2'b01;
         reg write = 1'b0;
   end
4'b1010:
           //bgt
   begin
         branch = 1'b1;
```

```
mem2reg = 1'bx;
         mem read = 1'b0;
         mem_write = 1'b0;
         alu src = 1'b0;
         alu op = 2'b01;
         reg write = 1'b0;
   end
4'b1011:
           //blt
   begin
        branch = 1'b1;
         mem2reg = 1'bx;
         mem read = 1'b0;
         mem write = 1'b0;
         alu src = 1'b0;
         alu_op = 2'b01;
         reg_write = 1'b0;
   end
4'b1100:
          //bge
   begin
         branch = 1'b1;
         mem2reg = 1'bx;
         mem read = 1'b0;
         mem write = 1'b0;
         alu src = 1'b0;
         alu op = 2'b01;
         reg write = 1'b0;
    end
4'b1101:
           //blte
   begin
         branch = 1'b1;
         mem2reg = 1'bx;
         mem read = 1'b0;
         mem write = 1'b0;
         alu src = 1'b0;
         alu op = 2'b01;
         reg write = 1'b0;
   end
4'b1110:
            //jmp
   begin
        branch = 1'b1;
         mem2reg = 1'b1;
         mem read = 1'b0;
         mem write = 1'b0;
         alu_src = 1'bx;
         alu op = 2'bxx;
         reg_write = 1'b0;
   end
4'b1111:
           //stop
   begin
         branch = 1'b0;
         mem2reg = 1'b0;
         mem read = 1'b0;
         mem write = 1'b0;
         alu src = 1'b0;
         alu op = 2'bxx;
         reg write = 1'b0;
    end
```

### Appendix J

```
module Control Unit tb;
    reg clk;
    reg [3:0] opcode;
    wire [1:0] alu op;
    wire branch, mem2reg, mem read, mem write,
         alu src, reg write;
Control_Unit uut(.opcode(opcode),.alu_op(alu_op),
                  .branch(branch),.mem2reg(mem2reg),
                  .mem_read(mem_read),.mem_write(mem_write),
                  .alu src(alu src),.reg write(reg write));
initial
    begin
        clk = 0;
        forever
        #5 clk = \simclk;
    end
initial
    begin
        #6 \text{ opcode} = 4'b0000;
        #6 opcode = 4'b0001;
        #6 opcode = 4'b0010;
        #6 opcode = 4'b0011;
        #6 opcode = 4'b0100;
        #6 opcode = 4'b0101;
        #6 opcode = 4'b0110;
        #6 opcode = 4'b0111;
        #6 opcode = 4'b1000;
        #6 opcode = 4'b1001;
        #6 opcode = 4'b1010;
        #6 opcode = 4'b1011;
        #6 opcode = 4'b1100;
        #6 opcode = 4'b1101;
        #6 opcode = 4'b1110;
        #6 opcode = 4'b1111;
    end
endmodule
```

## Appendix K

```
module RegFile(
    input enable, clk,
    input [3:0] read reg1, read reg2, write reg,
    input [15:0] write data,
    output reg [15:0] read data1, read data2
    );
    reg [15:0] registers [0:15]; //16 16-bit registers
    integer i;
initial
   begin
        for(i=0;i<16;i=i+1)
           registers[i] <= 16'd0;</pre>
    end
always @ (posedge clk)
   begin
        if(enable) begin
            registers[write_reg] <= write_data;</pre>
         //output selected registers
        assign read_data1 = registers[read_reg1];
        assign read data2 = registers[read reg2];
    end
endmodule
```

### Appendix L

```
module regfile tb;
//inputs
reg clk,enable;//rst;
reg [3:0] read reg1, read reg2, write reg;
reg [15:0] write data;
//outputs
wire [15:0] read_data1, read_data2;
RegFile UUT(.clk(clk),
            .enable(enable),
            .read reg1(read reg1),
            .read reg2(read reg2),
            .write reg(write reg),
            .write data(write data),
            .read data1 (read data1),
            .read data2(read data2));
initial
    begin
        clk = 0;
        enable = 0;
        //rst = 0;
        forever
        #5 clk = \simclk;
    end
   initial
     begin
        write_reg = 1;
        enable = 1;
        write data = 10;
        #20;
        write reg = 2;
        enable = 1;
        write data = 15;
        #20;
        write reg = 3;
        enable = 1;
        write data = 20;
        #20;
        read reg1 = 1;
        enable = 0;
        #20;
        read reg1 = 2;
        read reg2 = 3;
        #20;
        read reg1 = 1;
        write reg = 1;
        enable = 1;
        write data = 30;
        #20;
    end
endmodule
```

## Appendix M

```
module ALU(
    input [15:0] in1, in2,
    input [1:0] alu op,
    output reg [15:0] alu result,
    output reg zero
    );
    wire [16:0] temp;
    //ALU Opcodes
    localparam ADD = 2'b00;
    localparam SUB = 2'b01;
    localparam AND = 2'b10;
    localparam OR = 2'b11;
always @ (*)
   begin
        case(alu op)
            ADD: alu result = in1 + in2;
                                          //ADD
            SUB: alu_result = in1 - in2; //SUB
            AND: alu_result = in1 & in2;
                                          //AND
                                          //OR
            OR: alu_result = in1 | in2;
             default: alu result = in1 + in2; //default
        endcase
        if(alu result == 0)
            zero = 1'b1;
        else
            zero = 1'b0;
    end
endmodule
```

### Appendix N

```
module ALU tb;
    req clk;
    reg [1:0] alu op;
    reg [15:0] in1, in2;
    wire zero;
    wire [15:0] alu result;
    integer i = 2'd0;
ALU uut(.in1(in1),.in2(in2),
        .alu op(alu op),.alu result(alu result),
        .zero(zero));
initial
    begin
        clk = 0;
        forever
        #5 clk = \sim clk;
    end
initial
    begin
        in1 = 16'h000a; in2 = 16'h0002; alu op = 2'b0;
        for (i=0; i \le 3; i=i+1'b1) begin
            alu op = i;
            #6;
        end
//Test ADD: first add sets zero flag high and second add resets zero flag
        in1 = 16'h0;
        in2 = 16'h0;
        alu op = 2'b00;
        #6;
        in1 = 16'hfffb;
        in2 = 16'hfffd;
        alu op = 2'b00;
        #6;
//Test SUB: first sub sets zero flag high and second sub resets zero flag
        in1 = 16'h8;
        in2 = 16'h8;
        alu_op = 2'b01;
        #6;
        in1 = 16'h8;
        in2 = 16'h7;
        alu_op = 2'b01;
//Test AND: first AND sets zero flag high and second AND resets zero flag
        in1 = 16'h0;
        in2 = 16'h0;
        alu op = 2'b10;
        #6;
        in1 = 16'h1;
        in2 = 16'h1;
        alu_op = 2'b10;
        #6;
//Test OR: first OR sets zero flag high and second OR resets zero flag
        in1 = 16'h0;
        in2 = 16'h0;
        alu op = 2'b11;
        #6;
```

```
in1 = 16'h1;
in2 = 16'h0;
alu_op = 2'b11;
#6;
end
endmodule
```

# Appendix O

```
module ImmGen(
    input clk,
    input [3:0] imm_in,
    output reg [15:0] out
    );
    wire [3:0] imm;
    assign imm = imm_in;
//sign extension of input assigned to output
always @ (*)
    begin
        out [15:0] <= {{12{imm[3]}}, imm[3:0]};
    end
endmodule</pre>
```

## Appendix P

```
module ImmGen_tb;
//inputs
reg clk;
reg [3:0] imm_in;
//outputs
wire [15:0] out;
ImmGen UUT(.clk(clk),.imm_in(imm_in),.out(out));
    initial
        begin
             clk = 0;
             forever
             #5 clk = \simclk;
        end
    initial
        begin
             imm_in = 4'd0;
        end
    initial
        begin
             \#6 \text{ imm\_in} = 4 \text{'b0111};
             #12 imm_in = 4'b1111;
             #3 imm in = 4'b1110;
endmodule
```