

#### CS3120





# Chap 4 Fabrication of CMOS Integrated Circuits

Andy, Yu-Guang Chen

Associate Professor, Department of EE, National Central University

Adjunct Assistant Professor, Department of CS, National Tsing Hua University

andyygchen@ee.ncu.edu.tw

Andy Yu-Guang Chen

.



#### Outline



- ◆4.1 Overview of Silicon Processing
- ◆4.2 Material Growth and Deposition
- ◆4.3 Lithography
- ◆4.4 The CMOS Process Flow
- ◆4.5 Design Rules



Andy Yu-Guang Chen





# Fabrication of CMOS Integrated Circuits

- ◆ An integrated circuit consists of several patterned layers of materials for transistors and interconnections
- ◆ We have understood the structure of CMOS now
- ◆In this chapter, we discuss how the circuits are fabricated in the manufacturing process



Andy Yu-Guang Chen

3





# 4.1 Overview of Silicon Processing

- ◆Wafers are typically 100-300mm in diameter and 0.4-0.7 mm thick
- ◆Start with a bare polished surface
- ◆The wafer is subjected to thousands of individual steps
  - Most important are the creating and patterning the layers materials
  - > Others are cleaning and rinsing of the wafer
- ◆ Several weeks to make it through the entire processing line



Andy Yu-Guang Chen







## 4.1 Overview of Silicon Processing

- Fabrication yield
  - Not every site is functional
  - Fabrication Yield  $Y = \frac{N_c}{N_c}$ 
    - N<sub>G</sub>:number of good site <sup>T</sup>
       N<sub>T</sub>:number of total site
  - ➤ A yield of Y = 85% means that 85% of the chips operate as they should
  - Empirical analysis shows that  $Y = e^{-\sqrt{DA}}$  where A is the area and D is the defect density
    - Defect density: Average # of defects per cm<sup>2</sup>



Andy Yu-Guang Chen



# 4.2 Material Growth and Deposition



- ◆Stacking layers of various materials in a pre-specified sequence
- Most layers are created first and then patterned using lithographic sequence
- ◆We discuss materials growth and deposition



Andy Yu-Guang Chen

7



#### 4.2.1 Silicon Dioxide



- ◆Critically important in IC processing
  - > Excellent electrical insulator
  - > Adheres well to all material
  - > Thermal oxide: Grown on a wafer
    - Si+O<sub>2</sub> → SiO<sub>2</sub>
    - · Depends on temperature, crystal orientation, and growth time
  - > Wet oxidation
    - Si +  $2H_2O \rightarrow SiO_2 + 2H_2$
  - > Deposited on the top (a.k.a CVD oxide)
    - Create SiO<sub>2</sub> and deposit them on the surface
    - $SiH_4(gas) + 2O_2(gas) \rightarrow SiO_2(solid) + 2H_2O(gas)$
    - Chemical Vapor Deposition (CVD)



Andy Yu-Guang Chen







### 4.2.3 Polysilicon



- ◆ Deposit silicon on top of SiO<sub>2</sub>
  - The silicon attempts to crystallize but can't find a crystal structure for reference
  - ➤ Result in the formation of small crystallites
  - ➤ The material is then called **polycrystal silicon** or **polysilicon**
- Polysilicon is universally used as gate material in FETs
- ◆Add Ti or Pt to reduce the sheet resistance



Andy Yu-Guang Chen

1



#### 4.2.4 Metals



- ◆Aluminum (AI) is the most common metal for interconnect wiring
  - > Al has good adhesion and is easy to pattern
  - > The problem is electromigration (EM)





Figure 4.4 Visualization of electromigration effects in aluminum

Andy Yu-Guang Chen





### 4.2.4 Electromigration

- ◆ High current flow densities tend to literally move atoms from one end and creates pits called voids
- Currently density:  $J = \frac{I}{A}$  where A is the cross-sectional area
- ◆ Electromigration is controlled by specifying the minimum line width w needed to keep J below a maximum value J<sub>max</sub>
   ➤ This is design rule
- ◆ Copper has been introduced as a replacement to aluminum. Resistivity is one-half the value of Al



Andy Yu-Guang Chen





# 4.2.5 Doped Silicon Layers



- ◆Introduce donor or acceptor
- lack A doped silicon layer is a patterned n or p type
- ◆Ion implantation: the atoms are first ionized in a chamber, and then accelerated to high energies
- ◆lons smashed into the substrate





Andy Yu-Guang Chen

15

# 4.2.6 Chemical-Mechanical Polishing



◆Chemical etching and mechanical "sanding" to produce planar surfaces



Andy Yu-Guang Chen





# 4.3 Lithography

- Photolithography: optically project the shadow of the pattern onto the surface of the chip
- ◆The same process to make printed circuit boards
- ◆Start with a desired pattern defined for each layer
- Mask (reticle) is typically 5-10x the size of the actual chip
  - > Transparent (no metal) and opaque (metal)

Andy Yu-Guang Chen

1





#### 4.3 Lithography

- ◆ First, coat the wafer with a light-sensitive liquid plastic material **photoresist** (or called resist)
  - > Sensitive to light
- ◆Exposure step. (Figure 4.9- 4.14)
- ◆ After the resist is developed, hardened layers remain in the regions that were shielded from the light
  - ➤ Hardened layer: protect underlying regions from the etching process



Andy Yu-Guang Chen















- ◆ Hardened resist layer is used protect underlying regions from the etching process
- ◆ The etching step removes oxide in the unprotected regions
- ◆ This technique is used to pattern layer including poly, CVD oxides, metals





# 4.3 Lithography



◆The resist-oxide layers are used to shield from an ion implantation step



Andy Yu-Guang Chen







#### 4.4 The CMOS Process Flow



- ◆ Study the main steps in a "standard" silicon CMOS process
- ◆ Device and circuit engineers view processing parameters as the fundamental limit to how fast transistors can operate
- ◆ The system architect understands that logic blocks need to be created in silicon, and that the processing dictates area allocations, interconnect levels, delays, clock speeds, and dozens of other system-level considerations
- ◆ Initial steps are shown in Figure 4.16 (see next page)



Andy Yu-Guang Chen













#### 4.4 The CMOS Process Flow



- ◆After all of the metal layers have been added, the entire chip is covered with the overglass layer that protects the surface from external contaminants
  - ➤ Silicon nitride is the most common overglass material
- ◆The simplest way to interface the silicon circuitry with the outside world is to use a pad frame arrangement where large metal bonding pads surround the central chip core area



Andy Yu-Guang Chen

3



#### 4.4 The CMOS Process Flow





Andy Yu-Guang Chen



































#### 4.4 The CMOS Process Flow







Andy Yu-Guang Chen

51



## 4.5 Design Rule



- ◆The role of physical design is to create a set of masks that define the integrated circuit
- ◆The drawing area is based on a reference grid pattern with the distance between each grid point representing a specific length
- Fabrication equipment process limited accuracy

Andy Yu-Guang Chen



### 4.5 Design Rule



- ◆Topological design rules
  - ➤ a set of geometrical specifications that dictate the design of the layout masks
- ◆ A design rule set provides numerical values for minimum dimensions, line spacing, and other geometrical quantities.
  - ➤ w = minimum width specification
  - > s = minimum spacing value
  - → d = generic minimum distance
  - ➤ Ex: w<sub>m1</sub> minimum width of a metal1 line s<sub>m1-m1</sub> minimum spacing between metal1 line



Andy Yu-Guang Chen





#### 4.5 Design Rule



- ◆Lambda design rule
  - a simpler set of design rules that can be easily scaled.
- ♦ Spacing, width, distances are written in the form of value =  $m*\lambda$

 $\triangleright$ Ex. W = 2  $\lambda$ , s = 3  $\lambda$ 

◆The draw back is the low packing density using the integer value of m



Andy Yu-Guang Chen

55



#### 4.5 Design Rule



- ◆ Design rules can be classified into 4 types: minimum width, minimum spacing, surround, and extension.
  - Surround: when a feature must be placed inside of an existing feature. Ex.: active contact.
  - Extension rule: requires that portion of the pattern to be extended beyond the edge of a border. Ex.: poly.



Andy Yu-Guang Chen

























- ◆A CMOS process provide electrical layout rules
- ◆These tend to be in the form of changes to the basic rule values when certain electrical conditions occur
- ◆Electrical rules be provided directly in the general set, or as an addendum
- ◆ An example of an electrical rule is the allowed width of interconnect line



Andy Yu-Guang Chen





