Name:-Smit Hingarajiya

**ID NO:-**21EL402

**Division:-**04

**Year:-**2023-24

**Subject:-**Digital system Desgin (3EL42)

**Branch:-**Electronics

```
Q1 .clock divider
```

```
Verilogcode:-
input clock_in;
output reg clock_out;
reg[27:0] counter=28'd0;
parameter DIVISOR = 28'd2;
always @(posedge clock in)
begin
counter <= counter + 28'd1;</pre>
if(counter>=(DIVISOR-1))
 counter \leq 28'd0;
clock_out <= (counter<DIVISOR/2)?1'b1:1'b0;</pre>
end
endmodule
testbench:-
timescale 1ns / 1ps
module tb clock divider;
reg clock_in;
wire clock out;
Clock_divider uut (
```

```
.clock_in(clock_in),
.clock_out(clock_out)
);
initial begin
clock_in = 0;

forever #10 clock_in = ~clock_in;
end
```

endmodule

# RTlsymetic:-



Start Writing Synthesis Report Report BlackBoxes: | |BlackBox name |Instances | Report Cell Usage: |Cell |Count | |BUFG | |CARRY4 | |LUT1 | | 4 LUT4 1| 2| 15 |LUT5 |LUT6 | 8| |FDRE | 29| 16 17 18 IBUF 11 19 OBUF 11

Finished Writing Synthesis Report : Time (s): cpu = 00:00:31 ; elapsed = 00:00:37 . Memory (MB): peak = 1073.102 ; gain = 0.000

### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.092 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 25.6°C

Thermal Margin: 74.4°C (12.0 W)

Effective  $\vartheta JA$ : 6.2°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



### Q2. Johnson counter

```
Verilog code:-
module johnson_counter( out,reset,clk);
input clk,reset;
output [3:0] out;
reg [3:0] q;
always @(posedge clk)
begin
if(reset)
q=4'd0;
else
     begin
          q[3] <= q[2];
          q[2] <= q[1];
          q[1] <= q[0];
          q[0] < = (\sim q[3]);
     end
end
assign out=q;
```

```
endmodule
```

### Test bench:-

```
module jc_tb;
 reg clk,reset;
 wire [3:0] out;
 johnson_counter dut (.out(out), .reset(reset), .clk(clk));
 always
  #5 clk =~clk;
 initial begin
  reset=1'b1; clk=1'b0;
 #20 reset= 1'b0;
 end
 initial
  begin
     $monitor( $time, " clk=%b, out= %b, reset=%b",
clk,out,reset);
     #105 $stop;
```

end

endmodule

# RTLsymetic:-



### **Powerreport:-**

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.048 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 30.5°C

Thermal Margin: 69.5°C (13.1 W)

Effective vJA: 5.3°C/W

Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



# Q3 .Ring counter

```
Verilog code:-
module four_bit_ring_counter (
   input clock,
   input reset,
 output [3:0] q
  );
 reg[3:0] a;
  always @(posedge clock)
   if (reset)
     a = 4'b0001;
    else
     begin
     a \le a \le 1;
     a[0] \le a[3];
```

end

assign q = a;

```
endmodule
Test bench:-
timescale 1ns / 1ps
module stimulus;
     reg clock;
     reg reset;
 wire[3:0] q;
     four_bit_ring_counter r1 (
    .clock(clock),
    .reset(reset),
    .q(q)
     );
 always #10 clock = \simclock;
     initial begin
  clock = 0;
     reset = 0;
```

```
#5 reset = 1;

#20 reset = 0;

#500 $finish;

end
```

initial begin

endmodule

# RTlsymetic:-



# **Synthesis report:-**

Start Writing Synthesis Report Report BlackBoxes: | |BlackBox name |Instances | Report Cell Usage: |Cell |Count | 11 |BUFG | |FDRE | 12 1| 13 FDSE 4 |IBUF | |5 |OBUF | Finished Writing Synthesis Report : Time (s): cpu = 00:00:20 ; elapsed = 00:00:24 . Memory (MB): peak = 1035.621 ; gain = 31.094

### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.043 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 31.5°C

Thermal Margin: 68.5°C (11.0 W)

Effective  $\vartheta JA$ : 6.2°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



### Q4.5 Input Majority circuit

### Verilog code:-

```
module majority of five(input [4:0] sw, output led);
assign led = (sw[0] \& sw[1] \& sw[2])
         (sw[0] & sw[1] & sw[3]) |
         (sw[0] \& sw[1] \& sw[4])
         (sw[0] \& sw[2] \& sw[3])
         (sw[0] \& sw[2] \& sw[4])
         (sw[0] \& sw[3] \& sw[4])
         (sw[1] & sw[2] & sw[3]) |
         (sw[1] \& sw[2] \& sw[4])
         (sw[1] \& sw[3] \& sw[4])
         (sw[2] \& sw[3] \& sw[4]);
Endmodule
Testbench:-
`timescale 1ns/ 1ps
module majority of five tb;
reg [4:0] sw;
wire led;
majority of five cut (.sw(sw),.led(led));
```

```
integer k;
initial
begin
  sw = 0;
  for (k=0; k<32; k=k+1)
     #20 sw = k;
  #20  $finish;
end
endmodule</pre>
```

# RTLsymetic:-



### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.456 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 27.4°C

Thermal Margin: 72.6°C (13.7 W)

Effective  $\vartheta JA$ : 5.3°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



# **Q5.**Parity Generator

```
Verelog code:-
module parity(
input x,y,z,
output result);
xor (result,x,y,z);
endmodule
Testbench:-
initial begin
x = 0;
y = 0;
z = 0;
#100;
x = 0;
y = 0;
z = 1;
#100;
x = 0;
y = 1;
z = 0;
#100;
x = 0;
```

```
y = 1;
z = 1;
#100;
x = 1;
y = 0;
z = 0;
#100;
x = 1;
y = 0;
z = 1;
#100;
x = 1;
y = 1;
z = 0;
#100;
x = 1;
y = 1;
z = 1;
#100;
end
endmodule
```

# RTL symetic:-



### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.633 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 28.3°C

Thermal Margin: 71.7°C (13.6 W)

Low

Effective  $\vartheta$ JA: 5.3°C/W Power supplied to off-chip devices: 0 W

<u>Launch Power Constraint Advisor</u> to find and fix

invalid switching activity

Confidence level:



```
Q6 .one hot to binary encoding:-
Verilog code:-
module BinaryToOneHotEncoder (
  input [3:0] binary input,
  output [7:0] one_hot_output
);
  always @(*) begin
    case (binary input)
       4'b0001: one hot output = 8'b00000001;
       4'b0010: one hot_output = 8'b00000010;
       4'b0100: one hot output = 8'b00000100;
       4'b1000: one hot output = 8'b00001000;
       default: one hot output = 8'b000000000;
    endcase
  end
endmodule
Testbench:-
  reg [3:0] binary_input;
  wire [7:0] one hot output;
  BinaryToOneHotEncoder UUT (
```

```
.binary_input(binary_input),
    .one hot output(one hot output)
  );
  initial begin
    $display("Testing Binary to One-Hot Encoder");
    binary input = 4'b0000;
    #10 $display("Input: %b, Output: %b", binary input,
one hot output);
    binary_input = 4'b0001;
    #10 $display("Input: %b, Output: %b", binary input,
one hot output);
    binary input = 4'b0010;
    #10 $display("Input: %b, Output: %b", binary input,
one hot output);
    binary input = 4'b0100;
    #10 $display("Input: %b, Output: %b", binary input,
one_hot_output);
    binary input = 4'b1000;
```

```
#10 $display("Input: %b, Output: %b", binary_input, one_hot_output);
```

```
binary_input = 4'b1010; // Invalid input
#10 $display("Input: %b, Output: %b", binary_input,
one_hot_output);
```

\$finish;

end

endmodule

## RTLsynthesis:-



```
Start Writing Synthesis Report
Report BlackBoxes:
| |BlackBox name |Instances |
+-+-----
Report Cell Usage:
     |Cell |Count |
    |LUT3 | 8|
|IBUF | 3|
11
12
    |OBUF | 8|
13
Report Instance Areas:
    |Instance |Module |Cells |
|1 |top | | 19|
+----+
Finished Writing Synthesis Report : Time (s): cpu = 00:00:17 ; elapsed = 00:00:30 . Memory (MB): peak = 1019.449 ; gain = 0.000
```

### Power report:-

#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis. 1.393 W Total On-Chip Power: Design Power Budget: **Not Specified** Power Budget Margin: N/A **Junction Temperature:** 27.6°C Thermal Margin: 57.4°C (30.3 W) Effective 9JA: 1.9°C/W Power supplied to off-chip devices: 0 W Confidence level: Launch Power Constraint Advisor to find and fix invalid switching activity



### **Q7.4-BIT BCD SYNCHRONOUS COUNTER**

### Verilog code:-

```
timescale 1ns / 1ps
module bcd_counter(input clk, reset, output reg [3:0] q);
reg [3:0] t;
always @ (posedge clk) begin
 if (reset)
 begin
  t \le 4'b0000;
  q \le 4'b0000;
 end
 else
 begin
  t <= t + 1;
  if (t == 4'b1001)
  begin
   t <= 4'b0000;
  end
  q \le t;
 end
end
endmodule
```

```
Testbench:-
module bcd counter tb;
reg clk;
reg reset;
wire [3:0] q;
bcd_counter DUT(.clk(clk), .reset(reset), .q(q));
initial begin
 clk = 0;
 forever #5 clk = \simclk;
end
initial begin
 reset = 1;
 #10 \text{ reset} = 0;
  $monitor ("T=%0t out=%b", $time, q);
 #150 \text{ reset} = 1;
#10 \text{ reset} = 0;
#200
$finish;
end
endmodule
```

## RTLsymetic:-



# **Synthesis report:-**



## Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 3.582 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 43.9°C

Thermal Margin: 56.1°C (10.6 W)

Effective  $\vartheta JA$ : 5.3°C/W

Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



### **Q8 4-BIT CARRY LOOKAHEAD ADDER**

### Verilog code:-

```
module CarryLookAheadAdder(
       input [3:0]A, B,
       input Cin,
       output [3:0] S,
       output Cout
);
       wire [3:0] Ci;
       assign Ci[0] = Cin;
       assign Ci[1] = (A[0] \& B[0]) | ((A[0]^B[0]) \& Ci[0]);
       assign Ci[2] = (A[1] \& B[1]) | ((A[1]^B[1]) \& ((A[0] \& B[1])) | ((A[1]^B[1]) \& ((A[0] \& B[1])) | ((A[1]^B[1])) | ((A[1]^B[1]
B[0]) | ((A[0]^B[0]) & Ci[0]));
       assign Ci[3] = (A[2] \& B[2]) | ((A[2]^B[2]) \& ((A[1] \& B[2])) |
B[1]) | ((A[1]^B[1]) & ((A[0] & B[0]) | ((A[0]^B[0]) &
Ci[0]))));
```

```
assign Cout = (A[3] \& B[3]) | ((A[3]^B[3]) \& ((A[2] \& B[3])) |
B[2]) | ((A[2]^B[2]) & ((A[1] & B[1]) | ((A[1]^B[1]) & ((A[0])^B[2]) & ((A[0
& B[0]) | ((A[0]^B[0]) & Ci[0]))))));
     assign S = A^B^Ci;
Testbench:-
module TB;
     reg [3:0]A, B;
     reg Cin;
     wire [3:0] S;
     wire Cout;
     wire[4:0] add;
      CarryLookAheadAdder cla(A, B, Cin, S, Cout);
     assign add = \{Cout, S\};
     initial begin
           monitor("A = \%b: B = \%b, Cin = \%b --> S = \%b, Cout = \%b
%b, Addition = %0d", A, B, Cin, S, Cout, add);
          A = 1; B = 0; Cin = 0; #3;
          A = 2; B = 4; Cin = 1; #3;
          A = 4'hb; B = 4'h6; Cin = 0; #3;
```

A = 5; B = 3; Cin = 1; end endmodule

# RTL symetic:-



Start Writing Synthesis Report Report BlackBoxes: | |BlackBox name |Instances | Report Cell Usage: |Cell |Count | |LUT2 | |LUT3 | 12 11 1| 13 |LUT4 | |LUT5 | |LUT6 | 2| 15 16 |IBUF | 91 |OBUF | Report Instance Areas: |Instance |Module |Cells | |1 |top | 23|

Finished Writing Synthesis Report : Time (s): cpu = 00:00:18 ; elapsed = 00:00:32 . Memory (MB): peak = 1015.535 ; gain = 0.000

### Power report:-

#### Summary

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 3.003 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 30.7°C

Thermal Margin: 54.3°C (28.7 W)

Effective 9JA: 1.9°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



## Q9 n bit comparator

### Verilog code:-

```
module comparator(a,b,eq,lt,gt);
input [3:0] a,b;
output reg eq,lt,gt
always @(a,b)
begin
if (a==b)
begin
 eq = 1'b1;
 1t = 1'b0;
 gt = 1'b0;
end
else if (a>b)
begin
 eq = 1'b0;
 1t = 1'b0;
 gt = 1'b1;
end
else
begin
 eq = 1'b0;
```

```
lt = 1'b1;
gt = 1'b0;
end
end
endmodule
```

### **Testbench:-**

```
module comparator(a,b,eq,lt,gt);
input [3:0] a,b;
output reg eq,lt,gt;
always @(a,b)
begin
if (a==b)
begin
 eq = 1'b1;
 1t = 1'b0;
 gt = 1'b0;
end
else if (a>b)
begin
 eq = 1'b0;
 1t = 1'b0;
```

```
gt = 1'b1;
end
else
begin
eq = 1'b0;
lt = 1'b1;
gt = 1'b0;
end
end
endmodule
```

# RTLsymetic:-



# **Synthesis report:-**

```
Start Writing Synthesis Report
Report BlackBoxes:
+-+----+
| |BlackBox name |Instances |
+-+----+
+-+----+
Report Cell Usage:
+----+
     |Cell |Count |
+----+
     |LUT3 |
|1
12
     |LUT4 |
|3
    |LUT6 |
             2|
| 4
     |IBUF |
     OBUF |
Finished Writing Synthesis Report: Time (s): cpu = 00:00:31; elapsed = 00:00:37. Memory
```

### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.061 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 31.6°C
Thermal Margin: 93.4°C (14.9 W)

Effective  $\vartheta JA$ : 6.2°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

<u>Launch Power Constraint Advisor</u> to find and fix

invalid switching activity



### Q10 serial register in serial register out

### Verilog code:-

```
timescale 1ns / 1ps
module siso_design(input clk,b,output q);
wire w1,w2,w3;
d_ff dut1(.clk(clk),.d(b),.q(w1),.rst());
d_ff dut2(.clk(clk),.d(w1),.q(w2),.rst());
d_ff dut3(.clk(clk),.d(w2),.q(w3),.rst());
d_ff dut4(.clk(clk),.d(w3),.q(q),.rst());
endmodule
// d flip flop
module d_ff (
 input clk,
 input d,
 input rst,
 output reg q);
 always @(posedge clk)
 begin
  if (rst)
   q \le 1'b0;
  else
   q \ll d;
 end
endmodule
testbench:
// testbench
```

```
module siso_tb();
reg clk,b;
wire q
siso_design uut(.clk(clk),.b(b),.q(q));
initial
begin
clk=1'b0;
forever #5clk=~clk;
end
initial
begin
$monitor("clk=%d,b=%d,q=%d",clk,b,q);
end
initial
begin
b=1;
#10;
b=1;
#10;
b=1;
#10;
b=0;
#50;
$finish;
End
Endmodule
```

## **RTL**symetic:-



## **Synthesis report:-**



## Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.351 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 25.7°C

Thermal Margin: 59.3°C (31.3 W)

Effective 3JA: 1.9°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q11 Serial in parallel out shift register

## Verilog code:-

```
module sipo_shift_register #(parameter N=4) (
 input clk,
 input reset,
 input serial_in,
 output [N-1:0] parallel_out
);
 reg [N-1:0] shift register;
 always @(posedge clk or posedge reset) begin
  if (reset)
    shift_register <= 0;</pre>
  else
    shift_register <= {shift_register[N-2:0], serial_in};</pre>
 end
 assign parallel_out = shift_register;
endmodule
```

#### Testbench:-

```
module testbench_sipo;
 parameter N = 4;
 parameter CLK_PERIOD = 10;
 reg clk;
 reg reset;
 reg serial_in;
 wire [N-1:0] parallel_out;
 sipo shift register #(N) uut (
  .clk(clk),
  .reset(reset),
  .serial_in(serial_in),
  .parallel_out(parallel_out)
 );
 always begin
  \#CLK PERIOD / 2 clk = \sim clk;
 end
 initial begin
  $display("SIPO Shift Register Testbench");
  clk = 0;
```

```
reset = 1;
serial_in = 0;
#CLK_PERIOD reset = 0;
serial_in = 1;
#CLK_PERIOD serial_in = 0;
#CLK_PERIOD serial_in = 1;
#CLK_PERIOD serial_in = 0;
reset = 1;
#CLK_PERIOD reset = 0;
$display("Parallel Out: %b", parallel_out);
$finish;
end
endmodule
```

#### RTLsynthesis:-



Start Writing Synthesis Report

Report BlackBoxes:

+-+-----+ | |BlackBox name |Instances | +-+----+

Report Cell Usage:

| +  | +    | ++    |
|----|------|-------|
| I  |      | Count |
| +  | +    | ++    |
| 1  | BUFG | 1     |
| 12 | FDCE | 4     |
| 3  | IBUF | 3     |
| 4  | OBUF | 4     |
| +  | +    | ++    |

\_\_\_\_\_

Finished Writing Synthesis Report : Time (s): cpu = 00:00:32 ; elapsed = 00:00:36 . Memory

#### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.088 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 27.8°C

Thermal Margin: 72.2°C (27.4 W)

Effective  $\vartheta JA$ : 2.6°C/W Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q12 parallel in parallel out register

```
Verilog code:-
module pipo shift register #(parameter N=4) (
 input clk,
 input reset,
 input [N-1:0] parallel in,
 output [N-1:0] parallel out
);
 reg [N-1:0] shift register;
 always @(posedge clk or posedge reset) begin
  if (reset)
   shift register <= 0;
  else
   shift register <= parallel in;
 end
 assign parallel out = shift register;
endmodule
Test bench:-
module testbench pipo;
 parameter N = 4;
 parameter CLK_PERIOD = 10; // Clock period in time units
 reg clk;
```

```
reg reset;
wire [N-1:0] parallel in;
wire [N-1:0] parallel_out;
pipo_shift_register #(N) uut (
 .clk(clk),
 .reset(reset),
 .parallel_in(parallel_in),
 .parallel out(parallel out)
);
always begin
 \#CLK_PERIOD / 2 clk = \sim clk;
end
initial begin
 $display("PIPO Shift Register Testbench");
 clk = 0;
 reset = 1;
 parallel in = 4'b0000;
 #CLK_PERIOD reset = 0;
 parallel in = 4'b1010;
 #CLK PERIOD parallel in = 4'b0101;
 reset = 1;
```

```
#CLK_PERIOD reset = 0;
$display("Parallel Out: %b", parallel_out);
$finish;
end
endmodule
RTLsynthesis:-
```



#### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 1.102 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 30.1°C

Thermal Margin: 54.9°C (11.8 W)

Effective  $\vartheta JA$ : 4.6°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

<u>Launch Power Constraint Advisor</u> to find and fix



#### Q13 parallel in serial out register

```
Verilog code:-
module piso shift register #(parameter N=4) (
 input clk,
 input reset,
 input [N-1:0] parallel in,
 output serial_out
);
 reg [N-1:0] shift register;
 reg [N-1:0] temp;
 always @(posedge clk or posedge reset) begin
  if (reset)
   shift register <= 0;
  else
   shift_register <= parallel_in;</pre>
 end
 always @(posedge clk or posedge reset) begin
  if (reset)
   temp \le 0;
  else
   temp <= {shift_register[N-2:0], temp[N-1]};
 end
```

```
assign serial_out = temp[0];
endmodule
```

#### Test beanch:-

```
module testbench piso;
 parameter N = 4;
 parameter CLK PERIOD = 10;
 reg clk;
 reg reset;
 wire [N-1:0] parallel_in;
 wire serial_out;
 piso_shift_register #(N) uut (
  .clk(clk),
  .reset(reset),
  .parallel_in(parallel_in),
  .serial_out(serial_out)
 );
 always begin
  \#CLK PERIOD / 2 clk = \sim clk;
 end
 initial begin
  $display("PISO Shift Register Testbench");
```

```
clk = 0;
reset = 1;
parallel_in = 4'b0000;
#CLK_PERIOD reset = 0;
parallel_in = 4'b1010;
#CLK_PERIOD parallel_in = 4'b0101;
reset = 1;
#CLK_PERIOD reset = 0
$display("Serial Out: %b", serial_out);
$finish;
end
endmodule
```

## RTLsynthesis:-



## **Synthesis report:-**

Finished Writing Synthesis Report : Time (s): cpu = 00:00:21 ; elapsed = 00:00:24 . Memory (MB): peak = 1015.234 ; gain = 0.000

#### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 0.325 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 26.7°C

Thermal Margin: 73.3°C (13.9 W)

Effective  $\vartheta JA$ : 5.3°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

<u>Launch Power Constraint Advisor</u> to find and fix

invalid switching activity



#### Q14 Bidirectional Shift register:-

Verilog code:-

module bidirectional shift register #(parameter N=8) (

```
input clk,
 input reset,
 input shift_left,
 input shift right,
 input [N-1:0] parallel in,
 output [N-1:0] parallel out
);
 reg [N-1:0] shift register;
 reg [N-1:0] temp;
 always @(posedge clk or posedge reset) begin
  if (reset)
    shift register <= 0;
  else if (shift left)
    shift register <= {shift register[N-2:0], 1'b0};
  else if (shift right)
    shift_register <= {1'b0, shift_register[N-1:1]};</pre>
  else
    shift_register <= parallel_in;</pre>
 end
 assign parallel out = shift register;
endmodule
test beanch:-
module testbench bidirectional shift register;
```

```
parameter N = 8;
parameter CLK_PERIOD = 10;
reg clk;
reg reset;
reg shift_left;
reg shift right;
wire [N-1:0] parallel in;
wire [N-1:0] parallel out;
bidirectional_shift_register #(N) uut (
 .clk(clk),
 .reset(reset),
 .shift_left(shift_left),
 .shift_right(shift_right),
 .parallel_in(parallel_in),
 .parallel out(parallel out)
);
always begin
 \#CLK PERIOD / 2 clk = \sim clk;
end
initial begin
 $display("Bidirectional Shift Register Testbench");
```

```
clk = 0;
  reset = 1;
  shift left = 0;
  shift right = 0;
  parallel in = 8'b000000000;
  \#CLK PERIOD reset = 0;
  parallel in = 8'b1010101010;
  shift left = 1;
  #CLK PERIOD shift_left = 0;
  shift right = 1;
  #CLK_PERIOD shift_right = 0;
  shift_right = 1;
  #CLK PERIOD shift right = 0;
parallel in = 8'b11001100;
  shift left = 1;
  #CLK PERIOD shift left = 0;
  $display("Parallel Out: %b", parallel_out);
  $finish;
 end
RTLsynthesis:-
```



```
Start Writing Synthesis Report
Report BlackBoxes:
| |BlackBox name |Instances |
+-+----+
Report Cell Usage:
   |Cell |Count |
|1 |BUFG | 1|
  |LUT4 |
   |LUT5 |
|FDCE |
|3
| 4
  |IBUF |
        12|
   |OBUF |
16
```

## Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 4.127 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 46.7°C

Thermal Margin: 53.3°C (10.1 W)

Effective  $\vartheta JA$ : 5.3°C/W Power supplied to off-chip devices: 0 W Confidence level: Low

Launch Power Constraint Advisor to find and fix



## Q15 PRBS sequence generator

## Verilog code:-

```
module prbs generator (
 input clk,
 input reset,
 output reg [3:0] prbs out
);
 reg [3:0] shift_register;
 always @(posedge clk or posedge reset) begin
  if (reset)
   shift register <= 4'b0001; // Initial seed value (non-zero)
  else
    shift register <= {shift register[2:0], shift register[3] ^
shift_register[0]);
 end
 assign prbs out = shift register;
endmodule
```

```
Testbench:-
```

```
module testbench_prbs_generator;
 // Parameters
 parameter CLK_PERIOD = 10; // Clock period in time units
 // Signals
 reg clk;
 reg reset;
 wire [3:0] prbs_out;
 // Instantiate the PRBS generator
 prbs generator uut (
  .clk(clk),
  .reset(reset),
  .prbs_out(prbs_out)
 );
 // Clock generation
 always begin
  \#CLK PERIOD / 2 clk = \sim clk;
```

```
end
 // Testbench
 initial begin
  $display("PRBS Generator Testbench");
  // Initialize
  clk = 0;
  reset = 1;
  #CLK PERIOD reset = 0;
  // Generate and display PRBS sequence for 16 clock cycles
  $display("PRBS Output:");
  for (int i = 0; i < 16; i = i + 1) begin
   #CLK_PERIOD;
   $display("%b", prbs_out);
  end
  $finish;
 end
endmodule
RTL synthesis:-
```





## Power report:-

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 0.1 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 25.2°C

Thermal Margin: 59.8°C (31.6 W)

Effective &JA: 1.9°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q16. 8-bit subtractor

.A(A),

```
Verilog code:-
module eight_bit_subtractor (
 input [7:0] A,
 input [7:0] B,
 input borrow in,
 output [7:0] difference,
 output borrow out
);
 wire [7:0] B complement;
 assign B complement = (\sim B) + 1;
 assign {borrow_out, difference} = A + B_complement +
borrow_in;
endmodule
Testbench:-
module testbench eight bit subtractor;
 reg [7:0] A;
 reg [7:0] B;
 reg borrow_in;
 wire [7:0] difference;
 wire borrow out;
 eight_bit_subtractor uut (
```

```
B(B)
  .borrow in(borrow in),
  .difference(difference),
  .borrow out(borrow out)
 );
 initial begin
  $display("8-Bit Subtractor Testbench");
  A = 8'b00001010;
  B = 8'b00000101;
  borrow in = 1'b0;
  \#10 \text{ }\$ display("A = \%b, B = \%b, Borrow In = \%b,
Difference = %b, Borrow Out = %b", A, B, borrow in,
difference, borrow out);
  A = 8'b00000101;
  B = 8'b00001010;
  borrow in = 1'b1;
  \#10 \text{ $display("A = \%b, B = \%b, Borrow In = \%b,}
Difference = %b, Borrow Out = %b", A, B, borrow_in,
difference, borrow out);
  $finish;
 end
endmodule
```

#### RTL synthesis:-



Start Writing Synthesis Report

## **Power report:-**

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 6.518 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 65.3°C

Thermal Margin: 34.7°C (5.6 W)

Effective  $\vartheta JA$ : 6.2°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



# Q17 8-bit adder and subtractor Verilog code:-

```
module addsub(A, B, OPER, RES);
input OPER;
input [7:0] A;
input [7:0] B;
output [7:0] RES;
reg [7:0] RES;
 always @(A or B or OPER)
 begin
  if (OPER==1'b0) RES = A + B;
             RES = A - B;
  else
 end
endmodule
Testbench:-
module testbench eight bit adder subtractor;
 // Signals
 reg [7:0] A;
 reg [7:0] B;
 reg subtract;
 wire [7:0] result;
 wire overflow;
```

```
// Instantiate the adder/subtractor
 eight bit_adder_subtractor uut (
  .A(A),
  .B(B),
  .subtract(subtract),
  .result(result),
  .overflow(overflow)
 );
 // Testbench
 initial begin
  $display("8-Bit Adder/Subtractor Testbench");
  // Test 1: A = 10, B = 5, subtract = 0
  A = 8'b00001010;
  B = 8'b00000101;
  subtract = 1'b0;
  #10 $display("A = %b, B = %b, Subtract = %b, Result =
%b, Overflow = %b", A, B, subtract, result, overflow);
  // Test 2: A = 5, B = 10, subtract = 1
  A = 8'b00000101;
  B = 8'b00001010;
  subtract = 1'b1;
```

#10 \$display("A = %b, B = %b, Subtract = %b, Result = %b, Overflow = %b", A, B, subtract, result, overflow);
\$finish;
end
endmodule

## RTL synthesis:-



#### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 6.099 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 55.5°C

Thermal Margin: 29.5°C (5.9 W)

Effective  $\vartheta JA$ : 5.0°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q18 4 bit multiplexer

```
Verilog code:-
module four_bit_multiplier (
 input [3:0] A,
 input [3:0] B,
 output [7:0] product
);
 wire [7:0] temp product;
 assign temp_product = {4'b0, A} * {4'b0, B};
 assign product = temp product[7:0];
endmodule
Testbench:-
module testbench_four_bit_multiplier;
 reg [3:0] A;
 reg [3:0] B;
 wire [7:0] product;
 four_bit_multiplier uut (
  .A(A),
  .B(B),
  .product(product)
 );
```

```
initial begin
$display("4-Bit Multiplier Testbench");
A = 4'b0111;
B = 4'b0101;
#10 $display("A = %b, B = %b, Product = %b", A, B, product);
A = 4'b0011;
B = 4'b1000;
#10 $display("A = %b, B = %b, Product = %b", A, B, product);
$finish;
end
endmodule
```

## RTLsynthesis:-



## **Synthesis report:-**

Start Writing Synthesis Report Report BlackBoxes: | |BlackBox name |Instances | Report Cell Usage: |Cell |Count | |CARRY4 | |1 12 |3 |LUT4 | |LUT5 | |LUT6 | |5 16 101 8 | 17 |IBUF | OBUF

Finished Writing Synthesis Report : Time (s): cpu = 00:00:19 ; elapsed = 00:00:24 . Memory (MB): peak = 1034.156 ; gain = 15.0

#### Power report:-

Power analysis from Implemented netlist. Activity derived from constraints files, simulation files or vectorless analysis.

Total On-Chip Power: 4.804 W

Design Power Budget: Not Specified

Power Budget Margin: N/A
Junction Temperature: 54.7°C

Thermal Margin: 70.3°C (11.2 W)

Effective vJA: 6.2°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix

invalid switching activity



## Q19 Fixed point division

Verilog code:-

```
module fixed point division (
 input [15:0] dividend, // 16-bit input with 8 fractional bits
 input [7:0] divisor, // 8-bit input with 8 fractional bits
 output [15:0] quotient // 16-bit output with 8 fractional bits
);
 reg [15:0] remainder;
 reg [15:0] temp quotient;
 reg [7:0] count;
 always @(posedge clk or posedge reset) begin
  if (reset) begin
   count \le 0;
   remainder <= 0;
   temp quotient \leq 0;
  end
  else begin
   if (remainder >= divisor) begin
    remainder <= remainder - divisor;
     temp quotient <= temp quotient + 1;
    end
   else begin
     remainder <= remainder;
```

```
temp_quotient <= temp_quotient;</pre>
    end
   count \le count + 1;
   if (count == 7) begin
     quotient <= temp_quotient;</pre>
     count \le 0;
   end
  end
 end
endmodule
test beanch
module testbench_fixed_point_division;
 // Signals
 reg clk;
 reg reset;
 reg [15:0] dividend;
 reg [7:0] divisor;
 wire [15:0] quotient;
```

```
// Instantiate the fixed-point division module
fixed_point_division uut (
 .dividend(dividend),
 .divisor(divisor),
 .quotient(quotient)
);
// Clock generation
always begin
 #10 clk = \simclk;
end
// Testbench
initial begin
 $display("Fixed-Point Division Testbench");
 // Initialize
 clk = 0;
 reset = 0;
 dividend = 16'b0101100010000000; // Represents 13.25
 divisor = 8'b00000100;
                               // Represents 0.25
```

```
// Apply reset
  reset = 1;
  #20 \text{ reset} = 0;
  // Provide inputs
  dividend = 16'b0101100010000000; // Represents 13.25
  divisor = 8'b00000100;
                                // Represents 0.25
  #20;
  // Display results
  $display("Dividend: %d, Divisor: %d", dividend, divisor);
  $display("Quotient: %d.%02d", quotient[15:8],
quotient[7:0]);
  $finish;
 end
endmodule
RTL symetic:-
```



# **Synthesis report:-**

|        | t BlackBox |     |       |      |
|--------|------------|-----|-------|------|
|        |            |     |       |      |
|        | ackBox nam |     |       |      |
|        |            |     |       |      |
| ,-,-   |            |     |       |      |
| lepor  | t Cell Usa | ge: |       |      |
|        | +          |     |       |      |
|        | Cell       |     | unt I |      |
| +      | +          |     |       |      |
| 1      | BUFG       | ı   | 11    |      |
| 12     | CARRY4     | 1   | 30    |      |
| 3      | LUT1       | 1   | 34    |      |
| 4      | LUT2       | L   | 20    |      |
| 15     | LUT3       | 1   | 121   |      |
| 6      | LUT4       | L   | 102   |      |
| 17     | LUT5       | 1   | 391   |      |
| 8      | LUT6       | 1   | 271   |      |
| 19     | FDRE       | 1   | 261   |      |
| 10     | FDSE       | 1   | 4     |      |
| 11     | IBUF       | ı   | 661   |      |
| 12     | OBUF       | ı   | 34    |      |
|        | +          | +   | +     |      |
|        |            |     |       |      |
| -      | t Instance |     |       |      |
| +      | +          |     |       |      |
|        | Instanc    |     |       |      |
| <br> 1 | top        |     |       | 7391 |
|        | +          |     |       |      |

# **Powerreport:-**

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 2.475 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 29.7°C

Thermal Margin: 55.3°C (29.2 W)

Effective \$JA: 1.9°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



# Q20 Master slave jk flip flop

# Verilogcode:-

```
module jk_flip_flop_master_slave(Q, Qn, C, J, K, RESETn);
   output Q;
   output Qn;
   input C;
   input J;
   input K;
   input RESETn;
   wire MQ;
   wire MQn;
   wire Cn;
   wire J1;
   wire K1;
   wire J2;
   wire K2;
   assign J2 = !RESETn ? 0 : J1;
   assign K2 = !RESETn ? 1 : K1;
   and(J1, J, Qn);
   and (K1, K, Q);
   not(Cn, C);
   sr_latch_gated master(MQ, MQn, C, J2, K2);
   sr_latch_gated slave(Q, Qn, Cn, MQ, MQn);
endmodule
module sr_latch_gated(Q, Qn, G, S, R);
  output Q;
  output Qn;
  input G;
  input S;
  input R;
  wire S1;
  wire R1;
  and(S1, G, S);
  and (R1, G, R);
  nor (Qn, S1, Q);
  nor(Q, R1, Qn);
endmodule
```

#### Test bench:-

```
module JK_ff_tb;
reg C, J, K, RESEIn;
wire Qn;
jk\_flip\_flop\_master\_slave\ jkflipflop(\ .C(C),\ .RESETn(RESETn),\ .J(J),\ .K(K),\ .Q(Q),\ .Qn(Qn)\ );
initial begin
  $dumpfile("dump.vcd"); $dumpvars;
Smonitor(C, J, K, Q, Qn, RESETn);
J = 1'b0:
 K = 1.60;
 RESETn - 1;
 C=1;
 RESETn=0;
 J=1'b1;
 K=1'b0;
 #100
 RESETn=0;
 J=1"b0;
 K-1'bl;
 #100
 RESETn=0;
 J=1'b1;
 H=1"b1;
 #100
 RESETn=0;
 #100
 RESETn=0;
 J=1'b1;
  K=1'b1;
  #100
  RESETn=0;
  J=1'b0;
  K=1'b0;
  #100
 RESETn=1;
  J=1'b1;
  K=1'b0;
 always #25 C <= ~C;
endmodule
```

# RTLsymetic:-



# **Synthesis report:-**



Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 1.413 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 27.7°C

Thermal Margin: 57.3°C (30.2 W)

Effective \$JA: 1.9°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



# **Q21** Positive edge triger

# Verilog code:-

```
module pos_edge_detect(clk,nrst,din,dout);
input clk;
input nrst;
input din;
output dout;
reg d_ff;
always @(posedge clk or negedge nrst)
begin
if(!nrst)
d ff<=1'b0;
else
d_ff<=din;
end
 assign dout=din&&(d_ff^din);
endmodule
module d_ff(D,C,a);
input D;
input C;
output a;
reg a;
always @(posedge C)
begin
 a <= D;
endmodule
```

#### Testbench:-

```
module tb;
    reg nrst;
    reg clk;
    reg din;
    wire dout;
    pos_edge_det ped0 ( .nrst(nrst),
                         .clk(clk),
                          .din(din),.dout(dout));
    always #5 clk = ~clk;
    initial begin
        clk <= 0;
      nrst <= 0;
        #15 nrst<= 1;
        #20 nrst<= 0;
        #15 nrst<= 1;
        #10 nrst <= 0;
        #20 $finish;
    end
    initial begin
        $dumpvars;
      $dumpfile("dump.vcd");
    end
endmodule
```

# RTLsymatic:-



# **Synthesis report:-**

```
Start Writing Synthesis Report
Report BlackBoxes:
| |BlackBox name |Instances |
Report Cell Usage:
     |Cell |Count |
11
     |BUFG |
12
      |LUT1 |
13
      |LUT2 |
     | FDCE |
14
     |IBUF |
16
     |OBUF |
Report Instance Areas:
     |Instance |Module |Cells |
   |top | | 8|
Finished Writing Synthesis Report : Time (s): cpu = 00:00:20 ; elapsed = 00:00:41 . Memory (MB): peak = 1018.688 ; ga n = 0.
```

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 0.339 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 25.6°C

Thermal Margin: 59.4°C (31.3 W)

Effective \$JA: 1.9°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q22 Bcd adder

# Verilog code:-

endmodule

```
module bcd_adder(a,b,carry_in,sum,carry);
    input [3:0] a,b;
    input carry_in;
    output [3:0] sum;
    output carry;
    reg [4:0] sum_temp;
    reg [3:0] sum;
    reg carry;
    always @(a,b,carry_in)
    begin
        sum_temp = a+b+carry_in;
        if(sum_temp > 9)
            sum_temp = sum_temp+6;
            carry = 1;
            sum = sum_temp[3:0]; end
        else begin
            carry = 0;
            sum = sum_temp[3:0];
        end
    end
```

#### Test bench:-

```
module tb_bcdadder;
```

```
reg [3:0] a;
reg [3:0] b;
reg carry_in;
wire [3:0] sum;
wire carry;
bcd_adder uut (
    .a(a),
    .b(b),
   .carry_in(carry_in),
    .sum(sum),
    .carry(carry)
);
initial begin
    a = 0; b = 0; carry_in = 0; #100;
    a = 6; b = 9; carry_in = 0; #100;
    a = 3; b = 3; carry_in = 1; #100;
    a = 4; b = 5; carry in = 0; #100;
    a = 8; b = 2; carry_in = 0; #100;
    a = 9; b = 9; carry_in = 1; #100;
end
```

# RTLsymatic:-



# **Symatic report:-**

Start Writing Synthesis Report Report BlackBoxes: | |BlackBox name |Instances | Report Cell Usage: |Cell |Count | 11 |LUT3 | |LUT5 | 12 |LUT6 | |IBUF | 14 |OBUF | Report Instance Areas: |Instance |Module |Cells | Finished Writing Synthesis Report: Time (s): cpu = 00:00:23; elapsed = 00:00:44. Memory (MB): peak = 1016.285; gain = 0

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 3.275 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 31.2°C

Thermal Margin: 53.8°C (28.4 W)

Effective \$JA: 1.9°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q23 4 bit carry set

## Verilog code:-

```
module carry select adder
          input [3:0] A,B,
            input cin,
            output [3:0] S,
            output cout
            );
wire [3:0] temp0, temp1, carry0, carry1;
fulladder fa00(A[0],B[0],1'b0,temp0[0],carry0[0]);
fulladder fa01(A[1],B[1],carry0[0],temp0[1],carry0[1]);
fulladder fa02(A[2],B[2],carry0[1],temp0[2],carry0[2]);
fulladder fa03(A[3],B[3],carry0[2],temp0[3],carry0[3]);
fulladder fal0(A[0], B[0], 1'bl, templ[0], carryl[0]);
fulladder fall(A[1],B[1],carryl[0],templ[1],carryl[1]);
fulladder fal2(A[2],B[2],carryl[1],templ[2],carryl[2]);
fulladder fal3(A[3],B[3],carry1[2],temp1[3],carry1[3]);
multiplexer2 mux_carry(carry0[3],carry1[3],cin,cout);
multiplexer2 mux_sum0(temp0[0],temp1[0],cin,S[0]);
multiplexer2 mux_sum1(temp0[1],temp1[1],cin,S[1]);
multiplexer2 mux_sum2(temp0[2],temp1[2],cin,S[2]);
multiplexer2 mux_sum3(temp0[3],temp1[3],cin,S[3]);
endmodule
```

```
module fulladder
          input a,b,cin,
            output sum, carry
            );
assign sum = a ^ b ^ cin;
assign carry = (a & b) | (cin & b) | (a & cin);
endmodule
module multiplexer2
        ( input i0,i1,sel,
            output reg bitout
always@(i0,i1,sel)
begin
if(sel == 0)
    bitout = i0;
else
    bitout = il;
end
endmodule
```

#### TestBench:-

```
module tb_adder;
   reg [3:0] A;
   reg [3:0] B;
   reg cin;
   wire [3:0] S;
    wire cout;
   integer i,j,error;
    carry_select_adder uut (
        .A(A),
        .B(B),
        .cin(cin),
        .S(S),
        .cout (cout)
    );
    initial begin
        A = 0;
        B = 0;
        error = 0;
       cin = 0;
      for(i=0;i<16;i=i+1) begin
           for(j=0;j<16;j=j+1) begin
                 A = i;
                 B = j;
                 #10;
                if((cout,S) != (i+i))
```

# RTLsymatic:-



### **Synthesis report:-**



Finished Writing Synthesis Report : Time (s): cpu = 00:00:22 ; elapsed = 00:00:43 . Memory (MB): peak = 1017.844 ; gain = 0.000

# **Power report:-**

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 3.058 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 30.8°C

Thermal Margin: 54.2°C (28.6 W)

Effective 9JA: 1.9°C/W
Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix



### Q24 More fsm 1010 sequence detector

## Verilog code:-

```
module morfsmolp(din, reset, clk, y);
input din;
input clk;
input reset;
output reg y;
reg [2:0] cst, nst;
parameter S0 = 3'b000,
          S1 = 3'b001,
          S2 = 3'b010,
          53 = 3'b100,
            S4 = 3'b101;
always @(cst or din)
begin
 case (cst)
   S0: if (din == 1'b1)
          begin
         nst = S1;
          y=1'b0;
          end
      else nst = cst;
   S1: if (din == 1'b0)
          begin
        nst = S2;
          y=1'b0;
          end
       else
          begin
          nst = cst;
          y=1'b0;
          end
   S2: if (din == 1'b1)
          begin
         nst = S3;
          y=1'b0;
          end
```

```
S3: if (din == 1'b0)
         begin
        nst = S4;
          y=1'b0;
         end
       else
         begin
         nst = S1;
         y=1'b0;
          end
S4: if (din == 1'b0)
         begin
         nst = S1;
         y=1'bl;
          end
          else
         begin
         nst = S3;
          y=1'b1;
          end
   default: nst = S0;
  endcase
end
always@(posedge clk)
begin
          if (reset)
          cst <= S0;
          else
            cst <= nst;
end
endmodule
```

#### Test bench:-

```
module morfsmolp_tb;
reg din,clk,reset;
morfsmolp ml(din, reset, clk, y);
initial
reset=0
             ;clk=0;din=0;
$monitor($time, , ,"c=%b",clk,,"y=%b",y,,"r=%b",reset,,"d=%b",din);
#10 din=1;
#10 din=0;
#10 din=1;
#10 din=0;
end
always
#5 clk=~clk;
initial
#100 $finish ;
endmodule
```

# RTLsymatic:-



# **Synthesis report:-**

```
Start Writing Synthesis Report
Report BlackBoxes:
| |BlackBox name |Instances |
+-+----+
Report Cell Usage:
    |Cell |Count |
|1 |BUFG | 1|
|2 | |LUT2 | 2|
|3 |LUT3 | 2|
|4 |LUT5 | 1|
|5 |LUT6 | 1|
    |FDSE |
17
18 |LD | 1|
19
    |IBUF | 3|
|10 |OBUF | 1|
Report Instance Areas:
     |Instance |Module |Cells |
+----+
Finished Writing Synthesis Report : Time (s): cpu = 00:00:10 ; elapsed = 00:00:17 . Memory (MB): peak = 1017.680 ; gain =
```

Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 0.172 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 25.3°C

Thermal Margin: 59.7°C (31.5 W)

Effective 9JA: 1.9°C/W

Power supplied to off-chip devices: 0 W

Confidence level: Low

Launch Power Constraint Advisor to find and fix



#### Q25 N X 1 mux

#### Verilog code:-

```
module mux_4_1(
  input [1:0] sel,
  input i0,i1,i2,i3,
  output reg y);

always @(*) begin
  case(sel)
    2'h0: y = i0;
    2'h1: y = i1;
    2'h2: y = i2;
    2'h3: y = i3;
    default: $display("Invalid sel input");
  endcase
  end
endmodule
```

#### Test bench:-

```
module tb;
reg [1:0] sel;
reg i0,i1,i2,i3;
wire y;

mux_example mux(sel, i0, i1, i2, i3, y);

initial begin
    $monitor("sel = %b -> i3 = %0b, i2 = %0b ,i1 = %0b, i0 = %0b -> y = %0b", sel,i3,i2,i
    {i3,i2,i1,i0} = 4'h5;
    repeat(6) begin
        sel = $random;
        #5;
    end
end
end
endmodule
```



# **Synthesis report:-**



Power estimation from Synthesized netlist. Activity derived from constraints files, simulation files or vectorless analysis. Note: these early estimates can change after implementation.

Total On-Chip Power: 0.544 W

Design Power Budget: Not Specified

Power Budget Margin: N/A

Junction Temperature: 26.0°C

Thermal Margin: 59.0°C (31.1 W)

Effective 9JA: 1.9°C/W

Power supplied to off-chip devices: 0 W
Confidence level: Low

Launch Power Constraint Advisor to find and fix

