





# 1st part - Preparation task

## D flip-flop

721 lines (563 sloc) 17.3 KB

| D | Qn | Q(n+1) | Comments  |
|---|----|--------|-----------|
| 0 | 0  | 0      | No Change |
| 0 | 1  | 0      | Reset     |
| 1 | 0  | 1      | Set       |
| 1 | 1  | 1      | No Change |

### JK flip-flop

| J | K | Qn | Q(n+1) | Comments  |
|---|---|----|--------|-----------|
| 0 | 0 | 0  | 0      | No change |
| 0 | 0 | 1  | 1      | No change |
| 0 | 1 | 0  | 0      | Reset     |
| 0 | 1 | 1  | 0      | Reset     |
| 1 | 0 | 0  | 1      | Set       |
| 1 | 0 | 1  | 1      | Set       |
| 1 | 1 | 0  | 1      | Toggle    |
| 1 | 1 | 1  | 0      | Toggle    |

# T flip-flop

| Τ | Qn | Q(n+1) | Comments  |
|---|----|--------|-----------|
| 0 | 0  | 0      | No change |
| 0 | 1  | 1      | No change |
| 1 | 0  | 1      | Invert    |
| 1 | 1  | 0      | Invert    |

# 2nd part - D latch

## Listing of VHDL code of the process p\_d\_latch

### Listing of VHDL reset and stimulus process from testbench tb\_d\_latch

```
p_reset_gen : process
    begin
        s_arst <= '0';
        wait for 53 ns;
        -- Reset activated
        s_arst <= '1';
        wait for 5 ns;
        -- Reset deactivated
        s arst <= '0';
        wait for 108 ns;
        s_arst <= '1';
        wait for 30 ns;
        s_arst <= '0';
        wait;
    end process p_reset_gen;
    -- Data generation process
    p_stimulus : process
    begin
        report "Stimulus process started" severity note;
        s en <= '0';
        s_d <= '0';
        assert (s q = '0')
        report "report" severity error;
        wait for 10 ns;
        s_d <= '1';
        wait for 10 ns;
        s_d <= '0';
        wait for 10 ns;
        s_d <= '1';
        wait for 10 ns;
        s_d <= '0';
        wait for 10 ns;
        s_d <= '1';
        wait for 10 ns;
```

```
s d <= '0';
wait for 10 ns;
s en <= '1';
wait for 3 ns;
assert (s_d = '0' and s_arst = '0' and s_en = '1')
report "Test failed for input combination: d='0', arst='0', en='1'." severit
wait for 7 ns;
s_d <= '0';
wait for 10 ns;
s_d <= '1';
wait for 10 ns;
s_d <= '0';
wait for 3 ns;
assert (s_d = '1' and s_arst = '0' and s_en = '1')
report "Test failed for input combination: d='1', arst='0', en='1'." severit
wait for 7 ns;
s_d <= '0';
wait for 10 ns;
s_d <= '1';
wait for 10 ns;
s d <= '0';
wait for 10 ns;
s en <= '0';
wait for 3ns;
assert(s_d = '0' and s_arst = '0' and s_en = '0')
report "Test failed for input combination: d='0', arst='0', en='0'." severit
wait for 7 ns;
s d <= '1';
wait for 10 ns;
s_en <= '1';
s d <= '0';
wait for 10ns;
s_d <= '1';
wait for 3ns;
assert(s d = '1' and s arst = '1' and s en = '1')
report "Test failed for input combination: d='1', arst='1', en='1'." severit
wait for 7ns;
s_d <= '0';
wait for 10ns;
```

```
s_d <= '1';
    s_en <= '0';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_en <= '1';
   wait for 10ns;
    s_d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_en <= '0';
    s d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_en <= '1';
    s_d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_en <= '0';
    report "Stimulus procces finished" severity note;
    wait;
end process p_stimulus;
```



# 3rd part - Flip-flops

### 1) Listing of VHDL code of the process p\_d\_ff\_arst

### Listing of VHDL clock, reset and stimulus from testbench tb\_d\_ff\_arst

```
s clk 100MHz <= '1';
        wait for c_CLK_100MHZ_PERIOD / 2;
    end loop;
    wait;
end process p_clk_gen;
p_reset_gen : process
begin
    s_arst <= '0';
   wait for 53ns;
    s_arst <= '1';
    wait for 5ns;
    s arst <= '0';
   wait for 14ns;
    s arst <= '1';
    wait for 30ns;
    s_arst <= '0';
    wait for 45ns;
    s_arst <= '1';
    wait for 30ns;
    s_arst <= '0';
   wait;
end process p_reset_gen;
p_stimulus : process
begin
   report "Stimulus process started" severity note;
    s d <= '0';
   wait for 10ns;
    s d <= '1';
   wait for 10ns;
    s d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
```

```
wait for 3ns;
    assert(s_d = '0' and s_arst = '1' and s_q = '0')
    report "Test failed for input combination: d='0', arst='1', s_q = '0'." seve
    wait for 7ns;
    s d <= '1';
    wait for 10ns;
    s d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 3ns;
    assert(s_d = '1' and s_arst = '0' and s_q = '0')
    report "Test failed for input combination: d='1', arst='0', s_q = '0'." seve
    wait for 7ns;
    s_d <= '0';
    wait for 10ns;
    s d <= '1';
    wait for 10ns;
    s d <= '0';
    wait for 10ns;
    wait for 3ns;
    assert(s_d = '0' and s_arst = '0' and s_q = '0')
    report "Test failed for input combination: d='0', arst='0', s_q='0'." severi
    wait for 7ns;
    s d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 3ns;
    assert(s_d = '1' and s_arst = '1' and s_q = '0')
    report "Test failed for input combination: d='1', arst='1', s_q='0'." severi
    report "Stimulus process finished" severity note;
    wait;
end process p_stimulus;
```

### Screenshot of waweforms of d\_ff\_arst



#### 2) Listing of VHDL code of the process p\_d\_ff\_rst

### Listing of VHDL clock, reset and stimulus from testbench td\_d\_ff\_rst

```
p_reset_gen : process
begin
    s_rst <= '0';
   wait for 53ns;
    s_rst <= '1';
    wait for 5ns;
    s_rst <= '0';
    wait for 14ns;
    s_rst <= '1';
   wait for 30ns;
    s_rst <= '0';
   wait for 45ns;
    s_rst <= '1';
   wait for 30ns;
    s_rst <= '0';
   wait;
end process p_reset_gen;
p_stimulus : process
begin
    report "Stimulus process started" severity note;
    s d <= '0';
    wait for 10ns;
    s_d <= '1';
   wait for 10ns;
    s d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    wait for 3ns;
    assert(s_d = '0' and s_rst = '1' and s_q = '0')
    report "Test failed for input combination: d='0', rst='1', s_q = '0'." sever
    wait for 7ns;
```

```
s d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 3ns;
    assert(s_d = '1' and s_rst = '0' and s_q = '0')
    report "Test failed for input combination: d='1', rst='0', s q = '0'." sever
    wait for 7ns;
    s_d <= '0';
    wait for 10ns;
    s_d <= '1';
    wait for 10ns;
    s d <= '0';
    wait for 10ns;
    wait for 3ns;
    assert(s_d = '0' and s_rst = '0' and s_q = '0')
    report "Test failed for input combination: d='0', rst='0', s_q='0'." severit
    wait for 7ns;
    s d <= '1';
    wait for 10ns;
    s_d <= '0';
    wait for 10ns;
    s d <= '1';
    wait for 3ns;
    assert(s_d = '1' and s_rst = '1' and s_q = '0')
    report "Test failed for input combination: d='1', rst='1', s_q='0'." severit
    report "Stimulus process finished" severity note;
    wait;
end process p_stimulus;
```



## 3) Listing of VHDL code of the process p\_jk\_ff\_rst

```
p_jk_ff_rst : process(clk)
        begin
            if rising_edge(clk) then
                 if (rst = '1') then
                     s_q <= '0';
                     else
                         if (j = '0') and k = '0') then
                              s_q \le s_q;
                         elsif (j = '0') and k = '1') then
                              s q <= '0';
                         elsif (j = '1' \text{ and } k = '0') then
                              s_q <= '1';
                          elsif (j = '1') and k = '1') then
                              s_q \le not s_q;
                         end if;
                 end if;
            end if;
    end process p_jk_ff_rst;
```

Listing of VHDL clock, reset and stimulus from testbench td\_jk\_ff\_rst

```
p_clk_gen : process
    begin
        while now < 750 ns loop
                                 -- 75 periods of 100MHz clock
            s clk 100MHz <= '0';
            wait for c CLK 100MHZ PERIOD / 2;
            s_clk_100MHz <= '1';
            wait for c CLK 100MHZ PERIOD / 2;
        end loop;
        wait;
    end process p clk gen;
    p_reset_gen : process
    begin
        s_rst <= '0';
        wait for 53ns;
        s_rst <= '1';
        wait for 5ns;
        s_rst <= '0';
        wait for 14ns;
        s_rst <= '1';
        wait for 30ns;
        s rst <= '0';
        wait for 45ns;
        s_rst <= '1';
        wait for 30ns;
        s_rst <= '0';
        wait;
    end process p_reset_gen;
     p_stimulus : process
    begin
        report "Stimulus process started" severity note;
        s_j <= '0';
        s_k <= '1';
        wait for 10ns;
        s_j <= '1';
        s k <= '1';
        wait for 10ns;
        s_j <= '1';
        s k <= '0';
        wait for 10ns;
```

```
s j <= '0';
s k <= '0';
wait for 10ns;
s_j <= '0';
s_k <= '1';
wait for 10ns;
s_j <= '0';
s_k <= '0';
wait for 10ns;
s_j <= '1';
s_k <= '1';
wait for 10ns;
wait for 3ns;
assert(s_rst = '1' and s_q = '1' and s_j = '1' and s_k = '1')
report "Test failed for input combination: rst='1', s_q = '1', j='1', k = '1
wait for 7ns;
s j <= '1';
s_k <= '0';
wait for 10ns;
s_j <= '0';
s_k <= '1';
wait for 10ns;
s_j <= '1';
s k <= '1';
wait for 3ns;
assert(s_rst = '0' and s_q = '0' and s_j = '1' and s_k = '1')
report "Test failed for input combination: rst='0', s_q = '0', j='1', k = '1
wait for 7ns;
s_j <= '1';
s_k <= '1';
wait for 10ns;
s j <= '0';
s_k <= '0';
wait for 10ns;
s j <= '0';
s_k <= '1';
wait for 10ns;
wait for 3ns;
assert(s_rst = '0' \text{ and } s_q = '0' \text{ and } s_j = '0' \text{ and } s_k = '1')
report "Test failed for input combination: rst='0', s_q = '0', j='0', k = '1
wait for 7ns;
s_j <= '1';
s_k <= '0';
wait for 10ns;
```

```
s_j <= '0';
s_k <= '1';
wait for 10ns;
s_j <= '0';
s_k <= '0';

wait for 3ns;
assert(s_rst = '1' and s_q = '0' and s_j = '0' and s_k = '0')
report "Test failed for input combination: rst='1', s_q = '0', j='0', k = '0'
report "Stimulus process finished" severity note;
wait;
end process p_stimulus;</pre>
```



### 4) Listing of VHDL code of the process p\_t\_ff\_rst

```
p_t_ff_rst : process(clk)
    begin
    if rising_edge(clk) then
        if (rst = '1') then
        s_q <= '0';
    else
        if (t = '0') then
        s_q <= s_q;</pre>
```

### Listing of VHDL clock, reset and stimulus from testbench td\_t\_ff\_rst

```
p_clk_gen : process
   begin
                                 -- 75 periods of 100MHz clock
        while now < 750 ns loop
            s_clk_100MHz <= '0';
            wait for c CLK 100MHZ PERIOD / 2;
            s_clk_100MHz <= '1';
            wait for c_CLK_100MHZ_PERIOD / 2;
        end loop;
       wait;
   end process p_clk_gen;
   p_reset_gen : process
   begin
        s_rst <= '0';
       wait for 53ns;
        s rst <= '1';
        wait for 5ns;
        s rst <= '0';
        wait for 14ns;
        s_rst <= '1';
        wait for 30ns;
        s_rst <= '0';
        wait for 45ns;
        s_rst <= '1';
        wait for 30ns;
        s_rst <= '0';
        wait;
   end process p_reset_gen;
    p_stimulus : process
   begin
        report "Stimulus process started" severity note;
```

```
s_t <= '0';
wait for 10ns;
s_t <= '1';
wait for 10ns;
s_t <= '0';
wait for 10ns;
s_t <= '1';
wait for 10ns;
s_t <= '0';
wait for 10ns;
s_t <= '1';
wait for 10ns;
s_t <= '0';
wait for 10ns;
wait for 3ns;
assert(s_rst = '1' and s_q = '0' and s_t = '0')
report "Test failed for input combination: rst='1', q='0', t = '0'." severit
wait for 7ns;
s_t <= '1';
wait for 10ns;
s_t <= '0';
wait for 10ns;
s_t <= '1';
wait for 3ns;
assert(s_rst = '0' and s_q = '0' and s_t = '1')
report "Test failed for input combination: rst='0', q='0', t = '1'." severit
wait for 7ns;
s_t <= '0';
wait for 10ns;
s_t <= '1';
wait for 10ns;
s_t <= '0';
wait for 10ns;
wait for 3ns;
assert(s_rst = '0' and s_q = '0' and s_t = '0')
report "Test failed for input combination: rst='0', q='0', t = '0'." severit
wait for 7ns;
s_t <= '1';
wait for 10ns;
s_t <= '0';
wait for 10ns;
s_t <= '1';
```

```
wait for 3ns;
assert(s_rst = '1' and s_q = '0' and s_t = '1')
report "Test failed for input combination: rst='1', q='0', t = '1'." severit
report "Stimulus process finished" severity note;
wait;
end process p_stimulus;
```



# 4th part - Shift register

