

# VARISCITE LTD.

# DART-MX6 v1.2/v1.3x Datasheet Freescale i.MX6<sup>TM</sup> - based System-on-Module



## VARISCITE LTD.

# **DART-MX6** Datasheet

#### © 2015 Variscite Ltd.

All Rights Reserved. No part of this document may be photocopied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means whether, electronic, mechanical, or otherwise without the prior written permission of Variscite Ltd.

No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law no liability (including liability to any person by reason of negligence) will be accepted by Variscite Ltd., its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document.

Variscite Ltd. reserves the right to change details in this publication without notice. Product and company names herein may be the trademarks of their respective owners.

Variscite Ltd. 4, Hamelacha Street Lod P.O.B 1121 Airport City, 70100 ISRAEL

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

# **Document Revision History**

| Revision | Date       | Notes                                                                                                                                                                                                                                                                                                                      |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 20/04/2015 | Initial                                                                                                                                                                                                                                                                                                                    |
| 1.1      | 19/05/2015 | <ol> <li>Pinout change- Updated sections 3.1, 3.2</li> <li>Bootstrap requirements- Updated sections 4.2.2, 4.16.1</li> <li>Updated Mechanical Drawings</li> <li>Updated DC-IN range Section 6.1</li> </ol>                                                                                                                 |
| 1.2      | 21/06/2015 | <ol> <li>Updated Bootstrap notes section 3.1 -J3.33,35,37</li> <li>Updated AUDMUX4 notes section 4.8</li> <li>Removed 3.7V typos according to updated DC-IN range Section 6.1</li> <li>Updated Industrial operating Temp. Section 8</li> <li>Updated WIFI Bluetooth Technical info</li> <li>Updated Section 1.1</li> </ol> |
| 1.3      | 19/08/2015 | <ol> <li>Section 4.14 corrected Typo</li> <li>Updated Mechanical Drawings</li> <li>Updated sections 6.2, 7- added power rails rating, added Digital IOs list</li> <li>Updated section 4.9- added UART2</li> <li>Updated section 8- Extended Temperature grade</li> </ol>                                                   |
| 1.4      | 06/10/2015 | 1) Updated section 6.2 –Additional Peripherals                                                                                                                                                                                                                                                                             |
| 1.5      | 29/10/2015 | 1) Corrected Chapter 4.11.1 ECSPI1_CLK pin number                                                                                                                                                                                                                                                                          |
| 1.6      | 08/02/2016 | 1) Updated section 7 2) Corrected Typo section 4.17.2                                                                                                                                                                                                                                                                      |
| 1.7      | 02/03/2016 | <ol> <li>Added ESAI Interface- updated Section 4.8 Audio, block diagram,</li> <li>Updated section 9- mechanical drawing, added note</li> </ol>                                                                                                                                                                             |
| 1.8      | 23/03/2016 | 1) Updated section 6.2                                                                                                                                                                                                                                                                                                     |
| 1.9      | 14/09/2016 | <ol> <li>Updated section 4.7 – Interface features</li> <li>Updated section 6.2 – Additional Peripherals</li> <li>Updated section 9 – Removed note</li> </ol>                                                                                                                                                               |
| 2.0      | 07/12/2016 | <ol> <li>Updated section 4.11 – ECSPI2_CSO pinmux table typo</li> <li>Updated section 4.17.1 – DC-In description note</li> <li>Updated section 8 – Industrial Temperature grade</li> </ol>                                                                                                                                 |
| 2.1      | 25/12/2016 | <ol> <li>Updated section 3.2 – Added ESAI pins to pinmux table</li> <li>Updated section 4.8 - ESAI note</li> <li>Updated section 9</li> </ol>                                                                                                                                                                              |
| 2.2      | 02/02/2017 | 1) Section 4.7 – Updated interface features                                                                                                                                                                                                                                                                                |
| 2.3      | 09/11/2017 | 1) Updated sections 1.2, 2.4, 4.4 – Updated Bluetooth features 2) Updated section 3.1, 4.2.2, 4.9, 4.16.1 – Updated Boot strap pin notes 3) Updated section 3.1, 4.16.4 – Updated Reset notes                                                                                                                              |
| 2.4      | 21/12/2017 | 1) Updated section 4.9 – UART features 2) Updated section 4.11 – Corrected ESCPI2 pinmux table                                                                                                                                                                                                                             |
| 2.5      | 27/03/2018 | 1) Added SOM revision v1.3x features -<br>Updated sections section 1.2, 2.21, 3.1, 4.7, 4.16.1                                                                                                                                                                                                                             |
| 2.6      | 25/07/2018 | 1) Section 3.2 - Corrected note for J2.16                                                                                                                                                                                                                                                                                  |
| 2.7      | 12/05/2019 | 1) Updated sections section 3.1, 3.2 - Corrected ball pins 4,6,12,14                                                                                                                                                                                                                                                       |
| 2.8      | 02/05/2022 | 1) Section 8 – Updated table                                                                                                                                                                                                                                                                                               |
| 2.9      | 17/05/2022 | 1) Updated sections 1.2,2.4,4.4 - BT                                                                                                                                                                                                                                                                                       |
| 3.0      | 27/02/2023 | <ol> <li>Section 8 – Updated table</li> <li>Sections 1.2, 2.2 – Updated the eMMC</li> </ol>                                                                                                                                                                                                                                |

| Do | cumen                | t Revision History                                  | 3  |
|----|----------------------|-----------------------------------------------------|----|
| 1. | Overv                | iew                                                 | 5  |
|    | 1.1.<br>1.2.<br>1.3. | General Information  Feature Summary  Block Diagram | 6  |
| 2. | Main                 | Hardware Components                                 | 8  |
|    | 2.1.<br>2.2.         | Freescale i.MX6Memory                               |    |
|    | 2.2.                 | TLV320AIC3106 Audio                                 |    |
|    | 2.4.                 | Wi-Fi + BT                                          |    |
|    | 2.5.                 | PMIC                                                | 14 |
| 3. | Exterr               | nal Connectors                                      | 14 |
|    | 3.1.                 | DART-MX6 Connector Pin-out                          | 15 |
|    | 3.2.                 | Pin Mux                                             | 21 |
| 4. | SOM's                | s interfaces                                        | 26 |
|    | 4.1.                 | Display Interfaces                                  | 26 |
|    | 4.2.                 | Camera Interfaces                                   |    |
|    | 4.3.                 | Gigabit Ethernet                                    |    |
|    | 4.4.                 | Wi-Fi & Bluetooth                                   |    |
|    | 4.5.                 | USB Host 2.0                                        |    |
|    | 4.6.<br>4.7.         | USB 2.0 OTG                                         |    |
|    | 4.7.<br>4.8.         | Audio                                               |    |
|    | 4.9.                 | UART Interfaces                                     |    |
|    |                      | Flexible Controller Area Network (FLEXCAN)          |    |
|    |                      | SPI                                                 |    |
|    |                      | PCIe                                                |    |
|    | 4.13.                | I <sup>2</sup> C                                    | 40 |
|    | 4.14.                | JTAG                                                | 40 |
|    | 4.15.                | General Purpose IOs                                 | 41 |
|    |                      | General System Control                              | 41 |
| _  |                      |                                                     |    |
|    |                      | ute Maximum Characteristics                         |    |
| 6. | Opera                | ational Characteristics                             |    |
|    | 6.1.                 | Power supplies                                      |    |
|    | 6.2.                 | Power Consumption                                   | 44 |
| 7. | DC Ele               | ectrical Characteristics                            | 44 |
| 8. | Enviro               | onmental Specifications                             | 45 |
| 9. | Mech                 | anical                                              | 45 |
|    | 9.1.                 | SOM board mounting to the Carrier board             | 45 |
|    | 9.2.                 | SOM Mechanical Drawing                              |    |
| 10 | . Legal              | Notice                                              | 46 |
| 11 | . Warra              | nnty Terms                                          | 47 |
| 12 | Conta                | ct Information                                      | 10 |

# 1. Overview

# 1.1. General Information

The DART-MX6 is a high performance System-on-Module. It provides an ideal building block that easily integrates with a wide range of target markets requiring rich multimedia functionality, powerful graphics and video capabilities, as well as high-processing power. Compact, cost effective and with low power consumption, DART-MX6 secures an Intel Atom performance level.

## Supporting products:

- VAR-DT6CustomBoard—evaluation board
  - ✓ Carrier -Board, compatible with DART-MX6
  - ✓ Schematics
- O.S support
  - ✓ Linux BSP
  - ✓ Android

Contact Variscite support services for further information: <a href="mailto:support@variscite.com">mailto:support@variscite.com</a>.

# 1.2. Feature Summary

- Freescale i.MX6 series SoC (Dual /Quad ARM® Cortex™-A9 Core, 800Mhz)
- Up to 2GB LPDDR2 RAM (Note: 2GB supported in SOM revision v1.3x only)
- Up to 128GB eMMC storage
- 24 bit Parallel LCD interface
- 2 x LVDS display interface
- HDMI V1.4 interface
- 1 x MIPI DSI
- Parallel & serial camera interface
- TI WiLink8 2.4/5GHz WLAN (802.11 a/b/g/n) / BT-BLE 5.1 with CSA2 support and optional MIMO
- 1 x USB 2.0 host, 1 x OTG
- 10/100/1000 Mbit/s Ethernet RGMII Interface
- 1 x SD/MMC
- Serial interfaces (SPI, I2C, UART, I2S, SPDIF, ESAI)
- PCle
- CAN Bus
- Stereo line-In / headphones out
- Digital microphone
- Single power supply 3.3V-4.5V
- 50mm x 20mm, 2x80 + 1x50 pin Board to Board Connectors

# 1.3. Block Diagram



# 2. Main Hardware Components

This section summarizes the main hardware building blocks of the DART-MX6

## 2.1. Freescale i.MX6

#### 2.1.1. Overview

The i.MX6Dual and i.MX6 Quad PoP processors represent Freescale Semiconductor's latest achievement in integrated multimedia applications processors, optimized for lowest power consumption. The processors feature Freescale's advanced implementation of the quad ARM™ Cortex-A9 core, which operates at speeds of up to 800 MHz. They include 2D and 3D graphics processors, 3D 1080p video processing and integrated power management. Each processor provides a 2X32-bit LPDDR2-800 memory interface and a number of other interfaces such as WLAN, Bluetooth™, GPS, hard drive, displays, and camera sensors.

## 2.1.2. i.MX6 Block Diagram



Figure 2. i.MX 6Dual/6Quad Consumer Grade System Block Diagram

## 2.1.3. CPU Platform

The i.MX6 Dual / Quad Application Processor (AP) is based on the ARM Cortex-A9 MPCore™ Platform, which has the following features:

- ARM Cortex A9 MPCore<sup>™</sup> Dual or Quad core CPU configurations (with TrustZone)
- Symmetric CPU configuration where each CPU includes:
  - 32 Kbyte L1 Instruction Cache
  - 32 Kbyte L1 Data Cache
  - Private Timer and Watchdog
  - Cortex-A9 NEON MPE (Media Processing Engine) Co-processor.
- The ARM Cortex A9 MPCore™ complex includes:
- General Interrupt Controller (GIC) with 128 interrupt support
- Global Timer
- Snoop Control Unit (SCU)
- 1 Megabyte unified L2 cache shared by all CPU cores (Dual or Quad)
- Two Master AXI (64-bit) bus interfaces output of L2 cache
- NEON MPE coprocessor
  - SIMD Media Processing Architecture
  - NEON register file with 32x64-bit general-purpose registers
  - NEON Integer execute pipeline (ALU, Shift, MAC)
  - NEON dual, single-precision floating point execute pipeline (FADD, FMUL)
  - NEON load/store and permute pipeline External
  - Supports single and double-precision add, subtract, multiply, divide, multiply and accumulate, and square root operations as described in the ARM VFPv3 architecture.
- Provides conversions between 16-bit, 32-bit and 64-bit floating-point formats and ARM integer word formats.

## 2.1.4. Memory Interfaces

The memory system consists of the following components:

- Level 1 Cache—32 KB Instruction, 32 KB Data cache per core
- Level 2 Cache—Unified instruction and data (1 MByte)
- On-Chip Memory:
  - Boot ROM, including HAB (96 KB)
  - Internal multimedia / shared, fast access RAM (OCRAM, 256 KB)
  - Secure/non-secure RAM (16 KB)
- External memory interfaces:
  - 2×32-bit, LPDDR2-800 channels supporting DDR interleaving mode
  - 8-bit NAND-Flash, including support for Raw MLC/SLC, 2 KB, 4 KB, and 8 KB page size,
  - BA-NAND, PBA-NAND, LBA-NAND, OneNAND™ and others. BCH ECC up to 40 bit.
- 16-bit NOR Flash. All WEIMv2 pins are muxed on other interfaces.
- 16-bit PSRAM, Cellular RAM

## 2.1.5. DMA engine

The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing. It has the following features:

- Powered by a 16-bit Instruction-Set micro-RISC engine
- Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels
- 48 events with total flexibility to trigger any combination of channels
- Memory accesses including linear, FIFO, and 2D addressing
- Shared peripherals between ARM and SDMA
- Very fast Context-Switching with 2-level priority based preemptive multi-tasking
- DMA units with auto-flush and prefetch capability
- Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address)
- DMA ports can handle unit-directional and bi-directional flows (copy mode)
- Up to 8-word buffer for configurable burst transfers
- Support of byte-swapping and CRC calculations
- Library of Scripts and API is available

## 2.1.6. Display Subsystem

The i.MX6Dual/6Quad video graphics subsystem consists of the following dedicated modules:

- Video Processing Unit (VPU): a multi-standard high performance video/image CODEC
- Three Graphics Processing Units (GPUs):
  - 3D GPU: accelerating the generation of 3D graphics (OpenGL/ES) and vector graphics
     (OpenVG)
  - 2D GPU: acceleration the generation of 2D graphics (BitBLT).
  - OpenVG: acceleration of vector graphics (OpenVG).
- Two (identical) Image Processing Units (IPUs): providing connectivity to cameras and displays, related processing, synchronization and control.
- Display interface bridges: providing optional translation from the digital display interface supported by the IPU to other interfaces:
  - LVDS bridge (LDB): providing up to two LVDS interfaces
  - HDMI transmitter
  - MIPI/DSI transmitter
- MIPI/CSI-2 receiver
- Two (identical) Display Content Integrity Checker (DCIC) are used to authenticate sensitive displayed data.
- A Video Data Order Adapter (VDOA): used to re-order video data from the "tiled" order used by the VPU to the conventional raster-scan order needed by the IPU.

## 2.1.7. MIPI - Camera Serial Interface Host Controller

The MIPI CSI-2 Host Controller supports the following features:

Compliant with MIPI Alliance Standard for Camera Serial Interface 2 (CSI-2), Version 1.00
 29 November 2005

- Optional support for Camera Control Interface (CCI) through the use of DesignWare Core
   (DW apb i2c)
- Interface with MIPI D-PHY following PHY Protocol Interface (PPI), as defined in MIPI Alliance Specification for D-PHY, Version 1.00.00 - 14 May 2009
- Supports up to 4 D-PHY Rx Data Lanes
- Dynamically configurable multi-lane merging
- Long and Short packet decoding
- Timing accurate signaling of Frame and Line synchronization packets; Support for several frame formats such as:
  - General Frame or Digital Interlaced Video with or without accurate sync timing
  - Data type (Packet or Frame level) and Virtual Channel interleaving
- 32-bit Image Data Interface delivering data formatted as recommended in CSI-2 Specification
- Supports all primary and secondary data formats:
  - RGB, YUV and RAW color space definitions
  - From 24-bit down to 6-bit per pixel
  - Generic or user-defined byte-based data types
  - Error detection and correction
  - PHY level
  - Packet level
  - Line level
  - Frame level

## 2.1.8. 2D and 3D Graphics Processing Unit (GPU)

The GPU2D module has two independent sub-modules: R2D and V2D GPUs. Both GPU were designed to display on a variety of consumer devices. Addressable screen sizes range from small displays featured on cell phones to large 1080p high definition displays.

The GPU2D cores provide powerful graphics at low power consumption, utilizing the smallest silicon footprints. Dynamic power consumption is minimized by extensive use of localized clock gating.

Hardware acceleration is brought to numerous 2D and VG applications including graphical user interfaces (GUI), menu displays, flash animation and gaming.

The GPU3D is a high-performance core that delivers hardware acceleration for 3D graphics display. Addressable screen sizes range from the smallest cell phones to HD 1080p displays. It provides high performance, high quality graphics, low power consumption and the smallest silicon footprint.

GPU3D accelerates numerous 3D graphics applications, including Graphical User Interfaces (GUI), menu displays, flash animation, and gaming. This module supports the following graphics APIs:

- OpenGL ES 2.0
- OpenGL ES 1.1
- OpenVG 1.1
- EGL 1.4
- DirectX 11 9 3
- OpenGL 2.1 and 3.0
- OpenCL 1.1 E

#### 2.1.9. Audio Back End

The AUDMUX provides flexible, programmable routing of the serial interfaces (SSI1 or SSI2) to and from off-chip devices. The AUDMUX routes audio data (and even splices together multiple time-multiplexed audio streams) but does not decode or process audio data itself. The AUDMUX is controlled by the ARM but can route data even when the ARM is in a low-power mode.

The ESAI (Enhanced Serial Audio Interface) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other processors. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. The ESAI is connected to the IOMUX and to the ESAI BIFIFO module.

The ESAI\_BIFIFO (ESAI Bus Interface and FIFO) is the interface between the ESAI module and the shared peripheral bus. It contains the FIFOs used to buffer data to and from the ESAI, as well as providing the data word alignment and padding necessary to match the 24-bit data bus of the ESAI to the 32-bit data bus of the shared peripheral bus.

The SPDIF (Sony/Philips Digital Interface) audio module is a stereo transceiver that allows the processor to receive and transmit digital audio over it. The SPDIF receiver section includes a frequency measurement block that allows the precise measurement of incoming sampling frequency. A recovered clock is provided by the SPDIF receiver section and may be used to drive both internal and external components in the system. The SPDIF is connected to the shared peripheral bus.

The ASRC (Asynchronous Sample Rate Converter) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversions of up to 10 channels of over 120dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs. The ASRC is connected to the shared peripheral bus.

## 2.1.10. 10/100/1000 Ethernet Controller

The MAC-NET core, in conjunction with a 10/100/1000 MAC, implements layer 3 network acceleration functions. These functions are designed to accelerate the processing of various common networking protocols, such as IP, TCP, UDP and ICMP, providing wire speed services to client applications. The MAC operation is fully programmable and can be used in NIC (Network Interface Card), bridging, or switching applications. The core implements the remote network monitoring (RMON) counters according to IETF RFC 2819. The core also implements a hardware acceleration block to optimize the performance of network controllers providing IP and TCP, UDP, ICMP protocol services. The acceleration block performs critical functions in hardware, which are typically implemented with large software overhead. The core implements programmable embedded FIFOs that can provide buffering on the receive path for loss-less flow control .Advanced power management features are available with magic packet detection and programmable power-down modes.

# 2.2. Memory

#### 2.2.1. RAM

The DART-MX6 is available with up to 2 GB of LPDDR2 memory. (Note: 2GB is supported in SOM revision v1.3x only).

## 2.2.2. Non-volatile Storage Memory

• eMMC: Up to 128GB of storage.

## 2.3. TLV320AIC3106 Audio

The Texas Instrument's TLV320AlC3106 is a low-power, highly integrated stereo audio codec with stereo headphone amplifier, as well as multiple inputs and outputs programmable in single-ended or fully differential configurations. Extensive register-based power control is included, enabling stereo 48-kHz DAC playback as low as 15mW. The DART-MX6 exposes the following interface of the TLV320AlC3106:

- Headphone
- Line-in
- Digital microphone

## 2.4. Wi-Fi + BT

The DART-MX6 contains TI's WL183xMOD WiLink, a high performance 2.4/5 GHz IEEE 802.11 a/b/g/n Bluetooth 5.1/BLE with CSA2 support radio module, with optional Dual Band and MIMO support.

The module realizes the necessary PHY/MAC layers to support WLAN applications in conjunction with a host processor over a SDIO interface.

The module also provides a Bluetooth platform through the HCI transport layer. Both WLAN and Bluetooth share the same antenna port.

- IEEE 802.11 b,g,n or Dual Band 2.4/5GHz 802.11 a/b/g/n with optional MIMO
- Bluetooth 5.1/BLE with CSA2 support
- U.FL connectors for external antennas
- Integrated band-pass filter
- Operating Temperature Range:

Dual Band 2.4/5GHz Modules: -40 to +85

2.4GHz Modules: -20 to +70

## 2.5. PMIC

The DART-MX6 features Freescale's PMPF0100 as a Power Management Integrated circuit (PMIC) designed specifically for use with Freescale's i.MX6 series of application processors. The PMPF0100 regulates all power rails required on SoM from a single 3.3V-4.5V power supply. The PMIC is fully programmable via the I2C interface and associated register map. Additional communication is provided by direct logic interfacing including interrupt, watchdog and reset.

# 3. External Connectors

The DART-MX6 exposes three low profile connectors. Two 80 pin and one 50 pin Board to Board connectors. The recommended mating connectors for Customboard interfacing are:

1. 50 Pin: DF40C-50DS-0.4V(51) 2. 80 Pin: DF40C-80DS-0.4V(51)

### Pin#:

Pin number on the connector

#### Pin Name:

Default DART-MX6 pin name

#### Type:

Pin type & direction:

- I − In
- 0 Out
- DS Differential Signal
- A Analog
- Power Power Pin

## Pin Group:

Pin functionality group

## i.MX6 Ball:

Ball number

## Mode (Tables 3.2 & 3.4):

Pin mux mode option

# 3.1. DART-MX6 Connector Pin-out

| J1   |                                                                |           |                                                          |                   |              |  |  |  |
|------|----------------------------------------------------------------|-----------|----------------------------------------------------------|-------------------|--------------|--|--|--|
| Pin# | Pin Name                                                       | Туре      | Pin Group                                                | GPIO              | i.MX6 Ball   |  |  |  |
| 1    | HPLOUT                                                         | AO        | Analog Audio interface                                   |                   |              |  |  |  |
| 2    | GND                                                            | POWER     | Digital GND                                              |                   |              |  |  |  |
| 3    | HPROUT                                                         | AO        | Analog Audio interface                                   |                   |              |  |  |  |
| 4    | LINEIN1_RP/ ESAI_TX_FS - (assembly option SOM Rev v1.2 and up) | AI/<br>IO | Analog Audio interface/<br>Digital Audio Interface       | N.A/<br>GPIO1[2]  | N.A./<br>W6  |  |  |  |
| 5    | AGND                                                           | POWER     | Analog Audio GND                                         |                   |              |  |  |  |
| 6    | LINEIN1_LP/ ESAI_RX_FS - (assembly option SOM Rev v1.2 and up) | AI/<br>IO | Analog Audio interface/<br>Digital Audio Interface       | N.A/<br>GPIO1[9]  | N.A/<br>AD2  |  |  |  |
| 7    | GND                                                            | POWER     | Digital GND                                              |                   |              |  |  |  |
| 8    | AGND/<br>BOOT_MODE0 - (assembly<br>option SOM Rev v1.31)       | POWER/    | Analog Audio GND/<br>Boot mode control                   |                   | N.A./<br>C14 |  |  |  |
| 9    | ECSPI1_MISO                                                    | 10        | Configurable SPI                                         | GPIO4[8]          | Y7           |  |  |  |
| 10   | GND                                                            | POWER     | Digital GND                                              |                   |              |  |  |  |
| 11   | ECSPI1_MOSI                                                    | 10        | Configurable SPI                                         | GPIO4[7]          | AB7          |  |  |  |
| 12   | DMIC_DATA/ ESAI_TX0 - (assembly option SOM Rev v1.2 and up)    | I/<br>IO  | Digital microphone interface/<br>Digital Audio Interface |                   | N.A./<br>C20 |  |  |  |
| 13   | ECSPI1_CLK                                                     | 10        | Configurable SPI                                         | GPIO4[6]          | AB6          |  |  |  |
| 14   | DMIC_CLK/ ESAI_TX1 - (assembly option SOM Rev v1.2 and up)     | O/<br>IO  | Digital microphone interface/<br>Digital Audio Interface | N.A/<br>GPIO6[16] | N.A/<br>B21  |  |  |  |
| 15   | ECSPI1_CS1                                                     | 10        | Configurable SPI                                         | GPIO4[10]         | AD7          |  |  |  |
| 16   | HDMI_DDCCEC                                                    | 10        | HDMI                                                     |                   | R2           |  |  |  |
| 17   | GND                                                            | POWER     | Digital GND                                              |                   |              |  |  |  |
| 18   | CAN2_TX_OTG_OC                                                 | 10        | FlexCAN-2                                                | GPIO4[14]         | AF1          |  |  |  |
| 19   | MX6_ONOFF                                                      | 1         | Power On/Off                                             |                   | A13          |  |  |  |
| 20   | CAN2_RX                                                        | I         | FlexCAN-2                                                | GPIO4[15]         | AC7          |  |  |  |
| 21   | CAN1_TX                                                        | 0         | FlexCAN-1                                                | GPIO1[7]          | AC1          |  |  |  |
| 22   | HDMI_HPD                                                       | I         | HDMI                                                     |                   | R1           |  |  |  |
| 23   | CAN1_RX                                                        | I         | FlexCAN-1                                                | GPIO1[8]          | V7           |  |  |  |
| 24   | GND                                                            | POWER     | Digital GND                                              |                   |              |  |  |  |
| 25   | VCC_RTC                                                        | POWER     | 3.0V Backup Battery                                      |                   |              |  |  |  |
| 26   | VBAT/<br>BOOT_MODE1 - (assembly<br>option SOM Rev v1.31)       | POWER/    | Main power supply, DC-IN/<br>Boot mode control           |                   | N.A./<br>G13 |  |  |  |
| 27   | VBAT                                                           | POWER     | Main power supply, DC-IN                                 |                   |              |  |  |  |
| 28   | VBAT                                                           | POWER     | Main power supply, DC-IN                                 |                   |              |  |  |  |
| 29   | VBAT                                                           | POWER     | Main power supply, DC-IN                                 |                   |              |  |  |  |
| 30   | VBAT                                                           | POWER     | Main power supply, DC-IN                                 |                   |              |  |  |  |

| J1   | J1        |                     |                          |           |            |  |  |  |  |
|------|-----------|---------------------|--------------------------|-----------|------------|--|--|--|--|
| Pin# | Pin Name  | Type Pin Group GPIO |                          | GPIO      | i.MX6 Ball |  |  |  |  |
| 31   | VBAT      | POWER               | Main power supply, DC-IN |           |            |  |  |  |  |
| 32   | VBAT      | POWER               | Main power supply, DC-IN |           |            |  |  |  |  |
| 33   | VBAT      | POWER               | Main power supply, DC-IN |           |            |  |  |  |  |
| 34   | GND       | POWER               | Digital GND              |           |            |  |  |  |  |
| 35   | GND       | POWER               | Digital GND              |           |            |  |  |  |  |
| 36   | UART1_RTS | I                   | UART1 port               | GPIO3[20] | J23        |  |  |  |  |
| 37   | UART3_RTS | 1                   | UART3 port [1]           | GPIO2[31] | K27        |  |  |  |  |
| 38   | UART1_CTS | 0                   | UART1 port               | GPIO3[19] | J29        |  |  |  |  |
| 39   | UART3_CTS | 0                   | UART3 port               | GPIO3[23] | K24        |  |  |  |  |
| 40   | UART1_RXD | I                   | UART1 port               | GPIO5[29] | V1         |  |  |  |  |
| 41   | UART3_RXD | 1                   | UART3 port               | GPIO3[25] | L28        |  |  |  |  |
| 42   | UART1_TXD | 0                   | UART1 port               | GPIO5[28] | W3         |  |  |  |  |
| 43   | UART3_TXD | 0                   | UART3 port               | GPIO3[24] | L29        |  |  |  |  |
| 44   | GPIO4_11  | 10                  | General purpose          | GPIO4[11] | AF2        |  |  |  |  |
| 45   | GPIO1_6   | 10                  | General purpose          | GPIO1[6]  | AC6        |  |  |  |  |
| 46   | GETH_RST  | 0                   | Gigabit Ethernet         | GPIO1[25] | AG23       |  |  |  |  |
| 47   | PWM2      | 10                  | Pulse width modulation 2 | GPIO1[1]  | AA6        |  |  |  |  |
| 48   | POR_B     | I                   | Reset [1]                |           | F13        |  |  |  |  |
| 49   | GND       | POWER               | Digital GND              |           |            |  |  |  |  |
| 50   | GND       | POWER               | Digital GND              |           |            |  |  |  |  |

| J2    | J2          |       |                         |         |            |  |  |  |  |
|-------|-------------|-------|-------------------------|---------|------------|--|--|--|--|
| Pin # | n# Pin Name |       | Pin Group               | GPIO    | i.MX6 Ball |  |  |  |  |
| 1     | CSI_DOP     | DS    | Camera serial interface |         | C1         |  |  |  |  |
| 2     | SW4_1V8     | POWER | PMIC 1.8V output        |         |            |  |  |  |  |
| 3     | CSI_D0M     | DS    | Camera serial interface |         | C2         |  |  |  |  |
| 4     | CSI_D3M     | DS    | Camera serial interface |         | G2         |  |  |  |  |
| 5     | CSI_D1M     | DS    | Camera serial interface |         | D1         |  |  |  |  |
| 6     | CSI_D3P     | DS    | Camera serial interface |         | G1         |  |  |  |  |
| 7     | CSI_D1P     | DS    | Camera serial interface |         | D2         |  |  |  |  |
| 8     | CSI_CLKOP   | DS    | Camera serial interface |         | E1         |  |  |  |  |
| 9     | CSI_D2P     | DS    | Camera serial interface |         | F2         |  |  |  |  |
| 10    | CSI_CLK0M   | DS    | Camera serial interface |         | E2         |  |  |  |  |
| 11    | CSI_D2M     | DS    | Camera serial interface |         | F1         |  |  |  |  |
| 12    | USB_H1_VBUS | 1     | USB 2.0 5V indication   |         | C11        |  |  |  |  |
| 13    | GPIO1_4     | 10    | General purpose         | GPIO1_4 | Y6         |  |  |  |  |

| J2   | J2           |       |                              |           |            |  |  |  |  |
|------|--------------|-------|------------------------------|-----------|------------|--|--|--|--|
| Pin# | Pin Name     | Туре  | Pin Group                    | GPIO      | i.MX6 Ball |  |  |  |  |
| 14   | USB_OTG_VBUS | 1     | OTG 5V indication            |           | G11        |  |  |  |  |
| 15   | GPIO1[28]    | 10    | General purpose              | GPIO1[28] | AG24       |  |  |  |  |
| 16   | GEN_2V5      | POWER | CPU Internal LDO 2.5V output |           |            |  |  |  |  |
| 17   | GND          | POWER | Digital GND                  |           |            |  |  |  |  |
| 18   | USB_H1_OC    | I     | USB host                     | GPIO3[30] | N29        |  |  |  |  |
| 19   | PCIE_TXP     | DS    | PCI express interface        |           | B5         |  |  |  |  |
| 20   | GND          | POWER | Digital GND                  |           |            |  |  |  |  |
| 21   | PCIE_TXM     | DS    | PCI express interface        |           | A5         |  |  |  |  |
| 22   | USB_HOST_DN  | DS    | USB host                     |           | B11        |  |  |  |  |
| 23   | PCIE_RXP     | DS    | PCI express interface        |           | A3         |  |  |  |  |
| 24   | USB_HOST_DP  | DS    | USB host                     |           | A11        |  |  |  |  |
| 25   | PCIE_RXM     | DS    | PCI express interface        |           | В3         |  |  |  |  |
| 26   | GND          | POWER | Digital GND                  |           |            |  |  |  |  |
| 27   | USB_OTG_DN   | DS    | USB on-the-go                |           | В9         |  |  |  |  |
| 28   | HDMI_CLKP    | DS    | HDMI                         |           | L2         |  |  |  |  |
| 29   | USB_OTG_DP   | DS    | USB on-the-go                |           | A9         |  |  |  |  |
| 30   | HDMI_CLKM    | DS    | HDMI                         |           | L1         |  |  |  |  |
| 31   | GND          | POWER | Digital GND                  |           |            |  |  |  |  |
| 32   | GND          | POWER | Digital GND                  |           |            |  |  |  |  |
| 33   | DSI_DOP      | DS    | Display serial interface     |           | H1         |  |  |  |  |
| 34   | DSI_D1M      | DS    | Display serial interface     |           | K2         |  |  |  |  |
| 35   | DSI_D0M      | DS    | Display serial interface     |           | H2         |  |  |  |  |
| 36   | DSI_D1P      | DS    | Display serial interface     |           | K1         |  |  |  |  |
| 37   | DSI_CLKOP    | DS    | Display serial interface     |           | J2         |  |  |  |  |
| 38   | USB_OTG_ID   | I     | USB on-the-go                | GPIO1[24] | AD22       |  |  |  |  |
| 39   | DSI_CLK0M    | DS    | Display serial interface     |           | J1         |  |  |  |  |
| 40   | CLK1_P       | DS    | PCIE clock                   |           | B7         |  |  |  |  |
| 41   | ECSPI1_CS0   | 10    | Configurable SPI             | GPIO4[9]  | AD3        |  |  |  |  |
| 42   | CLK1_N       | DS    | PCIE clock                   |           | A7         |  |  |  |  |
| 43   | GND          | POWER | Digital GND                  |           |            |  |  |  |  |
| 44   | HDMI_D0P     | DS    | HDMI                         |           | M2         |  |  |  |  |
| 45   | I2C1_SDA     | 10    | I2C1 interface               | GPIO5[26] | W2         |  |  |  |  |
| 46   | HDMI_D0M     | DS    | HDMI                         |           | M1         |  |  |  |  |
| 47   | I2C1_SCL     | 10    | I2C1 interface               | GPIO5[27] | W1         |  |  |  |  |
| 48   | HDMI_D1P     | DS    | HDMI                         |           | N2         |  |  |  |  |
| 49   | I2C3_SDA     | 10    | I2C3 interface               | GPIO7[11] | AB2        |  |  |  |  |
| 50   | HDMI_D1M     | DS    | HDMI                         |           | N1         |  |  |  |  |
| 51   | I2C3_SCL     | 10    | I2C3 interface               | GPIO1[5]  | AB3        |  |  |  |  |

| J2   |             |                          |                      |            |      |  |  |
|------|-------------|--------------------------|----------------------|------------|------|--|--|
| Pin# | Pin Name    | Name Type Pin Group GPIO |                      | i.MX6 Ball |      |  |  |
| 52   | GND         | POWER                    | Digital GND          |            |      |  |  |
| 53   | GND         | POWER                    | Digital GND          |            |      |  |  |
| 54   | HDMI_D2P    | DS                       | HDMI                 |            | P2   |  |  |
| 55   | CLKO2       | 0                        | Reference clock out  | GPIO1[3]   | AE1  |  |  |
| 56   | HDMI_D2M    | DS                       | HDMI                 |            | P1   |  |  |
| 57   | LVDS0_TX0_N | DS                       | LVDS0 display bridge |            | AG2  |  |  |
| 58   | LVDS1_TX0_N | DS                       | LVDS1 display bridge |            | AJ6  |  |  |
| 59   | LVDS0_TX0_P | DS                       | LVDS0 display bridge |            | AG1  |  |  |
| 60   | LVDS1_TX0_P | DS                       | LVDS1 display bridge |            | AH6  |  |  |
| 61   | LVDS0_TX1_N | DS                       | LVDS0 display bridge |            | AH2  |  |  |
| 62   | LVDS1_TX1_N | DS                       | LVDS1 display bridge |            | AH7  |  |  |
| 63   | LVDS0_TX1_P | DS                       | LVDS0 display bridge |            | AH1  |  |  |
| 64   | LVDS1_TX1_P | DS                       | LVDS1 display bridge |            | AJ7  |  |  |
| 65   | LVDS0_TX2_N | DS                       | LVDS0 display bridge |            | AH3  |  |  |
| 66   | LVDS1_TX2_N | DS                       | LVDS1 display bridge |            | AJ9  |  |  |
| 67   | LVDS0_TX2_P | DS                       | LVDS0 display bridge |            | AJ3  |  |  |
| 68   | LVDS1_TX2_P | DS                       | LVDS1 display bridge |            | AH9  |  |  |
| 69   | GND         | POWER                    | Digital GND          |            |      |  |  |
| 70   | GND         | POWER                    | Digital GND          |            |      |  |  |
| 71   | LVDS0_TX3_N | DS                       | LVDS0 display bridge |            | AH5  |  |  |
| 72   | LVDS1_TX3_N | DS                       | LVDS1 display bridge |            | AJ10 |  |  |
| 73   | LVDS0_TX3_P | DS                       | LVDS0 display bridge |            | AJ5  |  |  |
| 74   | LVDS1_TX3_P | DS                       | LVDS1 display bridge |            | AH10 |  |  |
| 75   | LVDS0_CLK_N | DS                       | LVDS0 display bridge |            | AH4  |  |  |
| 76   | LVDS1_CLK_N | DS                       | LVDS1 display bridge |            | AJ8  |  |  |
| 77   | LVDS0_CLK_P | DS                       | LVDS0 display bridge |            | AJ4  |  |  |
| 78   | LVDS1_CLK_P | DS                       | LVDS1 display bridge |            | AH8  |  |  |
| 79   | GND         | POWER                    | Digital GND          |            |      |  |  |
| 80   | GND         | POWER                    | Digital GND          |            |      |  |  |

| J3    |            |      |                 |           |            |  |  |  |  |
|-------|------------|------|-----------------|-----------|------------|--|--|--|--|
| Pin # | Pin Name   | Туре | Pin Group       | GPIO      | i.MX6 Ball |  |  |  |  |
| 1     | RGMII_TCLK | 0    | RGMII Interface | GPIO6[19] | C29        |  |  |  |  |
| 2     | RGMII_RCLK | I    | RGMII Interface | GPIO6[30] | H24        |  |  |  |  |
| 3     | RGMII_TCTL | 0    | RGMII Interface | GPIO6[26] | G28        |  |  |  |  |
| 4     | RGMII_RCTL | I    | RGMII Interface | GPIO6[24] | F28        |  |  |  |  |

| J3   | J3                    |       |                                              |           |            |  |  |  |  |
|------|-----------------------|-------|----------------------------------------------|-----------|------------|--|--|--|--|
| Pin# | Pin Name              | Туре  | Pin Group                                    | GPIO      | i.MX6 Ball |  |  |  |  |
| 5    | RGMII_TD0             | 0     | RGMII Interface                              | GPIO6[20] | C28        |  |  |  |  |
| 6    | RGMII_RD0             | ı     | RGMII Interface                              | GPIO6[25] | G27        |  |  |  |  |
| 7    | RGMII_TD1             | 0     | RGMII Interface                              | GPIO6[21] | E29        |  |  |  |  |
| 8    | RGMII_RD1             | I     | RGMII Interface                              | GPIO6[27] | F29        |  |  |  |  |
| 9    | RGMII_TD2             | 0     | RGMII Interface                              | GPIO6[22] | G24        |  |  |  |  |
| 10   | RGMII_RD2             | I     | RGMII Interface                              | GPIO6[28] | H23        |  |  |  |  |
| 11   | RGMII_TD3             | 0     | RGMII Interface                              | GPIO6[23] | F27        |  |  |  |  |
| 12   | RGMII_RD3             | 1     | RGMII Interface                              | GPIO6[29] | G29        |  |  |  |  |
| 13   | GND                   | POWER | Digital GND                                  |           |            |  |  |  |  |
| 14   | GND                   | POWER | Digital GND                                  |           |            |  |  |  |  |
| 15   | CSI1_DATA_EN          | 1     | Camera Parallel Interface [1]                | GPIO3[10] | Y28        |  |  |  |  |
| 16   | SD2_CLK               | 0     | SD/MMC and SDXC                              | GPIO1[10] | E28        |  |  |  |  |
| 17   | CSI1_HSYNCH/BT_CFG2_3 | I     | Camera Parallel Interface/Boot<br>Select [1] | GPIO3[11] | AE29       |  |  |  |  |
| 18   | SD2_DATA0             | 10    | SD/MMC and SDXC                              | GPIO1[15] | B29        |  |  |  |  |
| 19   | CSI1_VSYNC/BT_CFG2_4  | I     | Camera Parallel Interface/Boot<br>Select [1] | GPIO3[12] | Y27        |  |  |  |  |
| 20   | SD2_CMD               | 10    | SD/MMC and SDXC                              | GPIO1[11] | D29        |  |  |  |  |
| 21   | CSI1_PIXCLK           | I     | Camera Parallel Interface [1]                | GPIO2[22] | T29        |  |  |  |  |
| 22   | SD2_DATA2             | IO    | SD/MMC and SDXC                              | GPIO1[13] | B28        |  |  |  |  |
| 23   | CSI1_DATA4/BT_CFG1_5  | I     | Camera Parallel Interface/Boot<br>Select [1] | GPIO3[5]  | W28        |  |  |  |  |
| 24   | SD2_DATA1             | 10    | SD/MMC and SDXC                              | GPIO1[14] | F24        |  |  |  |  |
| 25   | CSI1_DATA5            | l l   | Camera Parallel Interface [1]                | GPIO3[4]  | W27        |  |  |  |  |
| 26   | SD2_DATA3             | 10    | SD/MMC and SDXC                              | GPIO1[12] | F23        |  |  |  |  |
| 27   | GND                   | POWER | Digital GND                                  |           |            |  |  |  |  |
| 28   | GND                   | POWER | Digital GND                                  |           |            |  |  |  |  |
| 29   | SPDIFIN               | 1     | SPDIF                                        | GPIO3[21] | K29        |  |  |  |  |
| 30   | CSI1_DATA19           | I     | Camera Parallel Interface [1]                | GPIO5[4]  | N27        |  |  |  |  |
| 31   | SPDIFOUT              | 0     | SPDIFIN                                      | GPIO3[22] | K28        |  |  |  |  |
| 32   | CSI1_DATA18           | I     | Camera Parallel Interface [1]                | GPIO6[6]  | N28        |  |  |  |  |
| 33   | CSI1_DATA8            | I     | Camera Parallel Interface [1]                | GPIO3[1]  | V27        |  |  |  |  |
| 34   | CSI1_DATA17           | I     | Camera Parallel Interface [1]                | GPIO2[16] | P28        |  |  |  |  |
| 35   | CSI1_DATA9            | I     | Camera Parallel Interface [1]                | GPIO3[0]  | V28        |  |  |  |  |
| 36   | CSI1_DATA16           | I     | Camera Parallel Interface [1]                | GPIO2[17] | P29        |  |  |  |  |
| 37   | CSI1_DATA10           | I     | Camera Parallel Interface [1]                | GPIO2[29] | P24        |  |  |  |  |
| 38   | CSI1_DATA15           | I     | Camera Parallel Interface [1]                | GPIO2[18] | R29        |  |  |  |  |
| 39   | GND                   | POWER | Digital GND                                  |           |            |  |  |  |  |
| 40   | GND                   | POWER | Digital GND                                  |           |            |  |  |  |  |
| 41   | CSI1_DATA11           | 1     | Camera Parallel Interface [1]                | GPIO2[28] | N23        |  |  |  |  |

| J3   | J3            |       |                               |           |            |  |  |  |  |
|------|---------------|-------|-------------------------------|-----------|------------|--|--|--|--|
| Pin# | Pin Name      | Туре  | Pin Group                     | GPIO      | i.MX6 Ball |  |  |  |  |
| 42   | DISP0_VSYNCH  | 0     | LCD Vertical Sync             | GPIO4[19] | W24        |  |  |  |  |
| 43   | CSI1_DATA12   | 1     | Camera Parallel Interface [1] | GPIO2[21] | N24        |  |  |  |  |
| 44   | DISPO_DATA_EN | 0     | LCD Data Enable               | GPIO4[17] | AD28       |  |  |  |  |
| 45   | CSI1_DATA13   | I     | Camera Parallel Interface [1] | GPIO2[20] | M24        |  |  |  |  |
| 46   | DISPO_HSYNCH  | 0     | LCD Horizontal Sync           | GPIO4[18] | AD29       |  |  |  |  |
| 47   | CSI1_DATA14   | I     | Camera Parallel Interface [1] | GPIO2[19] | R28        |  |  |  |  |
| 48   | ENET_MDC      | 0     | Gigabit Ethernet              | GPIO1[31] | AJ21       |  |  |  |  |
| 49   | CSI1_DATA6    | I     | Camera Parallel Interface [1] | GPIO3[3]  | AB29       |  |  |  |  |
| 50   | ENET_MDIO     | 10    | Gigabit Ethernet              | GPIO1[22] | AJ22       |  |  |  |  |
| 51   | CSI1_DATA7    | I     | Camera Parallel Interface [1] | GPIO3[2]  | W29        |  |  |  |  |
| 52   | ENET_REF_CLK  | I     | Gigabit Ethernet              | GPIO1[23] | AH21       |  |  |  |  |
| 53   | GND           | POWER | Digital GND                   |           |            |  |  |  |  |
| 54   | GND           | POWER | Digital GND                   |           |            |  |  |  |  |
| 55   | DISP0_DAT12   | 0     | LCD Data                      | GPIO5[6]  | AF28       |  |  |  |  |
| 56   | DISP0_DAT0    | 0     | LCD Data                      | GPIO4[21] | AH29       |  |  |  |  |
| 57   | DISP0_DAT13   | 0     | LCD Data                      | GPIO5[7]  | AJ25       |  |  |  |  |
| 58   | DISP0_DAT1    |       | LCD Data                      | GPIO4[22] | AD27       |  |  |  |  |
| 59   | DISP0_DAT14   | 10    | LCD Data                      | GPIO5[8]  | AJ28       |  |  |  |  |
| 60   | DISP0_DAT2    | 10    | LCD Data                      | GPIO4[23] | AB27       |  |  |  |  |
| 61   | DISP0_DAT15   | 10    | LCD Data                      | GPIO5[9]  | AH25       |  |  |  |  |
| 62   | DISP0_DAT3    | 10    | LCD Data                      | GPIO4[24] | V23        |  |  |  |  |
| 63   | DISP0_DAT16   | 10    | LCD Data                      | GPIO5[10] | AB24       |  |  |  |  |
| 64   | DISP0_DAT4    | 10    | LCD Data                      | GPIO4[25] | V24        |  |  |  |  |
| 65   | DISP0_DAT17   | 10    | LCD Data                      | GPIO5[11] | AH28       |  |  |  |  |
| 66   | DISP0_DAT5    | 10    | LCD Data                      | GPIO4[26] | AH27       |  |  |  |  |
| 67   | GND           | POWER | Digital GND                   |           |            |  |  |  |  |
| 68   | DISPO_CLK     | 10    | LCD Pixel clock               | GPIO4[16] | AF29       |  |  |  |  |
| 69   | DISP0_DAT18   | 10    | LCD Data                      | GPIO5[12] | AH24       |  |  |  |  |
| 70   | DISP0_DAT6    | 10    | LCD Data                      | GPIO4[27] | U23        |  |  |  |  |
| 71   | DISP0_DAT19   | 10    | LCD Data                      | GPIO5[13] | AA24       |  |  |  |  |
| 72   | DISPO_DAT7    | 10    | LCD Data                      | GPIO4[28] | AE28       |  |  |  |  |
| 73   | DISP0_DAT20   | 10    | LCD Data                      | GPIO5[14] | AD24       |  |  |  |  |
| 74   | DISP0_DAT8    | 10    | LCD Data                      | GPIO4[29] | AJ26       |  |  |  |  |
| 75   | DISP0_DAT21   | 10    | LCD Data                      | GPIO5[15] | AC24       |  |  |  |  |
| 76   | DISPO_DAT9    | 10    | LCD Data                      | GPIO4[30] | AG28       |  |  |  |  |
| 77   | DISP0_DAT22   | 10    | LCD Data                      | GPIO5[16] | Y24        |  |  |  |  |
| 78   | DISP0_DAT10   | 10    | LCD Data                      | GPIO4[31] | AH26       |  |  |  |  |
| 79   | DISPO_DAT23   | 10    | LCD Data                      | GPIO5[17] | AJ24       |  |  |  |  |

| J3   |             |      |           |          |            |
|------|-------------|------|-----------|----------|------------|
| Pin# | Pin Name    | Туре | Pin Group | GPIO     | i.MX6 Ball |
| 80   | DISP0_DAT11 | Ю    | LCD Data  | GPIO5[5] | AJ27       |

## Note:

- [1] Pin is being latched at boot as part of iMX6 BT\_CFG pins. Please refer to Boot section 4.16.1. and VAR-DT6CustomBoard schematics for reference.
- [2] A Delay should be added on POR\_B to ensure POR\_B is released after SOM voltage rails have stabilized. Use a voltage supervisor, see reference schematics.

## 3.2. Pin Mux

The table below summarizes the additional available functionality for each pin in the three board to board connectors.

#### J1:

| PIN | i.MX6<br>Ball | MODE 0                       | MODE 1                              | MODE 2                       | MODE 3                        | MODE 4                       | MODE 5               | MODE 6                          | MODE 7                           |
|-----|---------------|------------------------------|-------------------------------------|------------------------------|-------------------------------|------------------------------|----------------------|---------------------------------|----------------------------------|
| 4*  | W6            | esai.<br>ESAI_TX_FS          |                                     | kpp.<br>KEY_ROW6             |                               |                              | gpio1.<br>GPIO1_IO02 | usdhc2.<br>SD2_WP               | mlb.<br>MLB_DATA                 |
| 6*  | AD2           | esai.<br>ESAI_RX_FS          | wdog1.<br>WDOG1_B                   | kpp.<br>KEY_COL6             | ccm.<br>CCM_REF_<br>EN_B      | pwm1.<br>PWM1_OUT            | gpio1.<br>GPIO1_IO09 | usdhc1.<br>SD1_WP               |                                  |
| 9   | Y7            | ecspi1.<br>ECSPI1_MIS<br>O   | enet.<br>ENET_MDIO                  | audmux.<br>AUD5_TXFS         | kpp.<br>KEY_COL1              | uart5.<br>UART5_TX_D<br>ATA  | gpio4.<br>GPIO4_IO08 | usdhc1.<br>SD1_VSELECT          |                                  |
| 11  | AB7           | ecspi1.<br>ECSPI1_MOS<br>I   | enet.<br>ENET_TX_DA<br>TA3          | audmux.<br>AUD5_TXD          | kpp.<br>KEY_ROW<br>0          | uart4.<br>UART4_RX_D<br>ATA  | gpio4.<br>GPIO4_IO07 | dcic2.<br>DCIC2_OUT             |                                  |
| 12* | C20           | gpmi.<br>NAND_CE2_<br>B      | ipu1.<br>IPU1_SISG0                 | esai.<br>ESAI_TX0            | eim.<br>EIM_CRE               | ccm.<br>CCM_CLKO2            | gpio6.<br>GPIO6_IO15 | ipu2.<br>IPU2_SISG0             |                                  |
| 13  | AB6           | ecspi1.<br>ECSPI1_SCLK       | enet.<br>ENET_RX_DA<br>TA3          | audmux.<br>AUD5_TXC          | kpp.<br>KEY_COLO              | uart4.<br>UART4_TX_D<br>ATA  | gpio4.<br>GPIO4_IO06 | dcic1.<br>DCIC1_OUT             |                                  |
| 14* | B21           | gpmi.<br>NAND_CE3_<br>B      | ipu1.<br>IPU1_SISG1                 | esai.<br>ESAI_TX1            | eim.<br>EIM_ADDR<br>26        |                              | gpio6.<br>GPIO6_IO16 | ipu2.<br>IPU2_SISG1             |                                  |
| 15  | AD7           | ecspi1.<br>ECSPI1_SS1        | enet.<br>ENET_RX_DA<br>TA2          | flexcan1.<br>FLEXCAN1_T<br>X | kpp.<br>KEY_COL2              | enet.<br>ENET_MDC            | gpio4.<br>GPIO4_IO10 | usb.<br>USB_H1_PW<br>R_CTL_WAKE |                                  |
| 18  | AF1           | flexcan2.<br>FLEXCAN2_T<br>X | ipu1.<br>IPU1_SISG4                 | usb.<br>USB_OTG_O<br>C       | kpp.<br>KEY_COL4              | uart5.<br>UART5_RTS_<br>B    | gpio4.<br>GPIO4_IO14 |                                 |                                  |
| 20  | AC7           | flexcan2.<br>FLEXCAN2_R<br>X | ipu1.<br>IPU1_SISG5                 | usb.<br>USB_OTG_P<br>WR      | kpp.<br>KEY_ROW<br>4          | uart5.<br>UART5_CTS_<br>B    | gpio4.<br>GPIO4_IO15 |                                 |                                  |
| 21  | AC1           | esai.<br>ESAI_TX4_RX<br>1    | ecspi5.<br>ECSPI5_RDY               | epit1.<br>EPIT1_OUT          | flexcan1.<br>FLEXCAN1<br>_TX  | uart2.<br>UART2_TX_D<br>ATA  | gpio1.<br>GPIO1_IO07 | spdif.<br>SPDIF_LOCK            | usb.<br>USB_OTG_HOST_<br>MODE    |
| 23  | V7            | esai.<br>ESAI_TX5_RX<br>0    | xtalosc.<br>XTALOSC_RE<br>F_CLK_32K | epit2.<br>EPIT2_OUT          | flexcan1.<br>FLEXCAN1<br>_RX  | uart2.<br>UART2_RX_D<br>ATA  | gpio1.<br>GPIO1_IO08 | spdif.<br>SPDIF_SR_CL<br>K      | usb.<br>USB_OTG_PWR_C<br>TL_WAKE |
| 36  | J23           | eim.<br>EIM_DATA20           | ecspi4.<br>ECSPI4_SS0               | ipu1.<br>IPU1_DI0_PI<br>N16  | ipu2.<br>IPU2_CSI1<br>_DATA15 | uart1.<br>UART1_RTS_<br>B    | gpio3.<br>GPIO3_IO20 | epit2.<br>EPIT2_OUT             |                                  |
| 37  | K27           | eim.<br>EIM_EB3              | ecspi4.<br>ECSPI4_RDY               | uart3.<br>UART3_RTS_<br>B    | uart1.<br>UART1_RI<br>_B      | ipu2.<br>IPU2_CSI1_H<br>SYNC | gpio2.<br>GPIO2_IO31 | ipu1.<br>IPU1_DI1_PI<br>N03     | src.<br>SRC_BOOT_CFG31           |
| 38  | J29           | eim.<br>EIM_DATA19           | ecspi1.<br>ECSPI1_SS1               | ipu1.<br>IPU1_DI0_PI<br>N08  | ipu2.<br>IPU2_CSI1<br>_DATA16 | uart1.<br>UART1_CTS_<br>B    | gpio3.<br>GPIO3_IO19 | epit1.<br>EPIT1_OUT             |                                  |

| PIN | i.MX6<br>Ball | MODE 0                        | MODE 1                      | MODE 2                       | MODE 3                      | MODE 4                         | MODE 5               | MODE 6                        | MODE 7                  |
|-----|---------------|-------------------------------|-----------------------------|------------------------------|-----------------------------|--------------------------------|----------------------|-------------------------------|-------------------------|
| 39  | K24           | eim.<br>EIM_DATA23            | ipu1.<br>IPU1_DI0_D0<br>_CS | uart3.<br>UART3_CTS_<br>B    | uart1.<br>UART1_DC<br>D_B   | ipu2.<br>IPU2_CSI1_D<br>ATA_EN | gpio3.<br>GPIO3_IO23 | ipu1.<br>IPU1_DI1_PI<br>N02   | ipu1.<br>IPU1_DI1_PIN14 |
| 40  | V1            | ipu1.<br>IPU1_CSI0_D<br>ATA11 | audmux.<br>AUD3_RXFS        | ecspi2.<br>ECSPI2_SS0        | uart1.<br>UART1_RX<br>_DATA |                                | gpio5.<br>GPIO5_IO29 |                               | arm.<br>ARM_TRACE08     |
| 41  | L28           | eim.<br>EIM_DATA25            | ecspi4.<br>ECSPI4_SS3       | uart3.<br>UART3_RX_D<br>ATA  | ecspi1.<br>ECSPI1_SS<br>3   | ecspi2.<br>ECSPI2_SS3          | gpio3.<br>GPIO3_IO25 | audmux.<br>AUD5_RXC           | uart1.<br>UART1_DSR_B   |
| 42  | W3            | ipu1.<br>IPU1_CSI0_D<br>ATA10 | audmux.<br>AUD3_RXC         | ecspi2.<br>ECSPI2_MISO       | uart1.<br>UART1_TX<br>_DATA |                                | gpio5.<br>GPIO5_IO28 |                               | arm.<br>ARM_TRACE07     |
| 43  | L29           | eim.<br>EIM_DATA24            | ecspi4.<br>ECSPI4_SS2       | uart3.<br>UART3_TX_D<br>ATA  | ecspi1.<br>ECSPI1_SS<br>2   | ecspi2.<br>ECSPI2_SS2          | gpio3.<br>GPIO3_IO24 | audmux.<br>AUD5_RXFS          | uart1.<br>UART1_DTR_B   |
| 44  | AF2           | ecspi1.<br>ECSPI1_SS2         | enet.<br>ENET_TX_DA<br>TA2  | flexcan1.<br>FLEXCAN1_R<br>X | kpp.<br>KEY_ROW<br>2        | usdhc2.<br>SD2_VSELECT         | gpio4.<br>GPIO4_IO11 | hdmi.<br>HDMI_TX_CE<br>C_LINE |                         |
| 45  | AC6           | esai.<br>ESAI_TX_CLK          |                             | i2c3.<br>I2C3_SDA            |                             |                                | gpio1.GPIO1<br>_IO06 | usdhc2.<br>SD2_LCTL           | mlb.<br>MLB_SIG         |
| 46  | AG23          |                               | enet.<br>ENET_RX_EN         | Esai<br>ESAI_TX_CLK          | spdif.<br>SPDIF_EXT<br>_CLK |                                | gpio1.<br>GPIO1_IO25 |                               |                         |
| 47  | AA6           | esai.<br>ESAI_RX_CLK          | wdog2.<br>WDOG2_B           | kpp.<br>KEY_ROW5             | usb.<br>USB_OTG_<br>ID      | pwm2.<br>PWM2_OUT              | gpio1.<br>GPIO1_IO01 | usdhc1.<br>SD1_CD_B           |                         |

## Note:

[\*] Pins marked with \* are connected to iMX6 SoC balls only in SOM revision v1.2 and onwards and only in specific SOM subsets in which Audio codec is not assembled and short resistors are assembled Instead. Otherwise, ball is connected to On SOM Audio codec and pin is used to export the Audio codec's interface.

J2:

| PIN | i.MX6<br>Ball | MODE 0                        | MODE 1                           | MODE 2                      | MODE 3                              | MODE 4                                | MODE 5               | MODE 6                 | MODE 7              |
|-----|---------------|-------------------------------|----------------------------------|-----------------------------|-------------------------------------|---------------------------------------|----------------------|------------------------|---------------------|
| 13  | Y6            | esai.<br>ESAI_TX_HF_<br>CLK   |                                  | kpp.<br>KEY_COL7            |                                     |                                       | gpio1.<br>GPIO1_IO04 | usdhc2.<br>SD2_CD_B    |                     |
| 15  | AG24          |                               | enet.<br>ENET_TX_EN              | esai.<br>ESAI_TX3_R<br>X2   |                                     |                                       | gpio1.<br>GPIO1_IO28 |                        |                     |
| 18  | N29           | eim.<br>EIM_DATA30            | ipu1.<br>IPU1_DISP1_<br>DATA21   | ipu1.<br>IPU1_DI0_PI<br>N11 | ipu1.<br>IPU1_CSI0_<br>DATA03       | uart3.<br>UART3_CTS<br>_B             | gpio3.<br>GPIO3_IO30 | usb.<br>USB_H1_OC      |                     |
| 38  | AD22          | usb.<br>USB_OTG_ID            | enet.<br>ENET_RX_ER              | esai.<br>ESAI_RX_HF<br>_CLK | spdif.<br>SPDIF_IN                  | enet.<br>ENET_1588<br>_EVENT2_O<br>UT | gpio1.<br>GPIO1_IO24 |                        |                     |
| 41  | AD3           | ecspi1.<br>ECSPI1_SS0         | enet.<br>ENET_COL                | audmux.<br>AUD5_RXD         | kpp.<br>KEY_ROW1                    | uart5.<br>UART5_RX_<br>DATA           | gpio4.<br>GPIO4_IO09 | usdhc2.<br>SD2_VSELECT |                     |
| 45  | W2            | ipu1.<br>IPU1_CSI0_D<br>ATA08 | eim.<br>EIM_DATA06               | ecspi2.<br>ECSPI2_SCLK      | kpp.<br>KEY_COL7                    | i2c1.<br>I2C1_SDA                     | gpio5.<br>GPIO5_IO26 |                        | arm.<br>ARM_TRACE05 |
| 47  | W1            | ipu1.<br>IPU1_CSI0_D<br>ATA09 | eim.<br>EIM_DATA07               | ecspi2.<br>ECSPI2_MOS<br>I  | kpp.<br>KEY_ROW7                    | i2c1.<br>I2C1_SCL                     | gpio5.<br>GPIO5_IO27 |                        | arm.<br>ARM_TRACE06 |
| 49  | AB2           | esai.<br>ESAI_TX3_RX<br>2     | enet.<br>ENET_1588_<br>EVENT2_IN | enet.<br>ENET_REF_C<br>LK   | usdhc1.<br>SD1_LCTL                 | spdif.<br>SPDIF_IN                    | gpio7.<br>GPIO7_IO11 | i2c3.<br>I2C3_SDA      | sjc.<br>JTAG_DE_B   |
| 51  | AB3           | Esai<br>ESAI_TX2_RX<br>3      |                                  | kpp.<br>KEY_ROW7            | ccm.<br>CCM_CLKO1                   |                                       | gpio1.<br>GPIO1_IO05 | i2c3.<br>I2C3_SCL      | arm.<br>ARM_EVENTI  |
| 55  | AE1           | esai.<br>ESAI_RX_HF_<br>CLK   |                                  | i2c3.<br>I2C3_SCL           | xtalosc.<br>XTALOSC_RE<br>F_CLK_24M | ccm.<br>CCM_CLKO<br>2                 | gpio1.<br>GPIO1_IO03 | usb.<br>USB_H1_OC      | mlb.<br>MLB_CLK     |

J3:

| J3: |               |                               |                                |                                |                               |                         |                      |                     |                                     |
|-----|---------------|-------------------------------|--------------------------------|--------------------------------|-------------------------------|-------------------------|----------------------|---------------------|-------------------------------------|
| PIN | i.MX6<br>Ball | MODE 0                        | MODE 1                         | MODE 2                         | MODE 3                        | MODE 4                  | MODE 5               | MODE 6              | MODE 7                              |
| 1   | C29           | usb.<br>USB_H2_DAT<br>A       | enet.<br>RGMII_TXC             | spdif.<br>SPDIF_EXT_<br>CLK    |                               |                         | gpio6.<br>GPIO6_IO19 |                     | xtalosc.<br>XTALOSC_REF_CL<br>K_24M |
| 2   | H24           | usb.<br>USB_H3_STR<br>OBE     | enet.<br>RGMII_RXC             |                                |                               |                         | gpio6.<br>GPIO6_IO30 |                     |                                     |
| 3   | G28           | usb.<br>USB_H2_STR<br>OBE     | enet.<br>RGMII_TX_C<br>TL      |                                |                               |                         | gpio6.<br>GPIO6_IO26 |                     | enet.<br>ENET_REF_CLK               |
| 4   | F28           | usb.USB_H3_<br>DATA           | enet.<br>RGMII_RX_C<br>TL      |                                |                               |                         | gpio6.<br>GPIO6_IO24 |                     |                                     |
| 5   | C28           | mipi_hsi.<br>HSI_TX_REA<br>DY | enet.<br>RGMII_TD0             |                                |                               |                         | gpio6.<br>GPIO6_IO20 |                     |                                     |
| 6   | G27           | mipi_hsi.<br>HSI_RX_REA<br>DY | enet.<br>RGMII_RD0             |                                |                               |                         | gpio6.<br>GPIO6_IO25 |                     |                                     |
| 7   | E29           | mipi_hsi.<br>HSI_RX_FLAG      | enet.<br>RGMII_TD1             |                                |                               |                         | gpio6.<br>GPIO6_IO21 |                     |                                     |
| 8   | F29           | mipi_hsi.<br>HSI_TX_FLAG      | enet.<br>RGMII_RD1             |                                |                               |                         | gpio6.<br>GPIO6_IO27 |                     |                                     |
| 9   | G24           | mipi_hsi.<br>HSI_RX_DAT<br>A  | enet.<br>RGMII_TD2             |                                |                               |                         | gpio6.<br>GPIO6_IO22 |                     |                                     |
| 10  | H23           | mipi_hsi.<br>HSI_TX_DAT<br>A  | enet.<br>RGMII_RD2             |                                |                               |                         | gpio6.<br>GPIO6_IO28 |                     |                                     |
| 11  | F27           | mipi_hsi.<br>HSI_RX_WAK<br>E  | enet.<br>RGMII_TD3             |                                |                               |                         | gpio6.<br>GPIO6_IO23 |                     |                                     |
| 12  | G29           | mipi_hsi.<br>HSI_TX_WAK<br>E  | enet.<br>RGMII_RD3             |                                |                               |                         | gpio6.<br>GPIO6_IO29 |                     |                                     |
| 15  | Y28           | eim.<br>EIM_AD10              | ipu1.<br>IPU1_DI1_PI<br>N15    | ipu2.<br>IPU2_CSI1_D<br>ATA_EN |                               |                         | gpio3.<br>GPIO3_IO10 |                     | src.<br>SRC_BOOT_CFG10              |
| 16  | E28           | usdhc2.<br>SD2_CLK            | ecspi5.<br>ECSPI5_SCLK         | kpp.<br>KEY_COL5               | audmux.<br>AUD4_RXFS          |                         | gpio1.<br>GPIO1_IO10 |                     |                                     |
| 17  | AE29          | eim.<br>EIM_AD11              | ipu1.<br>IPU1_DI1_PI<br>N02    | ipu2.<br>IPU2_CSI1_H<br>SYNC   |                               |                         | gpio3.<br>GPIO3_IO11 |                     | src.<br>SRC_BOOT_CFG11              |
| 18  | B29           | usdhc2.<br>SD2_DATA0          | ecspi5.<br>ECSPI5_MISO         |                                | audmux.<br>AUD4_RXD           | kpp.<br>KEY_ROW7        | gpio1.<br>GPIO1_IO15 | dcic2.<br>DCIC2_OUT |                                     |
| 19  | Y27           | eim.<br>EIM_AD12              | ipu1.<br>IPU1_DI1_PI<br>N03    | ipu2.<br>IPU2_CSI1_V<br>SYNC   |                               |                         | gpio3.<br>GPIO3_IO12 |                     | src.<br>SRC_BOOT_CFG12              |
| 20  | D29           | usdhc2.<br>SD2_CMD            | ecspi5.<br>ECSPI5_MOSI         | kpp.<br>KEY_ROW5               | audmux.<br>AUD4_RXC           |                         | gpio1.<br>GPIO1_IO11 |                     |                                     |
| 21  | T29           | eim.<br>EIM_ADDR16            | ipu1.<br>IPU1_DI1_DI<br>SP_CLK | ipu2.<br>IPU2_CSI1_P<br>IXCLK  |                               |                         | gpio2.<br>GPIO2_IO22 |                     | src.<br>SRC_BOOT_CFG16              |
| 22  | B28           | usdhc2.<br>SD2_DATA2          | ecspi5.<br>ECSPI5_SS1          | eim.<br>EIM_CS3                | audmux.<br>AUD4_TXD           | kpp.<br>KEY_ROW6        | gpio1.<br>GPIO1_IO13 |                     |                                     |
| 23  | W28           | eim.<br>EIM_AD05              | ipu1.<br>IPU1_DISP1_<br>DATA04 | ipu2.<br>IPU2_CSI1_D<br>ATA04  |                               |                         | gpio3.<br>GPIO3_IO05 |                     | src.<br>SRC_BOOT_CFG05              |
| 24  | F24           | usdhc2.<br>SD2_DATA1          | ecspi5.<br>ECSPI5_SS0          | eim.<br>EIM_CS2                | audmux.<br>AUD4_TXFS          | kpp.<br>KEY_COL7        | gpio1.<br>GPIO1_IO14 |                     |                                     |
| 25  | W27           | eim.<br>EIM_AD04              | ipu1.<br>IPU1_DISP1_<br>DATA05 | ipu2.<br>IPU2_CSI1_D<br>ATA05  |                               |                         | gpio3.<br>GPIO3_IO04 |                     | src.<br>SRC_BOOT_CFG04              |
| 26  | F23           | usdhc2.<br>SD2_DATA3          | ecspi5.<br>ECSPI5_SS3          | kpp.<br>KEY_COL6               | audmux.<br>AUD4_TXC           |                         | gpio1.<br>GPIO1_IO12 |                     |                                     |
| 29  | K29           | eim.<br>EIM_DATA21            | ecspi4.<br>ECSPI4_SCLK         | ipu1.<br>IPU1_DI0_PI<br>N17    | ipu2.<br>IPU2_CSI1_<br>DATA11 | usb.<br>USB_OTG_<br>OC  | gpio3.<br>GPIO3_IO21 | i2c1.<br>I2C1_SCL   | spdif.<br>SPDIF_IN                  |
| 30  | N27           | eim.<br>EIM_ADDR24            | ipu1.<br>IPU1_DISP1_<br>DATA19 | ipu2.<br>IPU2_CSI1_D<br>ATA19  | ipu2.<br>IPU2_SISG2           | ipu1.<br>IPU1_SISG2     | gpio5.<br>GPIO5_IO04 |                     | src.<br>SRC_BOOT_CFG24              |
| 31  | K28           | eim.<br>EIM_DATA22            | ecspi4.<br>ECSPI4_MISO         | ipu1.<br>IPU1_DI0_PI<br>N01    | ipu2.<br>IPU2_CSI1_<br>DATA10 | usb.<br>USB_OTG_P<br>WR | gpio3.<br>GPIO3_IO22 | spdif.<br>SPDIF_OUT |                                     |

| PIN | i.MX6 | MODE 0                         | MODE 1                         | MODE 2                        | MODE 3               | MODE 4                                | MODE 5               | MODE 6                 | MODE 7                 |
|-----|-------|--------------------------------|--------------------------------|-------------------------------|----------------------|---------------------------------------|----------------------|------------------------|------------------------|
| 32  | N28   | eim.<br>EIM_ADDR23             | ipu1.<br>IPU1_DISP1_           | ipu2.<br>IPU2_CSI1_D          | ipu2.<br>IPU2_SISG3  | ipu1.<br>IPU1_SISG3                   | gpio6.<br>GPIO6_IO06 |                        | src.<br>SRC_BOOT_CFG23 |
| 33  | V27   | eim.<br>EIM_AD01               | ipu1. IPU1_DISP1_ DATA08       | ipu2.<br>IPU2_CSI1_D<br>ATA08 |                      |                                       | gpio3.<br>GPIO3_IO01 |                        | src.<br>SRC_BOOT_CFG01 |
| 34  | P28   | eim.<br>EIM_ADDR22             | ipu1. IPU1_DISP1_ DATA17       | ipu2.<br>IPU2_CSI1_D<br>ATA17 |                      |                                       | gpio2.<br>GPIO2_IO16 |                        | src.<br>SRC_BOOT_CFG22 |
| 35  | V28   | eim.<br>EIM_AD00               | ipu1. IPU1_DISP1_ DATA09       | ipu2.<br>IPU2_CSI1_D<br>ATA09 |                      |                                       | gpio3.<br>GPIO3_IO00 |                        | src.<br>SRC_BOOT_CFG00 |
| 36  | P29   | eim.<br>EIM_ADDR21             | ipu1.<br>IPU1_DISP1_<br>DATA16 | ipu2.<br>IPU2_CSI1_D<br>ATA16 |                      |                                       | gpio2.<br>GPIO2_IO17 |                        | src.<br>SRC_BOOT_CFG21 |
| 37  | P24   | eim.<br>EIM_EB1                | ipu1.<br>IPU1_DISP1_<br>DATA10 | ipu2.<br>IPU2_CSI1_D<br>ATA10 |                      |                                       | gpio2.<br>GPIO2_IO29 |                        | src.<br>SRC_BOOT_CFG28 |
| 38  | R29   | eim.<br>EIM_ADDR20             | ipu1.<br>IPU1_DISP1_<br>DATA15 | ipu2.<br>IPU2_CSI1_D<br>ATA15 |                      |                                       | gpio2.<br>GPIO2_IO18 |                        | src.<br>SRC_BOOT_CFG20 |
| 41  | N23   | eim.<br>EIM_EB0                | ipu1.<br>IPU1_DISP1_<br>DATA11 | ipu2.<br>IPU2_CSI1_D<br>ATA11 |                      | ccm. CCM_PMIC _READY                  | gpio2.<br>GPIO2_IO28 |                        | src.<br>SRC_BOOT_CFG27 |
| 42  | W24   | ipu1.<br>IPU1_DI0_PI<br>N03    | ipu2.<br>IPU2_DI0_PI<br>N03    | audmux.<br>AUD6_TXFS          |                      |                                       | gpio4.<br>GPIO4_IO19 |                        |                        |
| 43  | N24   | eim.<br>EIM_ADDR17             | ipu1.<br>IPU1_DISP1_<br>DATA12 | ipu2.IPU2_C<br>SI1_DATA12     |                      |                                       | gpio2.<br>GPIO2_IO21 |                        | src.<br>SRC_BOOT_CFG17 |
| 44  | AD28  | ipu1.<br>IPU1_DI0_PI<br>N15    | ipu2.<br>IPU2_DI0_PI<br>N15    | audmux.<br>AUD6_TXC           |                      |                                       | gpio4.<br>GPIO4_IO17 |                        |                        |
| 45  | M24   | eim.<br>EIM_ADDR18             | ipu1.IPU1_DI<br>SP1_DATA13     | ipu2.<br>IPU2_CSI1_D<br>ATA13 |                      |                                       | gpio2.<br>GPIO2_IO20 |                        | src.<br>SRC_BOOT_CFG18 |
| 46  | AD29  | ipu1.<br>IPU1_DI0_PI<br>N02    | ipu2.<br>IPU2_DI0_PI<br>N02    | audmux.<br>AUD6_TXD           |                      |                                       | gpio4.<br>GPIO4_IO18 |                        |                        |
| 47  | R28   | eim.<br>EIM_ADDR19             | ipu1.<br>IPU1_DISP1_<br>DATA14 | ipu2.<br>IPU2_CSI1_D<br>ATA14 |                      |                                       | gpio2.<br>GPIO2_IO19 |                        | src.<br>SRC_BOOT_CFG19 |
| 48  | AJ21  | mlb.<br>MLB_DATA               | enet.<br>ENET_MDC              | esai.<br>ESAI_TX5_R<br>X0     |                      | enet.<br>ENET_1588<br>_EVENT1_I<br>N  | gpio1.<br>GPIO1_IO31 |                        |                        |
| 49  | AB29  | eim.<br>EIM_AD03               | ipu1.<br>IPU1_DISP1_<br>DATA06 | ipu2.<br>IPU2_CSI1_D<br>ATA06 |                      |                                       | gpio3.<br>GPIO3_IO03 |                        | src.<br>SRC_BOOT_CFG03 |
| 50  | AJ22  |                                | enet.<br>ENET_MDIO             | Esai<br>.ESAI_RX_CL<br>K      |                      | enet.<br>ENET_1588<br>_EVENT1_O<br>UT | gpio1.<br>GPIO1_IO22 | spdif.<br>SPDIF_LOCK   |                        |
| 51  | W29   | eim.<br>EIM_AD02               | ipu1.<br>IPU1_DISP1_<br>DATA07 | ipu2.<br>IPU2_CSI1_D<br>ATA07 |                      |                                       | gpio3.<br>GPIO3_IO02 |                        | src.<br>SRC_BOOT_CFG02 |
| 52  | AH21  |                                | enet.<br>ENET_TX_CL<br>K       | esai.<br>ESAI_RX_FS           |                      |                                       | gpio1.<br>GPIO1_IO23 | spdif.<br>SPDIF_SR_CLK |                        |
| 55  | AF28  | ipu1.<br>IPU1_DISP0_<br>DATA12 | ipu2.<br>IPU2_DISP0_<br>DATA12 |                               |                      |                                       | gpio5.<br>GPIO5_IO06 |                        |                        |
| 56  | AH29  | ipu1.<br>IPU1_DISP0_<br>DATA00 | ipu2.<br>IPU2_DISP0_<br>DATA00 | ecspi3.<br>ECSPI3_SCLK        |                      |                                       | gpio4.<br>GPIO4_IO21 |                        |                        |
| 57  | AJ25  | ipu1.<br>IPU1_DISP0_<br>DATA13 | ipu2.<br>IPU2_DISP0_<br>DATA13 |                               | audmux.<br>AUD5_RXFS |                                       | gpio5.<br>GPIO5_IO07 |                        |                        |
| 58  | AD27  | ipu1.<br>IPU1_DISP0_<br>DATA01 | ipu2.<br>IPU2_DISP0_<br>DATA01 | ecspi3.<br>ECSPI3_MOS<br>I    |                      |                                       | gpio4.<br>GPIO4_IO22 |                        |                        |
| 59  | AJ28  | ipu1.<br>IPU1_DISP0_<br>DATA14 | ipu2.<br>IPU2_DISPO_<br>DATA14 |                               | audmux.<br>AUD5_RXC  |                                       | gpio5.<br>GPIO5_IO08 |                        |                        |

| PIN | i.MX6<br>Ball | MODE 0                         | MODE 1                         | MODE 2                     | MODE 3                | MODE 4                       | MODE 5               | MODE 6 | MODE 7          |
|-----|---------------|--------------------------------|--------------------------------|----------------------------|-----------------------|------------------------------|----------------------|--------|-----------------|
| 60  | AB27          | ipu1.<br>IPU1_DISP0_<br>DATA02 | ipu2.<br>IPU2_DISP0_<br>DATA02 | ecspi3.<br>ECSPI3_MIS<br>O |                       |                              | gpio4.<br>GPIO4_IO23 |        |                 |
| 61  | AH25          | ipu1.<br>IPU1_DISP0_<br>DATA15 | ipu2.<br>IPU2_DISP0_<br>DATA15 | ecspi1.<br>ECSPI1_SS1      | ecspi2.<br>ECSPI2_SS1 |                              | gpio5.<br>GPIO5_IO09 |        |                 |
| 62  | V23           | ipu1.<br>IPU1_DISP0_<br>DATA03 | ipu2.<br>IPU2_DISP0_<br>DATA03 | ecspi3.<br>ECSPI3_SS0      |                       |                              | gpio4.<br>GPIO4_IO24 |        |                 |
| 63  | AB24          | ipu1.<br>IPU1_DISP0_<br>DATA16 | ipu2.<br>IPU2_DISP0_<br>DATA16 | ecspi2.<br>ECSPI2_MOS<br>I | audmux.<br>AUD5_TXC   | sdma.<br>SDMA_EXT_<br>EVENTO | gpio5.<br>GPIO5_IO10 |        |                 |
| 64  | V24           | ipu1.<br>IPU1_DISP0_<br>DATA04 | ipu2.<br>IPU2_DISP0_<br>DATA04 | ecspi3.<br>ECSPI3_SS1      |                       |                              | gpio4.<br>GPIO4_IO25 |        |                 |
| 65  | AH28          | ipu1.<br>IPU1_DISP0_<br>DATA17 | ipu2.<br>IPU2_DISP0_<br>DATA17 | ecspi2.<br>ECSPI2_MIS<br>O | audmux.<br>AUD5_TXD   | sdma.<br>SDMA_EXT_<br>EVENT1 | gpio5.<br>GPIO5_IO11 |        |                 |
| 66  | AH27          | ipu1.<br>IPU1_DISP0_<br>DATA05 | ipu2.<br>IPU2_DISP0_<br>DATA05 | ecspi3.<br>ECSPI3_SS2      | audmux.<br>AUD6_RXFS  |                              | gpio4.<br>GPIO4_IO26 |        |                 |
| 68  | AF29          | ipu1.<br>IPU1_DI0_DI<br>SP_CLK | ipu2.<br>IPU2_DI0_DI<br>SP_CLK |                            |                       |                              |                      |        |                 |
| 69  | AH24          | ipu1.<br>IPU1_DISP0_<br>DATA18 | ipu2.<br>IPU2_DISP0_<br>DATA18 | ecspi2.<br>ECSPI2_SS0      | audmux.<br>AUD5_TXFS  | audmux.<br>AUD4_RXFS         | gpio5.<br>GPIO5_IO12 |        | eim.<br>EIM_CS2 |
| 70  | U23           | ipu1.<br>IPU1_DISP0_<br>DATA06 | ipu2.<br>IPU2_DISP0_<br>DATA06 | ecspi3.<br>ECSPI3_SS3      | audmux.<br>AUD6_RXC   |                              | gpio4.<br>GPIO4_IO27 |        |                 |
| 71  | AA24          | ipu1.<br>IPU1_DISP0_<br>DATA19 | ipu2.<br>IPU2_DISP0_<br>DATA19 | ecspi2.<br>ECSPI2_SCLK     | audmux.<br>AUD5_RXD   | audmux.<br>AUD4_RXC          | gpio5.<br>GPIO5_IO13 |        | eim.<br>EIM_CS3 |
| 72  | AE28          | ipu1.<br>IPU1_DISP0_<br>DATA07 | ipu2.<br>IPU2_DISP0_<br>DATA07 | ecspi3.<br>ECSPI3_RDY      |                       |                              | gpio4.<br>GPIO4_IO28 |        |                 |
| 73  | AD24          | ipu1.<br>IPU1_DISP0_<br>DATA20 | ipu2.<br>IPU2_DISP0_<br>DATA20 | ecspi1.<br>ECSPI1_SCLK     | audmux.<br>AUD4_TXC   |                              | gpio5.<br>GPIO5_IO14 |        |                 |
| 74  | AJ26          | ipu1.<br>IPU1_DISP0_<br>DATA08 | ipu2.<br>IPU2_DISP0_<br>DATA08 | pwm1.<br>PWM1_OUT          | wdog1.<br>WDOG1_B     |                              | gpio4.<br>GPIO4_IO29 |        |                 |
| 75  | AC24          | ipu1.<br>IPU1_DISP0_<br>DATA21 | ipu2.<br>IPU2_DISP0_<br>DATA21 | ecspi1.<br>ECSPI1_MOS<br>I | audmux.<br>AUD4_TXD   |                              | gpio5.<br>GPIO5_IO15 |        |                 |
| 76  | AG28          | ipu1.<br>IPU1_DISP0_<br>DATA09 | ipu2.<br>IPU2_DISP0_<br>DATA09 | pwm2.<br>PWM2_OUT          | wdog2.<br>WDOG2_B     |                              | gpio4.<br>GPIO4_IO30 |        |                 |
| 77  | Y24           | ipu1.<br>IPU1_DISP0_<br>DATA22 | ipu2.<br>IPU2_DISP0_<br>DATA22 | ecspi1.<br>ECSPI1_MIS<br>O | audmux.<br>AUD4_TXFS  |                              | gpio5.<br>GPIO5_IO16 |        |                 |
| 78  | AH26          | ipu1.<br>IPU1_DISP0_<br>DATA10 | ipu2.<br>IPU2_DISP0_<br>DATA10 |                            |                       |                              | gpio4.<br>GPIO4_IO31 |        |                 |
| 79  | AJ24          | ipu1.<br>IPU1_DISP0_<br>DATA23 | ipu2.<br>IPU2_DISP0_<br>DATA23 | ecspi1.<br>ECSPI1_SS0      | audmux.<br>AUD4_RXD   |                              | gpio5.<br>GPIO5_IO17 |        |                 |
| 80  | AJ27          | ipu1.<br>IPU1_DISP0_<br>DATA11 | ipu2.<br>IPU2_DISP0_<br>DATA11 |                            |                       |                              | gpio5.<br>GPIO5_IO05 |        |                 |

# 4. SOM's interfaces

# 4.1. Display Interfaces

#### 4.1.1. Overview

The DART-MX6 consists of the following display interfaces:

- One parallel Display interface driven directly by IPU1
- Two LVDS channels, driven by the LDB; pixel clock up to 170 MHz
- One HDMI port (ver. 1.4) driven by the HDMI transmitter: Pixel clock up to 266
   MHz (gated by the IPU capabilities)
- One MIPI/DSI port driven by the MIPI/DSI transmitter; two data lanes @ 1 GHz
- Each IPU has two display ports. Up to four external ports can be active at any given time (additional asynchronous data flows can be sent though the parallel ports and the MIPI/DSI port).

## 4.1.2 Parallel Display

The parallel display interface provided by IPU1 consists of 24-bit data bus.

- Supports BT.656 (8-bit) and BT.1120 (16-bit) protocols
- Supports HDTV standards SMPTE274 (1080i/p) and SMPTE296 (720p)

## Parallel Display signals:

| Signal        | Pin#  | Туре | Description         |
|---------------|-------|------|---------------------|
| DISP0_VSYNCH  | J3.42 | 0    | LCD Vertical Sync   |
| DISPO_DATA_EN | J3.44 | 0    | LCD Data Enable     |
| DISPO_HSYNCH  | J3.46 | 0    | LCD Horizontal Sync |
| DISPO_CLK     | J3.68 | 0    | LCD Pixel Clock     |
| DISP0_DAT0    | J3.56 | 0    | LCD Data Line 0     |
| DISP0_DAT1    | J3.58 | 0    | LCD Data Line 1     |
| DISP0_DAT2    | J3.60 | 0    | LCD Data Line 2     |
| DISP0_DAT3    | J3.62 | 0    | LCD Data Line 3     |
| DISP0_DAT4    | J3.64 | 0    | LCD Data Line 4     |
| DISP0_DAT5    | J3.66 | 0    | LCD Data Line 5     |
| DISPO_DAT6    | J3.70 | 0    | LCD Data Line 6     |
| DISP0_DAT7    | J3.72 | 0    | LCD Data Line 7     |
| DISP0_DAT8    | J3.74 | 0    | LCD Data Line 8     |
| DISP0_DAT9    | J3.76 | 0    | LCD Data Line 9     |
| DISP0_DAT10   | J3.78 | 0    | LCD Data Line 10    |
| DISP0_DAT11   | J3.80 | 0    | LCD Data Line 11    |
| DISP0_DAT12   | J3.55 | 0    | LCD Data Line 12    |
| DISP0_DAT13   | J3.57 | 0    | LCD Data Line 13    |
| DISP0_DAT14   | J3.59 | 0    | LCD Data Line 14    |
| DISP0_DAT15   | J3.61 | 0    | LCD Data Line 15    |
| DISP0_DAT16   | J3.63 | 0    | LCD Data Line 16    |

| DISPO_DAT17                | J3.65 | 0 | LCD Data Line 17 |
|----------------------------|-------|---|------------------|
| DISP0_DAT18 <sup>[1]</sup> | J3.69 | 0 | LCD Data Line 18 |
| DISP0_DAT19 <sup>[1]</sup> | J3.71 | 0 | LCD Data Line 19 |
| DISP0_DAT20 <sup>[1]</sup> | J3.73 | 0 | LCD Data Line 20 |
| DISP0_DAT21 <sup>[1]</sup> | J3.75 | 0 | LCD Data Line 21 |
| DISP0_DAT22 <sup>[1]</sup> | J3.77 | 0 | LCD Data Line 22 |
| DISP0_DAT23 <sup>[1]</sup> | J3.79 | 0 | LCD Data Line 23 |

## Note:

[1] Pins are shared with on board with Bluetooth Audio connectivity interface.

#### 4.1.3 DSI

DART-MX6 MIPI DSI Host Controller supports up to 2 D-PHY data lanes:

- Bidirectional communication and escape mode support through the data lane
- Programmable display resolutions, from 160 x 120(QQVGA) to 1024 x 768(XVGA)
- Multiple peripheral support capability, configurable virtual channels
- Video mode pixel formats, 16 bpp (5,6,5 RGB), 18 bpp (6,6,6,RGB) packed, 18 bpp (6,6,6,RGB) loosely, 24 bpp (8,8,8,RGB)

## DSI signals:

| Signal    | Pin#  | Туре | Description                      |
|-----------|-------|------|----------------------------------|
| DSI_CLK0M | J2.39 | ODS  | Negative DSI clock differential  |
| DSI_CLK0P | J2.37 | ODS  | Positive DSI clock differential  |
| DSI_DOM   | J2.35 | ODS  | Negative DSI data 0 differential |
| DSI_DOP   | J2.33 | ODS  | Positive DSI data 0 differential |
| DSI_D1M   | J2.34 | ODS  | Negative DSI data 1 differential |
| DSI_D1P   | J2.36 | ODS  | Positive DSI data 1 differential |

## 4.1.4 HDMI

The HDMI module provides an HDMI standard interface port to an HDMI 1.4 compliant display

## **HDMI Signals:**

| Signal      | Pin#  | Туре | Description                       |
|-------------|-------|------|-----------------------------------|
| HDMI_CLKM   | J2.30 | ODS  | Negative HDMI clock differential  |
| HDMI_CLKP   | J2.28 | ODS  | Positive HDMI clock differential  |
| HDMI_D0M    | J2.46 | ODS  | Negative HDMI data 0 differential |
| HDMI_D0P    | J2.44 | ODS  | Positive HDMI data 0 differential |
| HDMI_D1M    | J2.50 | ODS  | Negative HDMI data 1 differential |
| HDMI_D1P    | J2.48 | ODS  | Positive HDMI data 1 differential |
| HDMI_D2M    | J2.56 | ODS  | Negative HDMI data 2 differential |
| HDMI_D2P    | J2.54 | ODS  | Positive HDMI data 2 differential |
| HDMI_DDCCEC | J1.16 | 10   | One wire bidirectional CEC        |
| HDMI_HPD    | J1.22 | I    | Hot plug detect                   |

## 4.1.5 LVDS Interface

LVDS Display Bridge (LDB) will be used to connect the IPU (Image Processing Unit) to the External LVDS display interface.

There are 2 LVDS channels. These outputs are used to communicate RGB data and controls to external LCD displays.

The LVDS ports may be used as follows:

- Single channel output
- Dual channel output (one input source, two channel outputs for two displays)
- Split channel output (one input source, split to two channels on output)
- Separate two channel output (two input sources from IPU)

## LVDS0 Signals:

| Signal      | Pin # | Туре | Description                  |
|-------------|-------|------|------------------------------|
| LVDS0_TX0_N | J2.57 | ODS  | Negative data 0 differential |
| LVDS0_TX0_P | J2.59 | ODS  | Positive data 0 differential |
| LVDS0_TX1_N | J2.61 | ODS  | Negative data 1 differential |
| LVDS0_TX1_P | J2.63 | ODS  | Positive data 1 differential |
| LVDS0_TX2_N | J2.65 | ODS  | Negative data 2 differential |
| LVDS0_TX2_P | J2.67 | ODS  | Positive data 2 differential |
| LVDS0_TX3_N | J2.71 | ODS  | Negative data 3 differential |
| LVDS0_TX3_P | J2.73 | ODS  | Positive data 3 differential |
| LVDS0_CLK_N | J2.75 | ODS  | Negative clock differential  |
| LVDS0_CLK_P | J2.77 | ODS  | Positive clock differential  |

## LVDS1 Signals:

| Signal      | Pin # | Туре | Description                  |
|-------------|-------|------|------------------------------|
| LVDS1_TX0_N | J2.58 | ODS  | Negative data 0 differential |
| LVDS1_TX0_P | J2.60 | ODS  | Positive data 0 differential |
| LVDS1_TX1_N | J2.62 | ODS  | Negative data 1 differential |
| LVDS1_TX1_P | J2.64 | ODS  | Positive data 1 differential |
| LVDS1_TX2_N | J2.66 | ODS  | Negative data 2 differential |
| LVDS1_TX2_P | J2.68 | ODS  | Positive data 2 differential |
| LVDS1_TX3_N | J2.72 | ODS  | Negative data 3 differential |
| LVDS1_TX3_P | J2.74 | ODS  | Positive data 3 differential |
| LVDS1_CLK_N | J2.76 | ODS  | Negative clock differential  |
| LVDS1_CLK_P | J2.78 | ODS  | Positive clock differential  |

## 4.2. Camera Interfaces

#### 4.2.1. MIPI CSI-2

The CSI-2 Host Controller is a digital core that implements all protocol functions defined in the MIPI CSI-2 specification, providing an interface between the system and the MIPI D-PHY, allowing communication with an MIPI CSI-2 compliant camera sensor.

The MIPI CSI-2 host controller supports the following features:

- Compliance with MIPI Alliance standard for camera serial interface 2 (CSI-2), version 1.00
   29<sup>th</sup> November, 2005
- Optional support for Camera Control Interface (CCI) through the use of DesignWare Core
   (DW apb i2c)
- Interface with MIPI D-PHY following PHY Protocol Interface (PPI), as defined in MIPI Alliance Specification for D-PHY, version 1.00.00 14<sup>th</sup> May, 2009
- Supports up to 4 D-PHY Rx data lanes
- Dynamically configurable multi-lane merging
- · Long and short packet decoding
- Timing accurate signaling of frame and line synchronization packets
- Support for several frame formats such as:
  - General frame or digital interlaced video with or without accurate sync timing
  - Data type (packet or frame level) and virtual channel interleaving
- 32-bit image data interface delivering data formatted as recommended in CSI-2 specification
- Supports all primary and secondary data formats:
  - RGB, YUV and RAW color space definitions
  - From 24-bit down to 6-bit per pixel
  - Generic or user-defined byte-based data types
  - Error detection and correction:
    - PHY level
    - Packet level
    - Line level
    - Frame level

## MIPI CSI-2 signals:

| Signal    | Pin#  | Туре | Description                        |
|-----------|-------|------|------------------------------------|
| CSI_CLK0M | J2.10 | IDS  | Negative CSI-2 clock differential  |
| CSI_CLKOP | J2.8  | IDS  | Positive CSI-2 clock differential  |
| CSI_D0M   | J2.3  | IDS  | Negative CSI-2 data 0 differential |
| CSI_DOP   | J2.1  | IDS  | Positive CSI-2 data 0 differential |
| CSI_D1M   | J2.5  | IDS  | Negative CSI-2 data 1 differential |
| CSI_D1P   | J2.7  | IDS  | Positive CSI-2 data 1 differential |
| CSI_D2M   | J2.11 | IDS  | Negative CSI-2 data 2 differential |
| CSI_D2P   | J2.9  | IDS  | Positive CSI-2 data 2 differential |
| CSI_D3M   | J2.4  | IDS  | Negative CSI-2 data 3 differential |
| CSI_D3P   | J2.6  | IDS  | Positive CSI-2 data 3 differential |

## 4.2.2. Parallel CSIx

Based on i.MX6 IPU, the DART-MX6 supports a camera port controlled by IPU2 CSI1 sub-block, providing a connection to image sensors and related devices.

## CSI1 Signals:

| Signal                    | Pin#  | Туре | Description                |
|---------------------------|-------|------|----------------------------|
| CSI1_DATA4/<br>BT_CFG1_5  | J3.23 | I    | Camera data line [1]       |
| CSI1_DATA5                | J3.25 | I    | Camera data line [1]       |
| CSI1_DATA6                | J3.49 | I    | Camera data line [1]       |
| CSI1_DATA7                | J3.51 | I    | Camera data line [1]       |
| CSI1_DATA8                | J3.33 | I    | Camera data line [1]       |
| CSI1_DATA9                | J3.35 | I    | Camera data line [1]       |
| CSI1_DATA10               | J3.37 | 1    | Camera data line [1]       |
| CSI1_DATA11               | J3.41 | 1    | Camera data line [1]       |
| CSI1_DATA12               | J3.43 | I    | Camera data line [1]       |
| CSI1_DATA13               | J3.45 | I    | Camera data line [1]       |
| CSI1_DATA14               | J3.47 | 1    | Camera data line [1]       |
| CSI1_DATA15               | J3.38 | I    | Camera data line [1]       |
| CSI1_DATA16               | J3.36 | I    | Camera data line [1]       |
| CSI1_DATA17               | J3.34 | I    | Camera data line [1]       |
| CSI1_DATA18               | J3.32 | I    | Camera data line [1]       |
| CSI1_DATA19               | J3.30 | I    | Camera data line [1]       |
| CSI1_DATA_EN              | J3.15 | 1    | Camera data enable [1]     |
| CSI1_HSYNCH/<br>BT_CFG2_3 | J3.17 | T    | Camera horizontal sync [1] |
| CSI1_PIXCLK               | J3.21 | I    | Camera pixel clock [1]     |
| CSI1_VSYNC/<br>BT_CFG2_4  | J3.19 | I    | Camera vertical sync [1]   |

## Note:

[1] Pin is being latched at boot as part of iMX6 BT\_CFG pins. Please refer to Boot section 4.16.1. and VAR-DT6CustomBoard schematics for reference.

# 4.3. Gigabit Ethernet

## Gigabit Ethernet Features:

The Ethernet Media Access Controller (MAC) is designed to support 10/100/1000 Mbps Ethernet/IEEE 802.3 networks. An external Gigabit PHY MIcrel's KSZ9031RNXCA and magnetics is used on carrier board to complete the interface to the media. The i.MX6 processor also consists of HW assist for IEEE1588 standard. See the IEEE1588 section for more details.

| Signal     | Pin#  | Туре | Description               |
|------------|-------|------|---------------------------|
| RGMII_RCLK | J3.2  | T    | RGMII Receive Clock       |
| RGMII_RCTL | J3.4  | 1    | RGMII Receive Control     |
| RGMII_RD0  | J3.6  | 1    | RGMII Receive Data Bit 0  |
| RGMII_RD1  | J3.8  | 1    | RGMII Receive Data Bit 1  |
| RGMII_RD2  | J3.10 | 1    | RGMII Receive Data Bit 2  |
| RGMII_RD3  | J3.12 | 1    | RGMII Receive Data Bit 3  |
| RGMII_TCLK | J3.1  | 0    | RGMII Transmit Clock      |
| RGMII_TCTL | J3.3  | 0    | RGMII Transmit Control    |
| RGMII_TD0  | J3.5  | 0    | RGMII Transmit Data Bit 0 |
| RGMII_TD1  | J3.7  | 0    | RGMII Transmit Data Bit 1 |
| RGMII_TD2  | J3.9  | 0    | RGMII Transmit Data Bit 2 |
| RGMII_TD3  | J3.11 | 0    | RGMII Transmit Data Bit 3 |

## 4.4. Wi-Fi & Bluetooth

The DART-MX6 contains TI's WL183xMOD WiLink, a high performance 2.4/5 GHz IEEE 802.11 a/b/g/n Bluetooth 5.1/BLE with CSA2 support radio module, with optional Dual Band and MIMO support.

The module realizes the necessary PHY/MAC layers to support WLAN applications in conjunction with a host processor over a SDIO interface.

The module also provides a Bluetooth platform through the HCI transport layer. Both WLAN and Bluetooth share the same antenna port.

- IEEE 802.11 b,g,n or Dual Band 2.4/5GHz 802.11 a/b/g/n with optional MIMO
- Bluetooth 5.1/BLE with CSA2 support
- U.FL connectors for external antennas
- Integrated band-pass filter
- Operating Temperature Range:

Dual Band 2.4/5GHz Modules: -40 to +85

2.4GHz Modules: -20 to +70



## 4.5. USB Host 2.0

The USB controller block provides high performance USB functionality that conforms to the USB 2.0 specification.

## **USB Host1 Signals:**

| Signal      | Pin#  | Туре | Description                                               |
|-------------|-------|------|-----------------------------------------------------------|
| USB_HOST_DP | J2.24 | IODS | Positive USB host data                                    |
| USB_HOST_DN | J2.22 | IODS | Negative USB host data                                    |
| USB_H1_VBUS | J2.12 | 1    | USB 2.0 VBUS indicator (5V)                               |
| USB_H1_OC   | J2.18 | 1    | USB host over current indicator , Active low 3.3v digital |

## 4.6. USB 2.0 OTG

## USB 2.0 On-the-go Features:

High-speed OTG core

- HS/FS/LS UTMI compliant interface
- High speed, full speed and low speed operation in host mode (with UTMI transceiver)
- High speed, and full speed operation in peripheral mode (with UTMI transceiver)
- Hardware support for OTG signaling, session request protocol, and host negotiation protocol
- Up to 8 bidirectional endpoints
- Integrated HS USB PHY

## OTG Signals:

| Signal       | Pin#  | Туре | Description                                                     |
|--------------|-------|------|-----------------------------------------------------------------|
| USB_OTG_DN   | J2.27 | IODS | Negative USB OTG data                                           |
| USB_OTG_DP   | J2.29 | IODS | Positive USB OTG data                                           |
| USB_OTG_VBUS | J2.14 | 1    | USB 2.0 OTG VBUS indicator (5V)                                 |
| USB_OTG_ID   | J2.38 | I    | USB OTG host/client ID<br>Low : Host mode<br>Float: Client mode |

# 4.7. MMC/SD/SDIO

MX6 MMC interface features:

- Fully compliant with MMC command/response sets and physical layer as defined in the Multimedia Card System specification v4.2/4.3/4.4/.41, including high-capacity (size > 2 GB) cards HC MMC.
- Fully compliant with SD command/response sets and physical layer as defined in the SD Memory Card specifications v2.0, including high-capacity SDHC and extended-capacity SDXC cards.
- Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card specification, Part E1 v1.10
- Fully compliant with SD Card specification, Part A2, SD Host Controller Standard specification v2.00

- 1-bit or 4-bit transfer mode specifications for MMC/SD/SDIO cards up to HS mode (25MB/s max)
- Assembly option available in SOM v1.31, fast SD support for 1-bit or 4-bit transfer mode specifications for SD and SDIO cards up to UHS-I SDR104 mode (104 MB/s max) as defined in the SD Memory Card Specifications, v3.0

## SDMMC2 Signals:

| Signal    | Pin#  | Туре | Description                      |
|-----------|-------|------|----------------------------------|
| SD2_CLK   | J3.16 | 0    | Clock for MMC/SD/SDIO card       |
| SD2_CMD   | J3.20 | 0    | CMD line connect to card         |
|           |       | 10   | DAT0 line in all modes           |
| SD2_DATA0 | J3.18 |      | (also used to detect busy state) |
| SD2_DATA1 | J3.24 | 10   | DAT1 line-in                     |
| SD2_DATA2 | J3.22 | 10   | DAT2 line                        |
| SD2_DATA3 | J3.26 | 10   | DAT3 line-in                     |

## 4.8. Audio

The DART-MX6 features three audio interfaces:

- TLV320AIC3106 Audio codec interfaces
  - 1. Analog outputs / inputs:
    - stereo line-in
    - Stereo HP out
  - 2. Digital microphone input
- SSI Digital audio interface
- S/PDIF in/out
- ESAI

Analog audio signals are featured by the on-SOM TLV320AIC3106 audio codec. Refer to the data sheet for detailed electrical characteristics of the relevant interfaces <a href="http://www.ti.com/product/tlv320aic3106">http://www.ti.com/product/tlv320aic3106</a>.

#### **Analog Signals:**

| Signal     | Pin# | Туре | Description            |  |  |  |
|------------|------|------|------------------------|--|--|--|
| HPLOUT     | J1.1 | AO   | Headphones out - left  |  |  |  |
| HPROUT     | J1.3 | AO   | Headphones out - right |  |  |  |
| LINEIN1_RP | J1.4 | Al   | Line-in - Right        |  |  |  |
| LINEIN1_LP | J1.6 | Al   | Line-in - Left         |  |  |  |

## **Digital AUDMUX:**

Key features of the block include:

- Full 6-wire SSI interfaces for asynchronous receive and transmit
- Configurable 4-wire (synchronous) or 6-wire (asynchronous) peripheral interfaces
- Independent Tx/Rx frame sync and clock direction selection for host or peripheral
- Each host interface's capability to connect to any other host or peripheral interface in a point-to-point or point-to-multipoint (network mode)
- Transmit and receive data switching to support external network mode

## **AUDMUX4 Signals:**

| Signal                            | Pin#  | Туре | Description                             |
|-----------------------------------|-------|------|-----------------------------------------|
| AUDMUX4_TXD <sup>[1], [2]</sup>   | J3.75 | Ю    | Transmit data from pin                  |
| AUDMUX4_RXD <sup>[1]], [2]</sup>  | J3.79 | Ю    | Receive data at pin                     |
| AUDMUX4_TXC <sup>[1]], [2]</sup>  | J3.73 | Ю    | Transmit clock input/output at pin      |
| AUDMUX4_RXC <sup>[1]</sup>        | J3.71 | Ю    | Receive clock input/output at pin       |
| AUDMUX4_TXFS <sup>[1]], [2]</sup> | J3.77 | Ю    | Transmit frame sync input/output at pin |
| AUDMUX4_RXFS <sup>[1]</sup>       | J3.69 | 10   | Receive frame sync input/output at pin  |

#### Note:

- [1] Signals are shared with LCD lines, refer to Parallel Display chapter for more details.
- [2] Signals are routed via buffer to the on-som Bluetooth Audio Interface controlled by GPIO7[13] .When low- buffer is enabled, When High buffer is disabled and Inputs/outputs are in Hi-z.

## S/PDIF (Sony Phillips Digital Interface) In/Out:

S/PDIF is a standard audio file transfer format, developed jointly by the Sony and Phillips corporations.

### **SPIDF Signals:**

| of the digitals. |                                          |      |                       |  |  |
|------------------|------------------------------------------|------|-----------------------|--|--|
| Signal           | Pin #                                    | Туре | Description           |  |  |
| SPDIFIN          | J3.29,<br>J2.38 (MUXED),<br>J2.49(MUXED) | I    | In                    |  |  |
| SPDIFOUT         | J3.31                                    | 0    | Out                   |  |  |
| Spdif.lock       | J1.21(MUXED),<br>J3.50(MUXED)            | 0    | Lock signal           |  |  |
| Spdif.srclk      | J1.23(MUXED),<br>J3.52(MUXED),           | 0    | SR Lock signal        |  |  |
| SPDIF_EXT_CLK    | J1.46 (MUXED),<br>J3.1 (MUXED)           | I    | External clock signal |  |  |

## ESAI (Enhanced Serial Audio Interface):

The Enhanced Serial Audio Interface (ESAI) provides a full-duplex serial port for serial Communication with a variety of serial devices, including industry-standard codecs, Sony/Phillips Digital Interface (SPDIF) transceivers, and other DSPs.

The ESAI consists of independent transmitter and receiver sections, each section with its Own clock generator. It is a superset of the 56300 Family ESSI peripheral and of the 56000 Family SAI peripheral.

## Note:

The ESAI Interface is available only in SOM revision v1.2 and onwards and only in specific SOM subsets in which Audio codec the Audio codec is not assembled and short resistors are assembled instead.

| Signal         | Pin#                           | Туре | Description                                                         |
|----------------|--------------------------------|------|---------------------------------------------------------------------|
| ESAI_RX_CLK    | J1.47 (MUXED)<br>J3.50 (MUXED) | Ю    | ESAI interface RX serial bit clock The direction can be programmed. |
| ESAI_RX_FS     | J1.6<br>J3.52 (MUXED)          | Ю    | ESAI interface RX frame sync signal                                 |
| ESAI_RX_HF_CLK | J2.55 (MUXED)<br>J2.38 (MUXED) | Ю    | ESAI interface RX high frequency clock                              |

| Signal                  | Pin#                           | Туре | Description                                                                                                                                                                                                                           |
|-------------------------|--------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ESAI_TX0 <sup>[1]</sup> | J1.12                          | Ю    | Data Transmit from the ESAI_TXO serial transmit shift register                                                                                                                                                                        |
| ESAI_TX1 <sup>[1]</sup> | J1.14                          | Ю    | Data Transmit from the ESAI_TX1 serial transmit shift register                                                                                                                                                                        |
| ESAI_TX2_RX3            | J2.51 (MUXED)                  | Ю    | TX2 for transmitting data from the ESAI_TX2 serial transmit shift register when programmed as a transmitter pin  RX3 signal for receiving serial data to the ESAI_RX3 serial receive shift register when programmed as a receiver pin |
| ESAI_TX3_RX2            | J2.49 (MUXED)<br>J2.15 (MUXED) | IO   | TX3 for transmitting data from the ESAI_TX3 serial transmit shift register when programmed as a transmitter pin  RX2 signal for receiving serial data to the ESAI_RX2 serial receive shift register when programmed as a receiver pin |
| ESAI_TX4_RX1            | J1.21 (MUXED)                  | IO   | TX4 for transmitting data from the ESAI_TX4 serial transmit shift register when programmed as a transmitter pin  RX1 signal for receiving serial data to the ESAI_RX1 serial receive shift register when programmed as a receiver pin |
| ESAI_TX5_RX0            | J1.23 (MUXED)<br>J3.48 (MUXED) | Ю    | TX5 for transmitting data from the ESAI_TX5 serial transmit shift register when programmed as a transmitter pin  RX0 signal for receiving serial data to the ESAI_RX0 serial receive shift register when programmed as a receiver pin |
| ESAI_TX_CLK             | J1.45 (MUXED)<br>J1.46 (MUXED) | Ю    | ESAI interface TX serial bit clock The direction can be programmed.                                                                                                                                                                   |
| ESAI_TX_FS              | J1.4                           | Ю    | Frame sync for both the transmitters and receivers in the synchronous mode (SYN=1) and for the transmitters only in asynchronous mode                                                                                                 |
| ESAI_TX_HF_CLK          | J2.13 (MUXED)                  | 10   | ESAI interface TX high frequency clock                                                                                                                                                                                                |

Note:
[1] Pin is referenced to 1.8V

## 4.9. UART Interfaces

By default, four UART interfaces are supported, refer to Table 3.2 for further configurations the UART interface. Fifth UART is available when not using Bluetooth.

#### **UART Features:**

- High-speed TIA/EIA-232-F compatible, up to 5.0 Mbit/s
- Serial IR interface low-speed, IrDA-compatible (up to 115.2 Kbit/s)
- 9-bit or Multidrop mode (RS-485) support (automatic slave address detection)
- 7 or 8 data bits for RS-232 characters, or 9 bit RS-485 format
- 1 or 2 stop bits
- Programmable parity (even, odd, and no parity)
- Hardware flow control support for request to send (RTS\_B) and clear to send (CTS\_B) signals
- RS-485 driver direction control via CTS\_B signal
- Auto baud rate detection (up to 115.2 Kbit/s)
- DCE/DTE capability
- · Two independent, 32-entry FIFOs for transmit and receive

## **UART1 Signals:**

| Signal    | Pin # | Туре | Description              |
|-----------|-------|------|--------------------------|
| UART1_TXD | J1.42 | 0    | UART transmit            |
| UART1_RXD | J1.40 | I    | UART receive             |
| UART1_RTS | J1.36 | I    | UART HW flow control RTS |
| UART1_CTS | J1.38 | 0    | UART HW flow control CTS |

Note: UART1 is used as default boot debug port.

## **UART2 Signals:**

| Signal    | Pin #        | Туре | Description   |
|-----------|--------------|------|---------------|
| UART2_TXD | J1.21(MUXED) | 0    | UART transmit |
| UART2_RXD | J1.23(MUXED) | T    | UART receive  |

**Note:** UART2 is available only when not using Bluetooth.

## **UART3 Signals:**

| Signal                   | Pin #                  | Туре | Description              |
|--------------------------|------------------------|------|--------------------------|
| UART3_TXD                | J1.43                  | 0    | UART transmit            |
| UART3_RXD                | J1.41                  | 1    | UART receive             |
| UART3_RTS <sup>[1]</sup> | J1.37                  | 1    | UART HW flow control RTS |
| UART3_CTS                | J1.39,<br>J2.18(MUXED) | 0    | UART HW flow control CTS |

#### Note:

[1] Pin is being latched at boot as part of iMX6 BT\_CFG pins. Use with OE# buffer, and enable only after SOM is powered-up. Please refer to Boot section 4.16.1. and VAR-DT6CustomBoard schematics for reference.

## **UART4 Signals:**

| Signal    | Pin #        | Туре | Description   |
|-----------|--------------|------|---------------|
| UART4_TXD | J1.13(MUXED) | 0    | UART transmit |
| UART4_RXD | J1.11(MUXED) | T    | UART receive  |

#### **UART5 Signals:**

| Signal    | Pin #        | Туре | Description              |
|-----------|--------------|------|--------------------------|
| UART5_TXD | J1.9(MUXED)  | 0    | UART transmit            |
| UART5_RXD | J2.41(MUXED) | 1    | UART receive             |
| UART5_RTS | J1.18(MUXED) | I    | UART HW flow control RTS |
| UART5_CTS | J1.20(MUXED) | 0    | UART HW flow control CTS |

### 4.10. Flexible Controller Area Network (FLEXCAN)

The CAN protocol was primarily, but not exclusively, designed to be used as a vehicle serial data bus, meeting the specific requirements of this field: Real-time processing, reliable operation in the Electromagnetic Interference (EMI) environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module is a full implementation of the CAN protocol specification, version 2.0 B, which supports both standard and extended message frames.

#### **CAN1 Signals:**

| Signal  | Pin#                   | Туре | Description      |
|---------|------------------------|------|------------------|
| CAN1_TX | J1.21,<br>J1.15(MUXED) | 0    | CAN BUS transmit |
| CAN1_RX | J1.23,<br>J1.44(MUXED) | T    | CAN BUS receive  |

#### **CAN2 Signals:**

| Signal  | Pin#  | Туре | Description      |  |  |
|---------|-------|------|------------------|--|--|
| CAN2_TX | J1.18 | 0    | CAN BUS transmit |  |  |
| CAN2_RX | J1.20 | 1    | CAN BUS receive  |  |  |

#### **Signal Descriptions**

<u>CAN Rx:</u> The receive pin from the CAN bus transceiver. Dominant state is represented by logic level '0'. Recessive state is represented by logic level '1'.

<u>CAN Tx:</u> The transmit pin to the CAN bus transceiver. Dominant state is represented by logic level '0'. Recessive state is represented by logic level '1'.

#### 4.11. SPI

The Enhanced Configurable Serial Peripheral Interface (ECSPI) is a full-duplex, synchronous 4-wire serial communication block. The ECSPI contains a 64 x 32 receive buffer (RXFIFO) and a 64 x 32 transmit buffer (TXFIFO). With data FIFOs, the ECSPI allows rapid data communication with fewer software interruptions.

#### 4.11.1. eCSPI Key Features:

- Full-duplex synchronous serial interface
- Master/slave configurable
- Four chip select (SS) signals to support multiple peripherals
- Transfer continuation function allows unlimited length data transfers
- 32-bit wide by 64-entry FIFO for both transmitting and receiving data
- 32-bit wide by 16-entry FIFO for HT message data
- Polarity and phase of the chip select (SS) and SPI clock (SCLK) are configurable
- Direct Memory Access (DMA) support

• Max operation frequency up to the reference clock frequency

## ECSPI1 Signals:

| Signal      | Pin#                                    | Туре | Description               |
|-------------|-----------------------------------------|------|---------------------------|
| ECSPI1_CLK  | J1.13,<br>J3.73(MUXED)                  | Ю    | SPI1 clock                |
| ECSPI1_MOSI | J1.11,<br>J3.75(MUXED)                  | 10   | SPI1 MOSI signal          |
| ECSPI1_MISO | J1.9,<br>J3.77(MUXED)                   | Ю    | SPI1 SOMI signal          |
| ECSPI1_CS0  | J2.41,<br>J3.79(MUXED)                  | 10   | SPI1 chip select 0 signal |
| ECSPI1_CS1  | J1.15,<br>J1.38(MUXED),<br>J3.61(MUXED) | Ю    | SPI1 chip select 1 signal |
| ECSPI1_CS2  | J1.43(MUXED),<br>J1.44(MUXED)           | Ю    | SPI1 chip select 2 signal |
| ECSPI1_CS3  | J1.41 (MUXED)                           | 10   | SPI1 chip select 3 signal |

### ECSPI2 Signals:

| Signal      | Pin#          | Туре | Description               |  |  |  |
|-------------|---------------|------|---------------------------|--|--|--|
| ECSPI2_CLK  | J2.45(MUXED), | 10   | SPI2 clock                |  |  |  |
|             | J3.71(MUXED)  |      |                           |  |  |  |
| ECSPI2_MOSI | J2.47(MUXED), | Ю    | SPI2 MOSI signal          |  |  |  |
|             | J3.63(MUXED)  |      |                           |  |  |  |
| ECSPI2_MISO | J1.42(MUXED), | 10   | SPI2 SOMI signal          |  |  |  |
|             | J3.65(MUXED)  |      |                           |  |  |  |
| ECSPI2_CS0  | J1.40(MUXED), | 10   | SPI2 Chip select 0 signal |  |  |  |
|             | J3.69(MUXED)  |      |                           |  |  |  |
| ECSPI2_CS1  | J3.61 (MUXED) | 10   | SPI2 Chip select 1 signal |  |  |  |
| ECSPI2_CS2  | J1.43(MUXED)  | 10   | SPI2 Chip select 2 signal |  |  |  |
| ECSPI2_CS3  | J1.41(MUXED)  | 10   | SPI2 Chip select 3 signal |  |  |  |

### ECSPI3 Signals:

| Signal      | Pin #        | Туре | Description               |
|-------------|--------------|------|---------------------------|
| ECSPI3_CLK  | J3.56(MUXED) | Ю    | SPI3 clock                |
| ECSPI3_MOSI | J3.58(MUXED) | Ю    | SPI3 MOSI signal          |
| ECSPI3_MISO | J3.60(MUXED) | 10   | SPI3 SOMI signal          |
| ECSPI3_CS0  | J3.62(MUXED) | 10   | SPI3 Chip select 0 signal |
| ECSPI3_CS1  | J3.64(MUXED) | 10   | SPI3 Chip select 1 signal |
| ECSPI3_CS2  | J3.66(MUXED) | 10   | SPI3 Chip select 2 signal |
| ECSPI3_CS3  | J3.70(MUXED) | 10   | SPI3 Chip select 3 signal |
| ECSPI3_RDY  | J3.72(MUXED) | 1    | SPI3 ready signal         |

## ECSPI5 Signals:

| Signal      | Pin#         | Туре | Description               |
|-------------|--------------|------|---------------------------|
| ECSPI5_CLK  | J3.16(MUXED) | 10   | SPI5 clock                |
| ECSPI5_MOSI | J3.20(MUXED) | 10   | SPI5 MOSI signal          |
| ECSPI5_MISO | J3.18(MUXED) | 10   | SPI5 SOMI signal          |
| ECSPI5_CS0  | J3.24(MUXED) | 10   | SPI5 Chip select 0 signal |
| ECSPI5_CS1  | J3.22(MUXED) | Ю    | SPI5 Chip select 1 signal |
| ECSPI5_CS3  | J3.26(MUXED) | 10   | SPI5 Chip select 3 signal |
| ECSPI5_RDY  | J1.21(MUXED) | T    | SPI5 ready signal         |

## 4.12. PCle

DART-MX6 PCI Express functionality has the following parts:

PCI Express includes the following cores:

- PCI Express Dual Mode (DM) core
- PCI Express Root Complex (RC) core
- PCI Express Endpoint (EP) core

#### PCI Express 2.0 PHY:

- PCIe 2.0 PHY is a complete mixed-signal semiconductor intellectual property (IP) solution, designed for single-chip integration into computer applications
- The PCIe 2.0 PHY supports both the 5 Gbps data rate of the PCI Express Gen 2.0 specifications as well as being backwards compatible to the 2.5Gb/s Gen 1.1 specification

#### **PCIE Signals:**

| Signal   | Pin#  | Туре | Description                     |
|----------|-------|------|---------------------------------|
| PCIE_TXP | J2.19 | DS   | Positive PCI TX differential    |
| PCIE_TXM | J2.21 | DS   | Negative PCI TX differential    |
| PCIE_RXP | J2.23 | DS   | Positive PCI RX differential    |
| PCIE_RXM | J2.25 | DS   | Negative PCI RX differential    |
| CLK1_P   | J2.40 | DS   | Positive PCI clock differential |
| CLK1_N   | J2.42 | DS   | Negative PCI clock differential |

## 4.13. I<sup>2</sup>C

I2C-1, 2, 3 Interface connectivity peripherals provide serial interface for external devices. Data rates of up to 400 kbps are supported.

#### **I2C1 Signals:**

| Signal   | Pin #                  | Туре | Description                             |
|----------|------------------------|------|-----------------------------------------|
| I2C1_SCL | J2.47,<br>J3.29(MUXED) | 10   | I2C1 I <sup>2</sup> C clock, open drain |
| I2C1_SDA | J2.45                  | 10   | I2C1 I <sup>2</sup> C data, open drain  |

#### **I2C3** Signals:

| Signal   | Pin#                   | Туре | Description                             |
|----------|------------------------|------|-----------------------------------------|
| I2C3_SCL | J2.51,<br>J2.55(MUXED) | Ю    | I2C3 I <sup>2</sup> C clock, open drain |
| I2C3_SDA | J2.49,<br>J1.45(MUXED) | Ю    | I2C3 I <sup>2</sup> C data, open drain  |

#### 4.14. JTAG

The System JTAG Controller (SJC) provides debug and test control with maximum security. The test access port (TAP) is designed to support features compatible with the IEEE standard 1149.1 v2001 (JTAG). Support IEEE P1149.6 extensions to the JTAG standard are for AC testing of selected IO signals. The JTAG Interface is exported through Test Points.

#### JTAG signals Test Points:

| Signal     | TP# | Туре | Description           |  |  |  |
|------------|-----|------|-----------------------|--|--|--|
| JTAG_TDI   | 5   | 1    | JTAG data-in          |  |  |  |
| JTAG_NTRST | 4   | 1    | JTAG reset            |  |  |  |
| JTAG_TMS   | 3   | 1    | JTAG test mode select |  |  |  |
| JTAG_TCK   | 1   | 0    | JTAG test clock       |  |  |  |
| JTAG TDO   | 2   | 0    | JTAG data-out         |  |  |  |



# 4.15. General Purpose IOs

Most of the SoM's IO pins can be used as GPIOs.

Please refer to Chapter 3, for complete SoM connectors signal list and GPIO multiplexing.

## 4.16. General System Control

#### 4.16.1. Boot Options

Below you can find the iMX6 boot options

| 8         | 7             | 6           | 5         | 4                        | 3         | 2             | 1             |  |  |
|-----------|---------------|-------------|-----------|--------------------------|-----------|---------------|---------------|--|--|
| BT_CFG1_7 | BT_CFG1_6     | BT_CFG1_5   | BT_CFG1_4 | BT_CFG2_6                | BT_CFG2_5 | BT_CFG2_4     | BT_CFG2_3     |  |  |
|           | 1XXX = NAND   | F Boot      |           |                          |           |               |               |  |  |
|           |               |             |           | XO =                     | 1-blt     | 01 = \$0      | 01 = SD2 Boot |  |  |
|           | 011X = MMC/   | eMMC Boot   |           | X1 =                     | 4-bit     | 10 = SD3 Boot |               |  |  |
|           |               |             |           | 10 =                     | 8-bit     | 11 = SD4 Boot |               |  |  |
|           |               |             |           | X0 = 1-bit<br>X1 = 4-bit |           | 01 = SD2 Boot |               |  |  |
|           | 010X = SD/eS  | D Boot      |           |                          |           | 10 = SD3 Boot |               |  |  |
|           |               |             |           | XI =                     | 4-DIL     | 11 = SE       | 04 Boot       |  |  |
|           | 0011 = Serial | ROM (SPINOR | l) Boot   |                          |           |               |               |  |  |
|           | 0010 = SATA   | Boot        |           |                          |           |               |               |  |  |

 $BOOT\_CFG = 01X001XX$ 

| Signal                | Pin#  | iMX6 BOOT_CFG | Internal SOM pull |
|-----------------------|-------|---------------|-------------------|
| CSI1_DATA4/BT_CFG1_5  | J3.23 | BT_CFG1_5     | Pulled-up 10K     |
| CSI1_VSYNC/BT_CFG2_4  | J3.19 | BT_CFG2_4     | Pulled-up 10K     |
| CSI1_HSYNCH/BT_CFG2_3 | J3.17 | BT_CFG2_3     | No pull           |

#### Carrier board Use cases:

BOOT CFG = 01100110 => SD3 boot, on-SOM eMMC Boot, 4-bit bus

| Signal                | Pin # iMX6 BOOT_CFG |           | Carrier board required pull |  |  |  |
|-----------------------|---------------------|-----------|-----------------------------|--|--|--|
| CSI1_DATA4/BT_CFG1_5  | J3.23               | BT_CFG1_5 | Float or Pull up            |  |  |  |
| CSI1_VSYNC/BT_CFG2_4  | J3.19               | BT_CFG2_4 | Float or Pull up            |  |  |  |
| CSI1_HSYNCH/BT_CFG2_3 | J3.17               | BT_CFG2_3 | Pull down                   |  |  |  |

#### BOOT\_CFG = 01000101 => SD2 boot, on carrier SD-Card, 4-bit bus

| Signal                | Pin#  | iMX6 BOOT_CFG | Carrier board required pull |
|-----------------------|-------|---------------|-----------------------------|
| CSI1_DATA4/BT_CFG1_5  | J3.23 | BT_CFG1_5     | Pull down (1K or stronger)  |
| CSI1_VSYNC/BT_CFG2_4  | J3.19 | BT_CFG2_4     | Pull down (1K or stronger)  |
| CSI1 HSYNCH/BT CFG2 3 | J3.17 | BT CFG2 3     | Pull up                     |

The following table lists the additional BT\_CFG pins latched at boot, and the carrier board Pull required for these pins: (Please refer to VAR-DT6CustomBoard schematics for reference)

| Signal     | Pin#  | iMX6 BOOT_CFG | Carrier board required pull |
|------------|-------|---------------|-----------------------------|
| CSI1_DATA5 | J3.25 | BT_CFG1_4     | Pull down                   |
| CSI1_DATA6 | J3.49 | BT_CFG1_3     | Pull down                   |
| CSI1_DATA7 | J3.51 | BT_CFG1_2     | Pull down                   |
| CSI1_DATA8 | J3.33 | BT_CFG1_1     | Pull down                   |

#### DART-MX6 SYSTEM ON MODULE

| CSI1_DATA9   | J3.35 | BT_CFG1_0 | Pull down          |  |
|--------------|-------|-----------|--------------------|--|
| CSI1_DATA10  | J3.37 | BT_CFG4_4 | Pull down          |  |
| CSI1_DATA11  | J3.41 | BT_CFG4_3 | Pull down          |  |
| CSI1_DATA12  | J3.43 | BT_CFG3_1 | Pull down          |  |
| CSI1_DATA13  | J3.45 | BT_CFG3_2 | Pull down          |  |
| CSI1_DATA14  | J3.47 | BT_CFG3_3 | Pull down          |  |
| CSI1_DATA15  | J3.38 | BT_CFG3_4 | Float or Pull down |  |
| CSI1_DATA16  | J3.36 | BT_CFG3_5 | Float or Pull up   |  |
| CSI1_DATA17  | J3.34 | BT_CFG3_6 | Pull down          |  |
| CSI1_DATA18  | J3.32 | BT_CFG3_7 | Pull down          |  |
| CSI1_DATA19  | J3.30 | BT_CFG4_0 | Pull down          |  |
| CSI1_DATA_EN | J3.15 | BT_CFG2_2 | Pull down          |  |
| CSI1_PIXCLK  | J3.21 | BT_CFG3_0 | Pull down          |  |
| UART3_RTS    | J1.37 | BT_CFG4_7 | Float or Pull down |  |

# Assembly option available in SOM v1.31 – export of BOOT\_MODE0, BOOT\_MODE1 pins to To support all various iMX6 SoC boot modes:

| BOOT_MODE[1:0] | Boot Type         |
|----------------|-------------------|
| 00             | Boot From Fuses   |
| 01             | Serial Downloader |
| 10             | Internal Boot     |
| 11             | Reserved          |

| Signal     | Pin#  | iMX6 BOOT_CFG | Internal SOM pull assembly option                                   |
|------------|-------|---------------|---------------------------------------------------------------------|
| BOOT_MODE0 | J1.8  | BOOT_MODE0    | Pulled-down 10K                                                     |
| BOOT_MODE1 | J1.26 | BOOT_MODE1    | Assembly option 1: Pulled-up 10K Assembly option 2: Pulled-down 10K |

#### 4.16.2. Reference Clock Out

DART-MX6 output clock (CLKO2) is controlled by the i.MX6 CCM module. Please refer to the i.MX6 user manual regarding the configuration option for this clock.

#### 4.16.3. General System Control Signals

| Signal                | Pin#  | Туре | Description             |
|-----------------------|-------|------|-------------------------|
| CLKO                  | J2.55 | 0    | Clock out               |
| CSI1_DATA4/BT_CFG1_5  | J3.23 | 1    | Refer to section 4.16.1 |
| CSI1_VSYNC/BT_CFG2_4  | J3.19 | 1    | Refer to section 4.16.1 |
| CSI1_HSYNCH/BT_CFG2_3 | J3.17 | 1    | Refer to section 4.16.1 |
| POR_B                 | J1.48 | 1    | Hardware reset          |
| MX6_ONOFF             | J1.19 | T    | Power on/off            |

#### 4.16.4. Reset

#### '0' logic will reset DART-MX6

A Delay should be added on POR\_B to ensure POR\_B is released after SOM voltage rails have stabilized. Use a voltage supervisor, see reference schematics.

# 4.17. Power

## 4.17.1. Power Supply

| Signal | Pin#                                                         | Туре     | Description                                                       |
|--------|--------------------------------------------------------------|----------|-------------------------------------------------------------------|
| VBAT   | J1.26, J1.27<br>J1.28, J1.29<br>J1.30, J1.31<br>J1.32, J1.33 | Power In | DART-MX6 Single DC-IN Supply voltage.<br>Voltage range: 3.3V-4.5V |

## 4.17.2. Ground

| Signal | Pin#                                                                                                                                                                                                                                                 | Туре  | Description    |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|
| GND    | J1.2, J1.7,<br>J1.10, J1.17,<br>J1.24, J1.34,<br>J1.35, J1.49,<br>J1.50, J2.17,<br>J2.20, J2.26,<br>J2.31, J2.32,<br>J2.43, J2.52,<br>J2.53, J2.69,<br>J2.70, J2.79,<br>J2.80, J3.13,<br>J3.14,J3.27,<br>J3.28,J3.39,<br>J3.40,J3.53,<br>J3.54,J3.67 | Power | Digital ground |
| AGND   | J1.5, J1.8                                                                                                                                                                                                                                           | Power | Analog GND     |

# 5. Absolute Maximum Characteristics

| Power Supply             | Min  | Max | Unit |
|--------------------------|------|-----|------|
| Main Power Supply, DC-IN | -0.3 | 4.8 | V    |

# 6. Operational Characteristics

# 6.1. Power supplies

|                          | Min | Typical | Max | Unit |
|--------------------------|-----|---------|-----|------|
| Main Power Supply, DC-IN | 3.3 | 3.7     | 4.5 | V    |

## 6.2. Power Consumption

#### CPU usage:

| 5. 5 M. M. G.                       |                                   |  |  |
|-------------------------------------|-----------------------------------|--|--|
| Task                                | SOM VBAT current draw in ma @3.7v |  |  |
| Suspend                             | 8mA                               |  |  |
| Idle (~10% CPU) @ 400mhz            | 220mA                             |  |  |
| FHD Video playback                  | 430mA                             |  |  |
| 100% CPU Dhrystone test – Dual core | 510mA                             |  |  |
| 100% CPU Dhrystone test – Quad core | 760mA                             |  |  |

#### Additional peripherals:

| Task                                   | SOM VBAT current draw in ma @3.7v |  |
|----------------------------------------|-----------------------------------|--|
| WLAN transmission 2.4Ghz 802.11(b/g/n) | ~(350-430)mA                      |  |
| WLAN transmission 5Ghz 802.11(a)       | ~440                              |  |

#### Output power rails:

| ı | Power Rail | Max allowed current draw in ma |  |
|---|------------|--------------------------------|--|
|   | SW4_1V8    | 200mA                          |  |
|   | GEN_2V5    | 200mA                          |  |

# 7. DC Electrical Characteristics

| Parameter                                                                      | Min                      | Typical   | Max      | Unit |
|--------------------------------------------------------------------------------|--------------------------|-----------|----------|------|
| <u>Digital IOs:</u><br>OVDD=3.3V: Display, CSI1, MMC2, AUD<br>OVDD=2.5V: RGMII | PIOs, Ethernet ctrl, Gen | eral ctrl |          |      |
| V <sub>IH</sub>                                                                | 0.7*OVDD                 |           | OVDD     | V    |
| V <sub>IL</sub>                                                                | 0                        |           | 0.3*OVDD | V    |
| V <sub>OH</sub>                                                                | OVDD-0.15                |           |          | V    |
| V <sub>OL</sub>                                                                |                          |           | 0.15     | V    |

<sup>\*</sup>For full I/O AC and DC characteristics refer to iMX6 application processor datasheet.

# 8. Environmental Specifications

|                                        | Min         | Max    |
|----------------------------------------|-------------|--------|
| Commercial Operating Temperature Range | 0 °C        | +70 °C |
| Extended Operating Temperature Range   | -20 °C      | +85 °C |
| Industrial Operating Temperature Range | -40°C       | +85 °C |
| Storage temperature                    | -40°C       | 85°C   |
| Relative humidity (operation)          | 10%         | 90%    |
| Relative humidity (storage)            | 05%         | 95%    |
| Referring MIL-HDBK-217F-2 Parts Count  |             |        |
| Reliability Prediction Method Model:   |             |        |
| 25Deg Celsius, Class B-1, GM           | 121 Khrs >  |        |
| 25Deg Celsius, Class B-1, GB           | 1400 Khrs > |        |

<u>Note:</u> Extended and Industrial Temperature is only based on the operating temperature grade of the SoM components. Customer should consider specific thermal design for the final product based upon the specific environmental and operational conditions.

# 9. Mechanical

# 9.1. SOM board mounting to the Carrier board

The SOM has 4 mounting holes for mounting it to the carrier board. The holes are plated inside and connected to GND.

#### Note:

The size and footprint of SOM 80 and 50 pin connectors Hirose P/N: DF40C-80DP-0.4V(51) & DF40C-50DP-0.4V(51) is different from mating Carrier board 80 and 50 pin connectors Hirose P/N: DF40C-80DS-0.4V(51) & DF40C-50DS-0.4V(51).

To ensure correct positioning of your carrier board connectors and holes please refer to VAR-DT6CustomBoard DXF available here (under documentation tab):

http://www.variscite.com/products/single-board-computers/dt6customboard

# 9.2. SOM Mechanical Drawing

#### Top View [mm]



DART-MX6 CAD files are available for download at (Under documentation tab): <a href="http://www.variscite.com/products/system-on-module-som/cortex-a9/dart-mx6-cpu-freescale-imx6">http://www.variscite.com/products/system-on-module-som/cortex-a9/dart-mx6-cpu-freescale-imx6</a>

# 10. Legal Notice

Variscite Ltd. ("Variscite") products and services are sold subject to Variscite terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Variscite warrants performance of its products to the specifications in effect at the date of shipment. Variscite reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant product information from Variscite to verify that their reference is current.

Testing and other quality control techniques are utilized to the extent that Variscite deems necessary to support its warranty.

Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Variscite is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Variscite products. Variscite is not liable for such selection or use or for use of any circuitry other than circuitry entirely embodied in a Variscite product.

Variscite products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Variscite does not grant any license (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Variscite covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Variscite's approval, license, warranty or endorsement thereof. Any third party trademarks contained in this document belong to the respective third party owner.

Reproduction of information from Variscite datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Variscite is not liable for any un-authorized alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Variscite's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Variscite is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

# 11. Warranty Terms

Variscite guarantees hardware products against defects in workmanship and material for a period of one (1) year from the date of shipment. Your sole remedy and Variscite's sole liability shall be for Variscite, at its sole discretion, to either repair or replace the defective hardware product at no charge or to refund the purchase price. Shipment costs in both directions are the responsibility of the customer. This warranty is void if the hardware product has been altered or damaged by accident, misuse or abuse.

#### **Disclaimer of Warranty**

THIS WARRANTY IS MADE IN LIEU OF ANY OTHER WARRANTY, WHETHER EXPRESSED, OR IMPLIED, OF MERCHANTABILITY, FITNESS FOR A SPECIFIC PURPOSE, NON-INFRINGEMENT OR THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION, EXCEPT THE WARRANTY EXPRESSLY STATED HEREIN. THE REMEDIES SET FORTH HEREIN SHALL BE THE SOLE AND EXCLUSIVE REMEDIES OF ANY PURCHASER WITH RESPECT TO ANY DEFECTIVE PRODUCT.

#### **Limitation on Liability**

UNDER NO CIRCUMSTANCES SHALL VARISCITE BE LIABLE FOR ANY LOSS, DAMAGE OR EXPENSE SUFFERED OR INCURRED WITH RESPECT TO ANY DEFECTIVE PRODUCT. IN NO EVENT SHALL VARISCITE BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES THAT YOU MAY SUFFER DIRECTLY OR INDIRECTLY FROM USE OF ANY PRODUCT. BY ORDERING THE SOM, THE CUSTOMER APPROVES THAT THE VARISCITE SOM, HARDWARE AND SOFTWARE, WAS THOROUGHLY TESTED AND HAS MET THE CUSTOMER'S REQUIREMETS AND SPECIFICATIONS.

# 12. Contact Information

# Headquarters:

Variscite Ltd.

9, Hamelacha Street Lod P.O.B 1121 Airport City, 70100 ISRAEL

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

Sales: <a href="mailto:sales@variscite.com">sales@variscite.com</a>

Technical Support: <a href="mailto:support@variscite.com">support@variscite.com</a>

Corporate Website: <a href="www.variscite.com">www.variscite.com</a>

