

## VAR-320SBC

Marvell Monahans-P (PXA320) based Single-Board-Computer



## **Table of Contents**

| 1. | Rev  | /isio | n History                          |         |
|----|------|-------|------------------------------------|---------|
| 2. | Ove  | ervie | •W                                 |         |
| 2  | 2.1. | Bas   | sic                                |         |
| 2  | 2.2. | Fea   | atures Summary                     |         |
| :  | 2.3. |       | ck Diagram                         |         |
| 3. | Cor  |       | nents                              |         |
|    | 3.1. | •     | NAHANS-P CPU                       |         |
|    | 3.1. | 1.    | Overview                           |         |
|    | 3.1. | 2.    | Monahans-P Block Diagram           | 10      |
|    | 3.1. | 3.    | Multimedia co-processor            | 11      |
|    | 3.1. | 4.    | Power Management                   | 11      |
| ;  | 3.2. | Mer   | mory                               | 12      |
|    | 3.2. | 1.    | 266MHZ 32bit DDR SDRAM             | 12      |
|    | 3.2. | 2.    | NAND flash                         | 12      |
| ;  | 3.3. | Pov   | wer Management IC, National LP3972 | 12      |
| ;  | 3.4. | Wi2   | 2Wi WS2W0001 WIFI module           | 12      |
| ;  | 3.5. | Dav   | vicom® DM9000BEthernet controller  | 12      |
| ;  | 3.6. | Cor   | nnectors to base board             | 13      |
| 4. | Inte | rfac  | es                                 | 13      |
| 4  | 4.1. | Tou   | ıchScreen                          | 13      |
| 4  | 4.2. | SSF   | P Interface                        | 15      |
| 4  | 4.3. | UAF   | RT Ports                           | 16      |
| 4  | 4.4. | SD/   | /MMC Ports                         | 17      |
| 4  | 4.5. | LCE   | D Interface                        | 17      |
| 4  | 4.6. | JTA   | AG Port                            | 19      |
| 4  | 4.7. | AC    | 97 Interface Error! Bookmark not o | defined |
|    | 4.8. | 1-W   | /ire                               | 20      |



| 4.9. Camera Interface                                                     | 21                  |
|---------------------------------------------------------------------------|---------------------|
| 4.10. PWM                                                                 | <b>2</b> 3          |
| 4.11. Ethernet port                                                       | 23                  |
| 4.12. USB                                                                 | 24                  |
| 4.12.1. USB 1.1 Full speed OTG and Client Controller                      | 24                  |
| 4.12.2. Universal Serial Bus Host Controller                              | 24                  |
| Static Memory interface (Compact Flash, Nand flash, host-bus, SRAM, VLIO) | 25                  |
| 4.13. Power                                                               | 27                  |
| 4.14. Audio                                                               | 28                  |
| 4.15. I2C Bus                                                             | 29                  |
| 5. Power supply and management                                            | 30                  |
| 5.1. Power Supply                                                         | 30                  |
| 5.2. Power consumption                                                    | 30                  |
| 6. Connectors                                                             | 31                  |
| 6.1. P1                                                                   | 31                  |
| 6.2. P2                                                                   | 34                  |
| 7. Operational Characteristics                                            | 38                  |
| 7.1. Absolute Maximum RatingError! B                                      | ookmark not defined |
| 8. Mechanical drawing                                                     | 39                  |
| SBC Height including BaseBoard connectors: 9mm                            | 39                  |
|                                                                           | 40                  |
| 9. Legal notice                                                           | 40                  |
| 10. Contact information                                                   | 42                  |



## 1. Revision History

| Revision No. | Draft Date   | Remarks                                       |
|--------------|--------------|-----------------------------------------------|
| 1.0          | 31/Aug/2007  | Initial draft                                 |
| 1.1          | 20/Sept/2007 | Ethernet controller revised                   |
| 2.0          | 11/Feb/2008  | Mechanical change. Smaller form factor, 6x4cm |



#### 2. Overview

#### 2.1. Basic

The VAR-320SBC is a rich feature set, Single-Board-Computer, ideal for cost and size effective embedded solutions where high-cpu performance and low power consumption are critical factors. The VAR-320SBC serves as a building block and easily integrates into any embedded solution. It includes all vital peripherals/interfaces and is ready to run any embedded operating system such as Linux, WinCE ™ and Windows Mobile™.

#### Supporting products:

- Windows CE 5.0 / 6.0 BSP. Contact support for further information.
- VAR-3xxBASEBOARD Evaluation board.

#### Package includes:

- ✓ Base board. Compatible with VAR-320SBC.
- ✓ Windows CE 5.0 / 6.0 run-time-image.
- ✓ Schematics
- ✓ Layout notes
- ✓ Gerber files

Contact support for further information. mailto:support@variscite.com



#### 2.2. Features Summary

- Marvell Monahans-P (PXA320) CPU
  - Up to 806 MHZ
  - 2-D graphic accelerator
  - 32kb/32kb Inst/ Data L1 cache
  - 256KB L2 cache
  - Internal 768kb SRAM
- 64-256MB 266MHZ DDR SDRAM
- 128Mbytes 1Gbytes Flash Disk
- 802.11 b/g WIFI module Built-In
- CRT/LCD interface. Using 2-D graphic accelerator. Up to 800x600 resolution supported
- 2 SDcard/ SDIO/MMC card interfaces
- A/D Up to 7 channels. 10KHZ, 10Bit resolution
- Power
  - National LP3972 management IC. Supports SpeedStep™ technology to achieve the most efficient power consumption
  - Lowest power solution, down to 3mw in sleep mode
  - Single 3.3 4.8V DC power supply
- Compact Flash interface
- Intel Quick Capture ™ Camera interface



- 3 UART ports to interfaces GSM/GPRS modem, Bluetooth, IRDA, Debug port
- 10/ 100 Mbit Ethernet controller
- General purpose I/O lines.
- Audio
  - HI FI stereo decoder
  - Voice CODEC
  - Mono output for Speaker
  - Microphone input
  - Headphones output
- USB
  - 1 x full USB host interface
  - 1 x USB Client interface
  - Connects to an external USB 2.0 host controller
- Touch Screen interface
- Serial controller
  - 2 x SSP interfaces
  - 1 Wire
  - I2C



#### 2.3. Block Diagram



<sup>\*</sup> Contact support for USB 2.0 host implementation



### 3. Components

#### 3.1. MONAHANS-P CPU

#### 3.1.1. Overview

The PXA320 processor is an integrated system-on-a-chip microprocessor for high-performance, low-power portable handheld and handset devices. It incorporates the Intel XScale® micro architecture with on-the-fly voltage and frequency scaling and sophisticated power management to provide industry leading MIPS/mW performance across its wide range of operating frequencies. The PXA320 processor complies with the ARM\* Architecture V5TE instruction set (excluding floating point instructions) and follows the ARM\* programmer's model. The PXA320 processor Multimedia coprocessor provides enhanced Intel® Wireless MMX 2 instructions to accelerate audio and video processing.



#### 3.1.2. Monahans-P Block Diagram





#### 3.1.3. Multimedia co-processor

The core integrates a Multimedia coprocessor to accelerate multimedia applications and 2-D graphics operations.

This coprocessor provides a 64-bit single-instruction multiple-data (SIMD) architecture and compatibility with the integer functionality of the Intel® Wireless MMX™ 2 technology and streaming SIMD extensions (SSE) instruction sets. Key features of this coprocessor include:

- 14 new media processing instructions
- 64-bit architecture including SIMD (up to eight simultaneous eight-bit operations)
- 16 x 64-bit register file
- SIMD PSR flags with group conditional execution support
- SIMD instruction support for sum-of-absolute-differences (SAD) and multiply-accumulate (MAC) operations
- Instruction support for alignment and video operations
- Intel® Wireless MMX™ 2 and SSE integer instruction compatibility
- Superset of existing core media processing instructions

#### 3.1.4. Power Management

The PXA320 processor provides a rich set of flexible power-management controls for a wide range of usage models while enabling very low-power operation.

- Programmable frequency-change capability, with turbo settings without requiring the PLL to relock. Supported speeds are: 806 MHz, 624 MHz, 416 MHz, 312 MHz, 208 MHz, 104 MHz
- Five power modes to control power consumption



#### 3.2. Memory

#### 3.2.1. 266MHZ 32bit DDR SDRAM

The VAR-320SBC supports up to 128MB of DDR SDRAM with clock rate of 266 MHz.

The DDR SDRAM uses a double-data-rate architecture to achieve high-speed operation.

#### 3.2.2. NAND flash

The VAR-320SBC supports NAND flashes up to the size of 8Gbit.

The NAND flash is used for Flash Disk purposes, operating system's run-time-image and the Bootloader (Boot from NAND).

The NAND flash can be Write-Protected with a dedicated WP# line.

#### 3.3. Power Management IC, National LP3972

The PMIC uses a single 3.3-4.8V DC directly from battery or a regulated source. The PMIC provides stable, low-noise supplies for all core voltage domains, with additional regulators for supplying peripheral ICs. All supplies are fed by high-performance, low-dropout (LDO) voltage regulators and offering very low quiescent current consumption and high power supply rejection. Three high-efficiency DC-DC buck converters provide high-current, low-voltage supplies to the

processor core and memory. The main converter features Dynamic Voltage Management (DVM), with programmable voltage and slew rate control.

#### 3.4. Wi2Wi WS2W0001 WIFI module

VAR-320SBC module includes a high-quality built-in 802.11 b/g WLAN module connected to the SDIO interface.

Chipset: Marvell 88W8686-B1.

Drivers for WinCE™, Linux are available.

#### 3.5. Davicom® DM9000BEthernet controller

High-Performance Single-Chip 10/100 Ethernet controller with HP auto-MDIX and industrial temperature support

#### 3.6. Connectors to base board

The VAR-320SBC connects to a base board using 2 140 pin Board-to-Board connectors.

### Connector on VAR-320SBC:

Manufacturer: Tyco Electronics

P/N: 1-353190-0

Description: 0.6mm pitch Board-to-Board connector. 140 pin. Free height type.

#### Mating part to be used on base board:

Manufacturer: Tyco Electronics

P/N: 1-353180-0

Description: 0.6mm pitch Board-to-Board connector. 140 pin Free height type.

#### 4. Interfaces

#### 4.1. Touch Screen





- Compatible with 4-wire resistive Touch Screens
- Power is supplied by a dedicated LDO
- Pen-detection and nIRQ generation
- Supports several schemes of measurement averaging to filter noise
- Maximum X & Y sample rate (without averaging): 5 kHz

| Signal | Pin number | Type   | Description           |
|--------|------------|--------|-----------------------|
| TSPX   | P2-88      | Analog | TSI interface X Plus  |
| TSMY   | P2-90      | Analog | TSI interface Y Minus |
| TSMX   | P2-92      | Analog | TSI interface X Minus |
| TSPY   | P2-94      | Analog | TSI interface Y Plus  |



#### 4.2. SSP Interface

The VAR-320SBC outputs one SSP interface.

The SSP controllers support these protocols:

- ✓ Programmable serial protocol (PSP) with programmable frame sync and programmable start and stop delays
- ✓ Texas Instruments Synchronous Serial Protocol\* (SSP)
- ✓ Motorola Serial Peripheral Interface\* (SPI) protocol
- ✓ Inter-IC Sound (I2S) protocol
- Up to 13-Mbps transfer rate with internal clock generation
- Packed mode to 1w double-depth FIFOs if sample less than 16 bits wide
- Sample data formats from 8, 16, 18, and 32 bits of serial data
- Network mode for operation on a time-slotted bus
- Master or slave operation for both clock- and frame-sync signals
- Receive-without-transmit operation
- Flexible clock source selection from the 13-MHz master clock, the network clock input, or the dedicated SSP
- External clock input
- Audio clock control to provide a 4x or 8x output clock to support most standard audio frequencies

| Signal    | Pin<br>number | Туре | Description                                        | GPIO |
|-----------|---------------|------|----------------------------------------------------|------|
| SSP4_SCLK | P2-54         | I/O  | Synchronous Serial Protocol Serial Clock           | 93   |
| SSP4_SFRM | P2-56         | I/O  | Synchronous Serial Protocol Serial Frame Indicator | 94   |
| SSP4_TXD  | P2-58         | 0    | Synchronous Serial Protocol Transmit Data          | 95   |
| SSP4_RXD  | P2-60         | I    | Synchronous Serial Protocol Receive Data           | 96   |

#### 4.3. UART Ports

The VAR-320SBC outputs 3 UARTs

- Full function UART (FFUART)
- Bluetooth UART (BTUART)
- Standard UART (STUART)

Each serial port contains a UART and a slow serial infrared transmit encoder and receive decoder that conform to the IrDA serial infrared specification.1

Each UART includes a programmable baud-rate generator. The supported baud rates are 9600, 19.2 K, 38.4 K, 57.6 K, 115.2 K, 230 K, 460 K, and 921 K.

Receive and transmit FIFO fill and drain operations can be done using programmed IO or DMA transfers. To minimize CPU overhead for UART communications, device driver software can setup interrupts and DMA for data transfers to/from memory.

All three UARTs support the 16550A and 167502 functions.

#### Full function UART (FFUART) signals:

| Signal | Pin number | Type | Description | GPIO |
|--------|------------|------|-------------|------|
| FFRXD  | P1-27      | I    | FFUART RXD  | 41   |
| FFTXD  | P1-29      | 0    | FFUART TXD  | 42   |
| FFDCD  | P1-33      | I    | FFUART DCD  | 44   |
| FFDTR  | P1-35      | 0    | FFUART DTR  | 47   |
| FFDSR  | P1-37      | I    | FFUART DSR  | 45   |
| FFCTS  | P1-39      | I    | FFUART CTS  | 43   |
| FFRTS  | P1-41      | 0    | FFUART RTS  | 48   |
| FFRI   | P1-45      |      | FFUART RI   | 46   |

#### Bluetooth UART (BTUART) signals:

| Signal | Pin number | Type | Description | GPIO |
|--------|------------|------|-------------|------|
| BT_TXD | P1-22      | 0    | BT UART TXD | 111  |
| BT_RXD | P1-24      | I    | BT UART RXD | 110  |
| BT_CTS | P1-28      | I    | BT UART CTS | 112  |
| BT_RTS | P1-30      | 0    | BT UART RTS | 109  |

Standard UART (STUART) signals:

| Signal  | Pin number | Туре | Description | GPIO |
|---------|------------|------|-------------|------|
| STD_TXD | P1-42      | 0    | ST UART TXD | 107  |
| STD_RXD | P1-44      | I    | ST UART RXD | 108  |

#### 4.4. SD/MMC Ports

The VAR-320SBC outputs 2 SD/MMC ports.

The MultiMediaCard (MMC) and Secure Digital (SD/SDIO) controller (MMC/SD/SDIO controller) provide a software-accessible hardware link between the PXA320 and the MMC stack (a set of memory cards). The MMC/SD/SDIO controller supports Multimedia Card, Secure Digital, and Secure Digital I/O communication protocols. The PXA320 contains two independent MMC/SD/SDIO controllers.

- 1-bit and 4-bit data transfers are supported for MMC, SD, and SDIO communication protocols
- Data transfer clock of 19.5 MHz
- Support for all valid MMC and SD/SDIO protocol data-transfer modes
- Interrupt-based application interface to control software interaction
- Multiple MMC cards are supported when using the MMC communications protocol
- Only one SD or SDIO card is supported when using the SD or SDIO communications protocol per controller.
- Up to two MMC or SD/SDIO cards are supported when using the SPI communications protocol. Mixed card types are supported only by the SPI communications protocol per controller.

| Signal     | Pin number | Туре | Description        | GPIO |
|------------|------------|------|--------------------|------|
| MMC_CLK    | P1-102     | 0    | SD/MMC Bus clock   | 22   |
| MMC_CMD_0  | P1-104     | 0    | SD/MMC Command     | 23   |
| MMC_DAT_0  | P1-112     | I    | SD/MMC Data        | 18   |
| MMC_DAT_1  | P1-114     | I    | SD/MMC Data        | 19   |
| MMC_DAT_2  | P1-116     | 0    | SD/MMC Data        | 20   |
| MMC_DAT_3  | P1-118     | 0    | SD/MMC Data        | 21   |
| MMC2_CLK   | P1-120     | 0    | SD/MMC 2 Bus clock | 28   |
| MMC2_CMD   | P1-124     | 0    | SD/MMC 2 Command   | 29   |
| MMC2_DAT_0 | P1-126     | I    | SD/MMC 2 Data      | 24   |
| MMC2_DAT_1 | P1-128     | I    | SD/MMC 2 Data      | 25   |
| MMC2_DAT_2 | P1-130     | 0    | SD/MMC 2 Data      | 26   |
| MMC2_DAT_3 | P1-132     | 0    | SD/MMC 2 Data      | 27   |

#### 4.5. LCD Interface



The LCD controller supports these key features:

- Support for active or passive single-panel displays of 8, 16, or 18 bpp
- Support for LCD panels with internal frame buffer; up to 24 bpp is supported
- Support display sizes up to 800x600 pixels.

| Signal  | Pin number | Type | Description             | <b>GPIO</b> |
|---------|------------|------|-------------------------|-------------|
| L_PCLK  | P2-1       | 0    | LCD Pixel clock         | 16_2        |
| L_FCLK  | P2-3       | 0    | LCD Frame clock         | 14_2        |
| L_LCLK  | P2-5       | 0    | LCD Line clock          | 15_2        |
| L_BIAS  | P2-9       | 0    | LCD AC bias/Data enable | 17_2        |
| L_DD_0  | P2-11      | 0    | LCD Data line           | 6_2         |
| L_DD_1  | P2-13      | 0    | LCD Data line           | 7_2         |
| L_DD_2  | P2-15      | О    | LCD Data line           | 8_2         |
| L_DD_3  | P2-17      | О    | LCD Data line           | 9_2         |
| L_DD_4  | P2-21      | О    | LCD Data line           | 10_2        |
| L_DD_5  | P2-23      | 0    | LCD Data line           | 11_2        |
| L_DD_6  | P2-25      | О    | LCD Data line           | 12_2        |
| L_DD_7  | P2-27      | О    | LCD Data line           | 13_2        |
| L_DD_8  | P2-29      | О    | LCD Data line           | 63          |
| L_DD_9  | P2-33      | 0    | LCD Data line           | 64          |
| L_DD_10 | P2-35      | 0    | LCD Data line           | 65          |
| L_DD_11 | P2-37      | 0    | LCD Data line           | 66          |
| L_DD_12 | P2-39      | О    | LCD Data line           | 67          |
| L_DD_13 | P2-41      | 0    | LCD Data line           | 68          |
| L_DD_14 | P2-45      | 0    | LCD Data line           | 69          |
| L_DD_15 | P2-47      | О    | LCD Data line           | 70          |
| L_DD_16 | P2-16      | 0    | LCD Data line           | 71          |
| L_DD_17 | P2-18      | 0    | LCD Data line           | 72          |



#### 4.6. JTAG Port

JTAG provides a way of driving and sampling the external pins of the device regardless of the core state, as well as a mechanism for device debug. JTAG logic includes a test-access port (TAP) controller, TAP pins, an instruction register, and Test Data registers (TDRs). The JTAG interface is controlled through five dedicated TAP pins that interface to the TAP controller: TDI, TMS, TCK, nTRST, and TDO.

| Signal | Pin number | Туре | Description             |
|--------|------------|------|-------------------------|
| NTRST  | P2-128     | l    | JTAG Test Reset         |
| TDI    | P2-130     | l    | JTAG Serial data input  |
| TMS    | P2-132     |      | JTAG Test Mode Select   |
| TDO    | P2-136     | 0    | JTAG Serial data output |
| TCK    | P2-138     |      | JTAG Test Clock         |



#### 4.7.1-Wire

The 1-Wire bus master interface controller is designed to receive and transmit 1-Wire bus data and provides complete control of the 1-Wire bus through eight-bit commands.

The 1-Wire bus serial operation uses an open-drain, wired-AND bus structure that allows multiple devices to drive the bus lines and to communicate status on events such as arbitration, wait states, and error conditions.

| number   |       | Туре | Description                               | GPI<br>O |
|----------|-------|------|-------------------------------------------|----------|
| ONE_WIRE | P1-64 | I/O  | Open-drain 1-Wire bidirectional data bus. | 0_2      |

# **Variscite**

## **VAR-320SBC** Reference Guide

#### 4.8. Camera Interface

The Quick Capture Interface is intended for use in a PDA or mobile phone product that requires image-capture capability.

The PXA320 processor supports a variety of operating modes, data widths, formats, and clocking schemes.

Some common usage scenarios include:

- Capturing simple still images, sharing images using email, and sending images to a web photo finisher
- Using images for "pictures-as-information"
- Capturing video clips
- Providing a two-way video conference
- Performing "text imaging" (scanner/OCR)

- Supported vertical and horizontal resolutions of:
  - 176 x 144
  - 352 x 288
  - 320 x 240
  - 640 x 480
  - 1280 x 1024
  - 1600 x 1200
  - 2048 x 1536
  - 2048 x 2048
  - 2560 x 2048
- Programmable sensor clock output from 187 kHz to 52 MHz
- Pixel clock received from 187 kHz to 52 MHz
- Programmable interrupts for FIFO overflow, end of line, and end of frame
- Support for 8- and 10-bit RAW (RGGB, CMYG, etc.) capture modes
- Support for master-mode operation
- Programmable interface timing signals for external synchronization signaling
- Preprocessed YCbCr 4:2:2 planar-capture mode
- RAW (RGGB, CMYG) capture modes:
  - Support for packing of 8- and 10-bit RAW pixel data up to 2560x2048
  - Pixel processing preview chain supporting up to 1280x1024 resolution (SXGA)
- Three programmable 64-element look-up-tables (LUT)
  - Three independent mapping functions, (fR(x), fG(x), and fB(x)), supported
  - Companding from 10-bit to 8-bit RAW data
  - Programmable black-level clamp (BLC) offset
- Histogram unit generates statistics for image data



- Performs statistics on 8- or 10-bit data
- Incrementer saturates to avoid rollovers
- Supports up to 64 K pixels, (216) per data value
- Can perform statistics on 8-bit or 10-bit data stream with 32-bit result
- Dead-pixel substitution unit supports sensor resolutions up to 2560x2048
  - Up to 128 pixels of any color can be substituted
- Scaling support for 2:1 /4:1 image resizing for RAW RGGB or YCbCr 4:2:2 image data
  - Preprocessed YCbCr 2:1 and 4:1 scaling provided up to 704x576 resolution
  - RAW RGGB 2:1 up to 704x576 resolution and 4:1 scaling provided up to 1280x1024 resolution
- Color-management support for RAW digital viewfinder and video-clip capture
- Programmable coefficients for 3x3 matrix multiplication for color and tone correction
- Programmable coefficients for color space conversion from RGB to YCbCr 4:2:2

| Signal   | Pin number       | Туре | Description                                   |    |  |
|----------|------------------|------|-----------------------------------------------|----|--|
| CIF_DD0  | P1-66            |      | Quick Capture Interface Data Signal           | 49 |  |
| CIF_DD1  | P1-68            | I    | Quick Capture Interface Data Signal           | 50 |  |
| CIF_DD2  | P1-70            | I    | Quick Capture Interface Data Signal           | 51 |  |
| CIF_DD3  | P1-72            |      | Quick Capture Interface Data Signal           | 52 |  |
| CIF_DD4  | P1-76            | I    | Quick Capture Interface Data Signal           | 53 |  |
| CIF_DD5  | P1-78            | I    | Quick Capture Interface Data Signal           | 54 |  |
| CIF_DD6  | P1-80            | I    | Quick Capture Interface Data Signal           | 55 |  |
| CIF_DD7  | P1-82            | I    | Quick Capture Interface Data Signal           | 56 |  |
| CIF_DD8  | P1-84            | I    | Quick Capture Interface Data Signal           | 57 |  |
| CIF_DD9  | P1-96            |      | Quick Capture Interface Data Signal           | 58 |  |
| CIF_MCLK | P1-88            |      | Quick Capture Interface Master Clock Signal   | 59 |  |
| CIF_PCLK | P1-90            | 0    | Pixel clock                                   | 60 |  |
| CIF LV   | P1-92            | I/O  | Quick Capture Interface Line Synchronization  | 61 |  |
| CIF_LV   | F 1-92           | 1/0  | ISignal - Horizontal sync signal              |    |  |
| CIF FV   | P1-94            | I/O  | Quick Capture Interface Frame Synchronization | 62 |  |
| C'' _'   | 1-3 <del>4</del> | ",0  | Signal - Vertical sync signal                 | UZ |  |

#### 4.9. PWM

The VAR-320SBC outputs 2 of the 4 PXA320 processor's pulse-width modulator (PWM) pins. Each can be configured to generate periodic output signals. Configuration of the PWMs is accomplished through software and is described in detail in Marvell® PXA320 Processor Serial Controller Configuration Developers Manual, Vol. IV, "Section 9:Pulse-Width Modulator Controller".

| Signal | Pin number | Туре | Description                         | GPIO |
|--------|------------|------|-------------------------------------|------|
| PWM_0  | P2-4       | 0    | Pulse-width modulated output signal | 11   |
| PWM_1  | P1-108     | 0    | Pulse-width modulated output signal | 12   |

#### 4.10. Ethernet port

The VAR-320SBC integrates one full-featured 10/100 Mbit Ethernet interface using Davicom DM9000B Ethernet controller.

- Fully compliant with IEEE 802.3/802.3u standards
- Integrated Ethernet MAC and PHY
- 10BASE-T and 100BASE-TX support
- Full- and Half-duplex support
- Full-duplex flow control
- Backpressure for half-duplex flow control
- Preamble generation and removal
- Automatic 32-bit CRC generation and checking
- Automatic payload padding and pad removal
- Auto-negotiation
- Automatic polarity detection and correction

| Signal     | Pin number  | Туре | Description                                    |  |  |  |
|------------|-------------|------|------------------------------------------------|--|--|--|
| TPI_N      | P1-3        | I    | Ethernet Twisted Pair Receive Negative         |  |  |  |
| TPI_P      | P1-1        | I    | Ethernet Twisted Pair Receive Positive         |  |  |  |
| TPO_P      | P1-2        | 0    | Ethernet Twisted Pair Transmit Positive        |  |  |  |
| TPO_N      | P1-4        | 0    | Ethernet Twisted Pair Transmit Negative        |  |  |  |
| nLINK_ACK  | P1-6        | 0    | LED, Activity Indicator                        |  |  |  |
| nSPD_100   | P1-5        | 0    | LED, Speed Indicator                           |  |  |  |
| AGND       | P1-8,10,12  | 0    | Analog GND for Ethernet magnetics              |  |  |  |
| ETH V 1P8V | P1-16,18,20 | 0    | Analog 1.8v supply for Ext. Ethernet magnetics |  |  |  |

#### 4.11. USB

#### 4.11.1. USB 1.1 Full speed OTG and Client Controller

The UDC supports 24 endpoints (Endpoint 0 plus 23 programmable endpoints). The UDC is a USB revision 1.1 compliant, full-speed device that operates half-duplex at a baud rate of 12 Mbps (as a slave only, not a host or hub controller).

| Signal    | Pin number | Туре | Description      |
|-----------|------------|------|------------------|
| USB_OTG_P | P1-136     | I/O  | USB OTG Positive |
| USB OTG P | P1-138     | I/O  | USB OTG Negative |

#### 4.11.2. Universal Serial Bus Host Controller

The Universal Serial Bus (USB) supports serial data exchanges between a host computer and a variety of simultaneously-accessible peripherals. The attached peripherals share USB bandwidth through a host-scheduled, token-based protocol. Peripherals can be attached, configured, used, and detached, while the host and other peripherals continue operation.

- USB Rev. 1.1 compatible
- Supports both low-speed and full-speed USB devices
- Open Host Controller Interface (OHCI) Rev 1.0a compatible
- Root hub supports three downstream ports

| Signal | Pin number | Type | Description                              |
|--------|------------|------|------------------------------------------|
| USBH_N | P2-64      | I/O  | USB Full Speed Host Port 1 Positive Line |
| USBH_P | P2-66      | I/O  | USB Full Speed Host Port 1 Negative Line |



### Static Memory interface (Compact Flash, Nand flash, host-bus, SRAM, VLIO)

- Connection to the DFI.
- Interface to SRAM-like devices, Variable Latency I/O (VLIO) devices, various types of XIP flash (including synchronous and asynchronous), and Compact Flash.
- NAND flash devices with NOR flash interfaces on the DFI. Read burst and write burst capabilities
- Support synchronous flash, asynchronous flash, SRAM, VLIO, and synchronous read/write flash-type companion chips on DFI.

| Signal     | Pin<br>number | Туре | Description                                                     | GPIO |
|------------|---------------|------|-----------------------------------------------------------------|------|
| DF_IO_0    | P2-93         | I/O  | Data bus                                                        | n/a  |
| DF_IO_1    | P2-95         | I/O  | Data bus                                                        | n/a  |
| DF_IO_2    | P2-97         | I/O  | Data bus                                                        | n/a  |
| DF_IO_3    | P2-99         | I/O  | Data bus                                                        | n/a  |
| DF_IO_4    | P2-101        | I/O  | Data bus                                                        | n/a  |
| DF_IO_5    | P2-105        | I/O  | Data bus                                                        | n/a  |
| DF_IO_6    | P2-107        | I/O  | Data bus                                                        | n/a  |
| DF_IO_7    | P2-109        | I/O  | Data bus                                                        | n/a  |
| DF_IO_8    | P2-111        | I/O  | Data bus                                                        | n/a  |
| DF_IO_9    | P2-113        | I/O  | Data bus                                                        | n/a  |
| DF_IO_10   | P2-117        | I/O  | Data bus                                                        | n/a  |
| DF_IO_11   | P2-119        | I/O  | Data bus                                                        | n/a  |
| DF_IO_12   | P2-121        | I/O  | Data bus                                                        | n/a  |
| DF_IO_13   | P2-123        | I/O  | Data bus                                                        | n/a  |
| DF_IO_14   | P2-125        | I/O  | Data bus                                                        | n/a  |
| DF_IO_15   | P2-129        | I/O  | Data bus                                                        | n/a  |
| DF_BA_0    | P2-57         | 0    | DFI bus address 0                                               | n/a  |
| DF_BA_1    | P2-59         | 0    | DFI bus address 1                                               | n/a  |
| DF_BA_2    | P2-61         | 0    | DFI bus address 2                                               | n/a  |
| DF_BA_3    | P2-63         | 0    | DFI bus address 3                                               | n/a  |
| DF_ALE_NWE | P2-53         | 0    | Output write enable for static memory, muxed with DF ALE signal | n/a  |
| DF_CLE_NOE | P2-51         | 0    | Output enable for static memory, muxed with DF CLE signal.      | II/a |
| nCS_2      | P2-98         | 0    | Chip select for static memory on the data flash interface.      |      |
| nXCVREN    | P2-49         | 0    | External transceiver enable, Data flash interface               | n/a  |
| BE0_N      | P2-72         | 0    | Data byte enable. BE0_N corresponds to DF_IO<7:0>               | n/a  |



| BE1_N | P2-80 | 0 | Data byte enable. BE1_N corresponds to DF_IO<8:15> | n/a |
|-------|-------|---|----------------------------------------------------|-----|
| LLA_N | P2-69 | О | DFIO Lower address latch                           | n/a |
| LUA_N | P2-71 | О | DFIO Upper address latch                           | n/a |

## **Compact Flash specific:**

| Sig | nal     | Pin number | Туре | Description                                     | <b>GPIO</b> |
|-----|---------|------------|------|-------------------------------------------------|-------------|
| CF_ | nPIOR   | P2-83      | 0    | Card interface I/O space output enable          | 5           |
| CF_ | nPIOW   | P2-85      | 0    | Card interface I/O space write enable           | 6           |
| CF_ | nIOIS16 | P2-87      |      | 0 = 16-bit I/O space, 1 = 8-bit I/O space       | 7           |
| CF_ | _nPWAIT | P2-89      | I    | Card interface input for inserting wait states. | 8           |
| CF_ | RESET   | P2-112     | I    | CF card reset                                   | n/a         |
| CF_ | BVD1    | P2-116     | I    | CF card BVD1                                    | n/a         |
| CF_ | RDY     | P2-118     | I    | CF_RDY                                          | n/a         |



### 4.12. **Power**

\*See also Chapter 5: Power supply and management

Power signals:

| Power signals:    |                                                                                                           |      |                                                                                                                                        |
|-------------------|-----------------------------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|
| Signal            | Pin number                                                                                                | Туре | Description                                                                                                                            |
| PWR_EN            | P1-52                                                                                                     | 0    | Active-high output from the PXA320 processor (input to the PMIC), which enables the low-voltage core and internal SRAM power supplies. |
| SYS_EN            | P1-54                                                                                                     | 0    | Active-high output from the PXA320 processor which enables the system (high-voltage) power supplies                                    |
| RESET_IN_N        | P2-20                                                                                                     | I    | Master reset input (active low) to force complete system reset                                                                         |
| RESET_OUT_N       | P2-124                                                                                                    | I    | Reset out line from PXA320 to peripheral devices                                                                                       |
| nONKEY            | P2-22                                                                                                     | I    | On switch activates the LP3972 PMIC.                                                                                                   |
| EXT_WAKEUP1       | P2-40                                                                                                     | I    | Wake-up signal from Deep-Sleep                                                                                                         |
| VDD_DDR_EXT       | P1-34,36                                                                                                  | I    | DDR 1.8V supply for Deep-sleep                                                                                                         |
| BACKUP<br>BATTERY | P2-46,48                                                                                                  | I    | Backup battery charger output                                                                                                          |
| V_BATT            | P1: 7,19,31,43,55,6 7,79,91,103,11 5,127,139. P2: 7,19,31,43,55,6 7,79,91,103,11 5,127.                   | I    | VAR-320SBC single DC-IN supply voltage. Voltage range: 3.3v – 4.8v                                                                     |
| GND               | P1:<br>8,14,26,38,50,6<br>2,74,86,98,110,<br>122,134<br>P2:<br>2,14,26,38,50,6<br>2,74,86,110,12<br>2,134 | I    |                                                                                                                                        |



#### 4.13. Audio

The VAR-320SBC uses the Wolfson WM9705 Audio codec

**Audio signals:** 

| radio oigilaloi |                |      |                                      |
|-----------------|----------------|------|--------------------------------------|
|                 |                | Type | Description                          |
| CODEC_MONO_OUT  | P1-47          | 0    | Loudspeaker mono output for Ext. Amp |
| HP_LOUT         | P2-82          | 0    | Headphones, Right.                   |
| HP_ROUT         | P2-84          | 0    | Headphones, Left.                    |
| CODEC_LINEOUTL  | P2-32          | 0    | Codec audio line out L               |
| CODEC_LINEOUTR  | P2-34          | 0    | Codec audio line out R               |
| CODEC_MIC       | P2-131         | I    | Audio codec mic in                   |
| CODEC_BIAS      | P2-133         | 0    | Audio codec mic bias voltage         |
| AUD_GND         | P2-135,137,139 | 0    | Audio low noise output GND for MIC   |



#### 4.14. I2C Bus

The PXA320 processor has two I2C peripherals: the standard I2C interface and the Power I2C interface.

The standard I2C bus serves as the PXA320 processor interface to other I2C peripherals and microcontrollers, as well as a method of managing system functions. The standard I2C bus allows the PXA320 processor to serve as a master and slave device residing on the I2C bus. Control and status information is relayed through a set of memory-mapped registers.

The Power I2C interface contains a subset of the standard I2C interface and is dedicated for connection to an external voltage regulator for hard coded power management communication. If PWR\_EN or SYS\_EN change state (for example during a power state change), the appropriate I2C commands are transmitted to the PMIC as well. No configuration or software interaction is required. The Power I2C interface cannot be used as a general- purpose I2C interface. **The Power I2C is used internally by the VAR-320SBC and cannot be used by the user**.

The standard I2C has a standard bus speed of 100 kbps and a fast-mode operation of 400 kbps.

\*Both SDA and SCL lines are internally pulled up with a 1.2k resistor to 3.3v.

| Signal | Pin number | Type | Description                                   |
|--------|------------|------|-----------------------------------------------|
| SDA    | P1-60      | I/O  | Serial data for the standard I2C controller.  |
| SCL    | P1-61      | 0    | Serial clock for the standard I2C controller. |

# **Variscite**

## **VAR-320SBC Reference Guide**

### 5. Power supply and management

#### 5.1. Power Supply

The VAR-320SBC can operate from a single 3.3v - 4.8v DC supply. Voltage supply can be connected directly to a Lio-ion battery, or external regulated DC supply. The single DC supply must be connected to all V BATT net pins:

#### V BATT pins:

P1 :7,19,31,43,55,67,79,91,103,115,127,139. P2 : 7,19,31,43,55,67,79,91,103,115,127,135

V\_BATT is connected directly to the National LP3972 PMIC which provides stable, low-noise supplies for all core voltage domains, with additional regulators for supplying peripheral ICs. All supplies are fed by high-performance, low-dropout (LDO) voltage regulators.

Three high-efficiency DC-DC buck converters provide high-current, low-voltage supplies to the processor core and memory. The main converter features Dynamic Voltage Management (DVM), with programmable voltage and slew rate control.

#### 5.2. Power consumption

VAR-320SBC power consumption depends on the active components and peripherals. BSP implements Dynamic Voltage Management. Core changes its own frequency / Voltage according to CPU usage percentage. Frequency / Voltage control is automatic when enabled.

#### VAR-320SBC basic configuration:

- ✓ Marvell<sup>™</sup> PXA320 624 MHz processor.
- ✓ 1Gbit NAND flash.
- √ 128MB DDR SDRAM.
- ✓ 3 UARTS
- ✓ 12C
- ✓ TOUCHSCREEN
- ✓ SRAM turned off after boot sequence.

#### Test conditions. DC IN, V BATT = 4v

| Power loading configuration                       | Typical  |
|---------------------------------------------------|----------|
| VAR-320SBC basic configuration, running at 624mhz | 0.9Watt  |
| VAR-320SBC basic configuration, running at 406mhz | 0.85Watt |
| VAR-320SBC basic configuration, running at 104mhz | 0.75Watt |
| Deep-sleep                                        | 3 mW     |



### 6. Connectors

### 6.1.P1

| Pin | Signal      | Туре | Description                             | GPIO |
|-----|-------------|------|-----------------------------------------|------|
| num |             | Type |                                         | GFIO |
| 1   | TPI_P       | 0    | Ethernet Twisted Pair Receive Positive  | n/a  |
| 2   | TPO_P       | 1    | Ethernet Twisted Pair Transmit Positive | n/a  |
| 3   | TPI_N       | 0    | Ethernet Twisted Pair Receive Negative  | n/a  |
| 4   | TPO_N       | 1    | Ethernet Twisted Pair Transmit Negative | n/a  |
| 5   | nSPD_100    | 0    | LED, Activity Indicator                 | n/a  |
| 6   | nLINK_ACK   | 0    | LED, Speed Indicator                    | n/a  |
| 7   | V_BATT      |      |                                         | n/a  |
| 8   | AGND        | 0    | Analog GND for Ethernet magnetics       | n/a  |
| 9   | NC          |      |                                         | n/a  |
| 10  | AGND        | 0    | Analog GND for Ethernet magnetics       | n/a  |
| 11  | NC          |      |                                         | n/a  |
| 12  | AGND        |      | Analog GND for Ethernet magnetics       | n/a  |
| 13  | GPIO0       | I/O  | General purpose IO pin                  | 0    |
| 14  | NC          |      |                                         | n/a  |
| 15  | GPIO1       | I/O  | General purpose IO pin                  | 1    |
| 16  | ETH_V_1P8V  | 0    | Analog 1.8v for Ethernet magnetics      | 40   |
| 17  | GPIO16      | I/O  | General purpose IO pin                  | 16   |
| 18  | ETH_V_1P8V  | 0    | Analog 1.8v for Ethernet magnetics      | 34   |
| 19  | V_BATT      |      |                                         | n/a  |
| 20  | ETH_V_1P8V  | I    | Analog 1.8v for Ethernet magnetics      | 39   |
| 21  | NC          |      |                                         | n/a  |
| 22  | BT_TXD      | 0    | BT UART TXD                             | 111  |
| 23  | NC          |      |                                         | n/a  |
| 24  | BT_RXD      | 1    | BT UART RXD                             | 110  |
| 25  | NC          |      |                                         | n/a  |
| 26  | GND         |      |                                         | n/a  |
| 27  | FFRXD       | 1    | FFUART RXD                              | 41   |
| 28  | BT_CTS      | I    | BT UART CTS                             | 112  |
| 29  | FFTXD       | 0    | FFUART TXD                              | 42   |
| 30  | BT_RTS      | 0    | BT UART RTS                             | 109  |
| 31  | V_BATT      |      |                                         | n/a  |
| 32  | NC          |      |                                         | n/a  |
| 33  | FFDCD       | 1    | FFUART DCD                              | 44   |
| 34  | VDD_DDR_EXT | 0    | DDR 1.8V supply for Deep-sleep          | 37   |
| 35  | FFDTR       | 0    | DATA TERMINAL READY                     | 47   |
| 36  | VDD_DDR_EXT | 1    | DDR 1.8V supply for Deep-sleep          | 35   |
| 37  | FFDSR       | 1    | FFUART DSR                              | 45   |
| 38  | GND         |      |                                         | n/a  |
| 39  | FFCTS       | 1    | FFUART CTS                              | 43   |
| 40  | N.C.        |      |                                         |      |
| 41  | FFRTS       | 0    | FFUART RTS                              | 48   |
| 42  | STD_TXD     | 0    | ST UART TXD                             | 107  |



| 43 | V BATT         | 1   | 1                                                                              | n/a |
|----|----------------|-----|--------------------------------------------------------------------------------|-----|
| 44 | STD RXD        | 0   | ST UART RXD                                                                    | 108 |
| 45 | FFRI           | I   | FFUART RI                                                                      | 46  |
| 46 | GPIO126        |     | General purpose IO pin                                                         | 126 |
| 47 | CODEC MONO OUT |     | Loudspeaker mono output for external Amplifier                                 | n/a |
| 48 | GPIO127        |     | General purpose IO pin                                                         | 127 |
| 49 | N.C.           |     |                                                                                |     |
| 50 | GND            |     |                                                                                | n/a |
| 51 | N.C.           |     |                                                                                |     |
| 52 | PWR_EN         | 0   | Active-high output, Enables low-voltage core and internal SRAM power supplies. | n/a |
| 53 | N.C.           |     |                                                                                |     |
| 54 | SYS_EN         | 0   | Active-high output, enables system power supplies                              | n/a |
| 55 | V_BATT         |     |                                                                                | n/a |
| 56 | N.C.           |     |                                                                                | n/a |
| 57 | GPIO78         |     | General purpose IO pin                                                         | 78  |
| 58 | N.C.           |     |                                                                                | n/a |
| 59 | GPIO76         | I/O | General purpose IO pin                                                         | 76  |
| 60 | I2C_SDA        | I/O | Serial data for the Standard I2C controller.                                   | n/a |
| 61 | I2C_SCL        | 0   | Serial clock for the standard I2C controller.                                  | n/a |
| 62 | GND            |     |                                                                                | n/a |
| 63 | GPIO88         |     | General purpose IO pin                                                         | 88  |
| 64 | ONE_WIRE       | I/O | Open-drain 1-Wire bidirectional data bus.                                      | 0_2 |
| 65 | GPIO75         | I/O | General purpose IO pin                                                         | 75  |
| 66 | CIF_DD0        | I   | Quick Capture Data Signal                                                      | 49  |
| 67 | V_BATT         | I   |                                                                                |     |
| 68 | CIF_DD1        | I   | Quick Capture Data Signal                                                      | 50  |
| 69 | NC             |     |                                                                                |     |
| 70 | CIF_DD2        | I   | Quick Capture Data Signal                                                      | 51  |
| 71 | NC             |     |                                                                                | n/a |
| 72 | CIF_DD3        | I   | Quick Capture Data Signal                                                      | 52  |
| 73 | NC             |     |                                                                                | n/a |
| 74 | GND            |     |                                                                                | n/a |
| 75 | NC             |     |                                                                                | n/a |
| 76 | CIF_DD4        | I   | Quick Capture Data Signal                                                      | 53  |
| 77 | NC             |     |                                                                                | n/a |
| 78 | CIF_DD5        | I   | Quick Capture Data Signal                                                      | 54  |
| 79 | V_BATT         |     |                                                                                | n/a |
| 80 | CIF_DD6        | I   | Quick Capture Data Signal                                                      | 55  |
| 81 | NC             |     |                                                                                | n/a |
| 82 | CIF_DD7        | I   | Quick Capture Data Signal                                                      | 56  |
| 83 | NC             |     |                                                                                | n/a |
| 84 | CIF_DD8        | 1   | Quick Capture Data Signal                                                      | 57  |
| 85 | NC             |     |                                                                                | n/a |
| 86 | GND            | I   |                                                                                | n/a |
| 87 | NC             |     |                                                                                | n/a |
| 88 | CIF_MCLK       | 0   | Quick Capture Master Clock Signal                                              | 59  |
| 89 | NC             |     | •                                                                              | n/a |
| 90 | CIF_PCLK       | 0   | Quick Capture Pixel clock                                                      | 60  |
| 91 | V BATT         |     |                                                                                | n/a |



| 92  | CIF_LV     | 0   | Quick Capture Line Synchronization Signal  | 61  |
|-----|------------|-----|--------------------------------------------|-----|
| 93  | GPIO105    | I/O | General purpose IO pin                     | 105 |
| 94  | CIF FV     | 0   | Quick Capture Frame Synchronization Signal | 62  |
| 95  | GPIO106    | I/O | General purpose IO pin                     | 106 |
| 96  | CIF DD9    | ı   | Quick Capture Data Signal                  | 58  |
| 97  | GPIO113    | I/O | General purpose IO pin                     | 113 |
| 98  | GND        | ı   |                                            | n/a |
| 99  | GPIO114    | I/O | General purpose IO pin                     | 114 |
| 100 | NC         |     |                                            | n/a |
| 101 | GPIO115    | I/O | General purpose IO pin                     | 115 |
| 102 | MMC_CLK    | 0   | SD/MMC Bus clock                           | 22  |
| 103 | V BATT     | _   |                                            |     |
| 104 | MMC CMD 0  | 0   | SD/MMC Command                             | 23  |
| 105 | GPIO116    | I/O | General purpose IO pin                     | 116 |
| 106 | GPIO1 2    | I/O | General purpose IO pin                     | 1 2 |
| 107 | GPIO117    | I/O | General purpose IO pin                     | 117 |
| 108 | PWM 1      |     | Pulse-width modulated output signal        | 12  |
| 109 | GPIO118    | I/O | General purpose IO pin                     | 118 |
| 110 | GND        |     |                                            | n/a |
| 111 | GPIO119    | I/O | General purpose IO pin                     | 119 |
| 112 | MMC DAT 0  | I/O | SD/MMC Data                                | 18  |
| 113 | GPIO120    | I/O | General purpose IO pin                     | 120 |
| 114 | MMC DAT 1  | I/O | SD/MMC Data                                | 19  |
| 115 | V BATT     | i i |                                            | n/a |
| 116 | MMC DAT 2  | I/O | SD/MMC Data                                | 20  |
| 117 | GPIO121    | I/O | General purpose IO pin                     | 121 |
| 118 | MMC DAT 3  | I/O | SD/MMC Data                                | 21  |
| 119 | GPIO122    | I/O | General purpose IO pin                     | 122 |
| 120 | MMC2 CLK   | 0   | SD/MMC Bus clock                           | 28  |
| 121 | GPIO123    | I/O | General purpose IO pin                     | 123 |
| 122 | GND        |     |                                            | n/a |
| 123 | GPIO124    | I/O | General purpose IO pin                     | 124 |
| 124 | MMC2 CMD   | 0   | SD/MMC Command                             | 29  |
| 125 | GPIO125    | I/O | General purpose IO pin                     | 125 |
| 126 | MMC2 DAT 0 | I/O | SD/MMC Data                                | 24  |
| 127 | V BATT     | I   |                                            | n/a |
| 128 | MMC2 DAT 1 | I/O | SD/MMC Data                                | 25  |
| 129 | GPIO 5 2   | I/O | General purpose IO pin                     | 5 2 |
| 130 | MMC2 DAT 2 | I/O | Data                                       | 26  |
| 131 | N.C.       | - 1 |                                            | n/a |
| 132 | MMC2 DAT 3 | I/O | SD/MMC Data                                | 27  |
| 133 | N.C.       |     |                                            | n/a |
| 134 | GND        |     |                                            | n/a |
| 135 | N.C.       |     |                                            | n/a |
| 136 | USB OTG P  | I/O | USB OTG Positive                           | n/a |
| 137 | N.C.       |     |                                            | n/a |
| 138 | USB OTG N  | I/O | USB OTG Negative                           | n/a |
| 139 | V BATT     | 1   | 3                                          | n/a |
|     |            |     |                                            |     |



### 6.2. P2

| Pin<br>num | Signal         | Туре | Description                             | GPIO |
|------------|----------------|------|-----------------------------------------|------|
| 1          | L_PCLK         | 0    | LCD Pixel clock                         | 16_2 |
| 2          | GND            |      |                                         | n/a  |
| 3          | L_FCLK         | 0    | LCD Frame clock                         | 14_2 |
| 4          | PWM_0          | 0    | Pulse-width modulation output signal    | 11   |
| 5          | L_LCLK         | 0    | LCD Line clock                          | 15_2 |
| 6          | N.C.           |      |                                         | n/a  |
| 7          | V_BATT         |      |                                         | n/a  |
| 8          | N.C.           |      |                                         | n/a  |
| 9          | L_BIAS         | 0    | LCD AC bias/Data enable                 | 17_2 |
| 10         | N.C.           |      |                                         | n/a  |
| 11         | L_DD_0         | 0    | LCD Data line                           | 6_2  |
| 12         | N.C.           |      |                                         | n/a  |
| 13         | L_DD_1         | 0    | LCD Data line                           | 7_2  |
| 14         | GND            |      |                                         | n/a  |
| 15         | L_DD_2         | 0    | LCD Data line                           | 8_2  |
| 16         | L_DD_16        | 0    | LCD Data line                           | 71   |
| 17         | L_DD_3         | 0    | LCD Data line                           | 9_2  |
| 18         | L_DD_17        | 0    | LCD Data line                           | 72   |
| 19         | V_BATT         |      |                                         | n/a  |
| 20         | RESET_IN_N     | I    | Master reset input.                     |      |
| 21         | L_DD_4         | 0    | LCD Data line                           | 10_2 |
| 22         | nONKEY         | I    | On switch. Activates the National PMIC. | n/a  |
| 23         | L_DD_5         | 0    | LCD Data line                           | 11_2 |
| 24         | N.C.           |      |                                         | n/a  |
| 25         | L_DD_6         | 0    | LCD Data line                           | 12_2 |
| 26         | GND            |      |                                         | n/a  |
| 27         | L_DD_7         | 0    | LCD Data line                           | 13_2 |
| 28         | ADC_IN1        |      | A / D line input 1                      | n/a  |
| 29         | L_DD_8         | 0    | LCD Data line                           | 63   |
| 30         | ADC_IN2        |      | A / D line input 2                      | n/a  |
| 31         | V_BATT         |      |                                         | n/a  |
| 32         | CODEC_LINEOUTL |      | Codec audio line out L                  | n/a  |
| 33         | L_DD_9         | 0    | LCD Data line                           | 64   |
| 34         | CODEC_LINEOUTR | I    | Codec audio line out R                  |      |
| 35         | L_DD_10        | 0    | LCD Data line                           | 65   |
| 36         | N.C.           |      |                                         | n/a  |
| 37         | L_DD_11        | 0    | LCD Data line                           | 66   |
| 38         | GND            |      |                                         | n/a  |
| 39         | L_DD_12        | 0    | LCD Data line                           | 67   |
| 40         | EXT_WAKEUP1    | I    | Wake-up signal to the PXA320.           |      |
| 41         | L_DD_13        | 0    | LCD Data line                           | 68   |



| 42 | N.C.           | I   |                                                          | n/a |
|----|----------------|-----|----------------------------------------------------------|-----|
| 43 | V BATT         |     |                                                          | n/a |
| 44 | N.C.           |     |                                                          | n/a |
| 45 | L DD 14        | 0   | LCD Data line                                            | 69  |
| 46 | BACKUP BATTERY | 0   | Backup battery charger output                            | n/a |
| 47 | L DD 15        | 0   | LCD Data line                                            | 70  |
| 48 | BACKUP BATTERY | 0   | Backup battery charger output                            | n/a |
| 49 | nXCVREN        | 0   | External transceiver enable, Data flash interface.       | n/a |
| 50 | GND            |     | ,                                                        | n/a |
| 51 | DF CLE NOE     |     | Output enable for static memory, muxed with DF CLE.      | n/a |
| 52 | N.C.           |     |                                                          | n/a |
| 53 | DF_ALE_NWE     | 0   | Output write enable for static memory, muxed with DF ALE | n/a |
| 54 | SSP4_SCLK      | I/O | Synchronous Serial Protocol Serial Clock                 | 93  |
| 55 | V_BATT         |     |                                                          | n/a |
| 56 | SSP4_SFRM      | I/O | Synchronous Serial Protocol Serial Frame Indicator       | 94  |
| 57 | DF_BA_0        | 0   | DFI bus address 0                                        | n/a |
| 58 | SSP4_TXD       | 0   | Synchronous Serial Protocol Transmit Data                | 95  |
| 59 | DF_BA_1        | 0   | DFI bus address 1                                        | n/a |
| 60 | SSP4_RXD       | I   | Synchronous Serial Protocol Receive Data                 | 96  |
| 61 | DF_BA_2        | 0   | DFI bus address 2                                        | n/a |
| 62 | GND            |     |                                                          |     |
| 63 | DF_BA_3        | 0   | DFI bus address 3                                        | n/a |
| 64 | USBH_N         | I/O | USB Full Speed Host Port 1 Positive Line                 | n/a |
| 65 | N.C.           |     |                                                          | n/a |
| 66 | USBH_P         | I/O | USB Full Speed Host Port 1 Negative Line                 | n/a |
| 67 | V_BATT         |     |                                                          | n/a |
| 68 | USBH_PEN       |     | USB Full speed host power control.                       | 2_2 |
| 69 | LLA_N          | 0   | Lower address latch                                      | n/a |
| 70 | USBH_OVERC     |     | USB Full speed host over currant indicator               | 3_2 |
| 71 | LUA_N          | 0   | Upper address latch                                      | n/a |
| 72 | BE0_N          | 0   | Data byte enable. BE0_N corresponds to DF_IO<0:7>        | n/a |
| 73 | RESET_N        | 1   | PMU Reset                                                | n/a |
| 74 | GND            |     |                                                          | n/a |
| 75 | N.C.           |     |                                                          | n/a |
| 76 | N.C.           |     |                                                          | n/a |
| 77 | N.C.           |     |                                                          | n/a |
| 78 | N.C.           |     |                                                          | n/a |
| 79 | V_BATT         |     |                                                          | n/a |
| 80 | BE1_N          | 0   | Data byte enable. BE1_N corresponds to DF_IO<8:15>       | n/a |
| 81 | N.C.           |     |                                                          | n/a |
| 82 | HP_LOUT        |     | Headphones, Right.                                       | n/a |
| 83 | CF_nPIOR       | 0   | CF Card interface I/O space output enable                | 5   |
| 84 | HP_ROUT        | 0   | Headphones, Left.                                        | n/a |
| 85 | CF_nPIOW       | 0   | CF Card interface I/O space write enable                 | 6   |
| 86 | GND            |     |                                                          | n/a |
| 87 | CF_nlOIS16     | 1   | CF interface. 0 = 16-bit I/O space, 1 = 8-bit I/O space  | 7   |
| 88 | TSPX           | I/O | TSI interface X Plus                                     | n/a |
| 89 | CF_nPWAIT      | 1   | Card interface input for inserting wait states.          | 8   |



| 90  | TSMY        | I/O | TSI interface Y Minus                                      | n/a |
|-----|-------------|-----|------------------------------------------------------------|-----|
| 91  | V BATT      |     |                                                            | n/a |
| 92  | TSMX        | I/O | TSI interface X Minus                                      | n/a |
| 93  | DF IO 0     | I/O | DFI Data bus                                               | n/a |
| 94  | TSPY        | I/O | TSI interface Y Plus                                       | n/a |
| 95  | DF IO 1     | I/O | DFI Data bus                                               | n/a |
| 96  | WL ACTIVE   | 0   | WLAN activity Bluetooth co-existence output line.          | n/a |
| 97  | DF IO 2     | I/O | DFI Data bus                                               | n/a |
| 98  | nCS 2       | 0   | Chip select for static memory on the data flash interface. | 3   |
| 99  | DF_IO_3     | I/O | DFI Data bus                                               | n/a |
| 100 | N.C.        |     |                                                            | n/a |
| 101 | DF IO 4     | I/O | DFI Data bus                                               | n/a |
| 102 | N.C.        |     |                                                            | n/a |
| 103 | V BATT      |     |                                                            | n/a |
| 104 | BT STATE    |     | Bluetooth state WLAN co-existence input line.              |     |
| 105 | DF IO 5     | I/O | DFI Data bus                                               | n/a |
| 106 | BT PRIORITY | T   | Bluetooth priority WLAN co-existence input line.           | n/a |
| 107 | DF IO 6     | I/O | DFI Data bus                                               | n/a |
| 108 | DF CS1 N    | 0   | DFI chip select 1                                          | n/a |
| 109 | DF IO 7     | I/O | DFI Data bus                                               | n/a |
| 110 | GND         |     |                                                            | n/a |
| 111 | DF IO 8     | I/O | DFI Data bus                                               | n/a |
| 112 | CF RESET    | 0   | CF card reset                                              | n/a |
| 113 | DF IO 9     | I/O | DFI Data bus                                               | n/a |
| 114 | CF CD 1n    |     | CF card detect                                             | n/a |
| 115 | V BATT      |     |                                                            | n/a |
| 116 | CF BVD1     | 0   | CF card BVD1                                               | n/a |
| 117 | DF IO 10    | I/O | DFI Data bus                                               | n/a |
| 118 | CF_RDY      |     |                                                            | n/a |
| 119 | DF IO 11    | I/O | DFI Data bus                                               | n/a |
| 120 | WLAN WAKEUP |     |                                                            | n/a |
| 121 | DF IO 12    | I/O | DFI Data bus                                               | n/a |
| 122 | GND         |     |                                                            | n/a |
| 123 | DF IO 13    | I/O | DFI Data bus                                               | n/a |
| 124 | RESET OUT N | 0   | Reset out line from PXA320 to peripheral devices           | n/a |
| 125 | DF IO 14    | I/O | DFI Data bus                                               | n/a |
| 126 | SOFT_RST    | I   | Soft (GPIO) reset                                          | n/a |
| 127 | V BATT      |     | , ,                                                        | n/a |
| 128 | NTRST       | I   | JTAG Test Reset                                            | n/a |
| 129 | DF_IO_15    | I/O | DFI Data bus                                               | n/a |
| 130 | TDI         | I   | JTAG Serial data input                                     | n/a |
| 131 | CODEC_MIC   | I   | Audio codec mic in                                         | n/a |
| 132 | TMS         | I   | JTAG Test Mode Select                                      | n/a |
| 133 | CODEC BIAS  | 0   | Audio codec mic bias voltage                               | n/a |
| 134 | GND         |     |                                                            | n/a |
| 135 | AUD_GND     | 0   | Audio low noise output GND for MIC                         | n/a |
| 136 | TDO         | 0   | JTAG Serial data output                                    | n/a |
| 137 | AUD_GND     | 0   | Audio low noise output GND for MIC                         | n/a |



| 138 | TCK     | I | JTAG Test Clock                    | n/a |
|-----|---------|---|------------------------------------|-----|
| 139 | AUD_GND | 0 | Audio low noise output GND for MIC | n/a |
| 140 | V_RTC   | 0 | Permanent 2.9v output voltage      | n/a |



## 7. Operational Characteristics

| Condition                              | Min    | Max   |
|----------------------------------------|--------|-------|
| Supply Voltage, V_BATT                 | -0.3V  | 5.5V  |
| Commercial operating temperature range | -0°C   | +65°C |
| Extended operating temperature range   | -20W°C | +85°C |

## 8. Absolute maximum Characteristics

|                           | Min   | Max    |
|---------------------------|-------|--------|
| Supply Voltage, V_BATT    | -0.3V | 5.5V   |
| Storage temperature range | -45°C | +165°C |



## 9. Mechanical drawing

# VAR-320SBC mechanical diagram



SBC Height including BaseBoard connectors: 9mm



### 10. Legal notice

Variscite LTD ("Variscite") products and services are sold subject to Variscite's terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Variscite warrants performance of its products to the specifications in effect at the date of shipment. Variscite reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant information from Variscite to verify that the information is current.

Testing and other quality control techniques are utilized to the extent Variscite deems necessary to support its warranty.

Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Variscite is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Variscite products. Variscite is not liable for such selection or use nor for use of any circuitry other than circuitry entirely embodied in a Variscite product.

Variscite products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Variscite does not grant any license (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Variscite covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Variscite's approval, license, warranty or endorsement thereof. Any third party trademarks contained in this document belong to the respective third party owner.

Reproduction of information from Variscite datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Variscite is not liable for any un-authorized alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Variscite's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Variscite is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.



### 11. Warranty terms

Variscite guarantees hardware products against defects in workmanship and material for a period of one (1) year from the date of shipment. Your sole remedy and Variscite's sole liability shall be for Variscite, at its sole discretion, to either repair or replace the defective hardware product at no charge or to refund the purchase price. Shipment costs in both directions are the responsibility of the customer. This warranty is void if the hardware product has been altered or damaged by accident, misuse or abuse.

#### **Disclaimer of Warranty**

THIS WARRANTY IS MADE IN LIEU OF ANY OTHER WARRANTY, WHETHER EXPRESSED, OR IMPLIED, OF MERCHANTABILITY, FITNESS FOR A SPECIFIC PURPOSE, NON-INFRINGEMENT OR THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION, EXCEPT THE WARRANTY EXPRESSLY STATED HEREIN. THE REMEDIES SET FORTH HEREIN SHALL BE THE SOLE AND EXCLUSIVE REMEDIES OF ANY PURCHASER WITH RESPECT TO ANY DEFECTIVE PRODUCT.

#### **Limitation on Liability**

UNDER NO CIRCUMSTANCES SHALL VARISCITE BE LIABLE FOR ANY LOSS, DAMAGE OR EXPENSE SUFFERED OR INCURRED WITH RESPECT TO ANY DEFECTIVE PRODUCT. IN NO EVENT SHALL VARISCITE BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES THAT YOU MAY SUFFER DIRECTLY OR INDIRECTLY FROM USE OF ANY PRODUCT.



### 12. Contact information

### Headquarters

Variscite LTD

20 Galgalei Haplada st. Hertzelia

Israel

Tel: +972 (9) 9562910

Fax: +972 (9) 9562912

Sales: <a href="mailto:sales@variscite.com">sales@variscite.com</a>

Technical support: <a href="mailto:support@variscite.com">support@variscite.com</a>

#### Website:

www.variscite.com