

VARISCITE LTD.

# VAR-SOM-AM33\_V2 Datasheet

**Rev 1.06** 

Texas Instruments Sitara AM335x-based System-on-Module



## VARISCITE LTD.

## VAR-SOM-AM33 Datasheet

#### © 2009 Variscite Ltd.

All Rights Reserved. No part of this document may be photocopied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means whether, electronic, mechanical, or otherwise without the prior written permission of Variscite Ltd. No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law no liability (including liability to any person by reason of negligence) will be accepted by Variscite Ltd., its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document.

Variscite Ltd. Reserves the right to change details in this publication without notice. Product and company names herein may be the trademarks of their respective owners.

Variscite Ltd. 4 Hamelacha St. Lod 70100 POB 1121 Israel

# **Document Revision History**

| Revision | Date       | Notes                                                                 |
|----------|------------|-----------------------------------------------------------------------|
| 1.0      | 13/07/2014 | Pin compatible with Rev 1.2/1.3.                                      |
|          |            | New in Rev 2.1- WLAN module replaced to TI's WL183xMOD WiLink.        |
|          |            | (Please refer to Section 2.6 for details).                            |
|          |            | 2.1.3.6- Customboard PHY changed to Micrel ksz9031                    |
| 1.02     | 18/08/2015 | Table 3.2 – pin 111, 72                                               |
|          |            | Block diagram fixed: I2C1 used internally, SPI1 exported to connector |
| 1.03     | 07/10/2018 | Pin 75 updated to USB host ID                                         |
|          |            | Industrial grade temperature range note was added                     |
| 1.04     | 21/06/2020 | Sticker Information section added                                     |
| 1.05     | 11/07/2021 | Section 4.8.3 Note wording improved                                   |
| 1.06     | 17/05/2022 | Sections: 1.1,1.2,1.3,2.6 - BT                                        |

# **Table of Contents**

| Do                                                              | cument Revision History                                                                                                                                                                    | 3                                                                                            |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| Tal                                                             | ole of Contents                                                                                                                                                                            | 4                                                                                            |
| 1                                                               | Overview                                                                                                                                                                                   | 6                                                                                            |
| 1.1<br>1.2<br>1.3<br>1.4                                        | General Information  Features Summary  VAR-SOM-AM33_V2 changes from Rev 1.x  Block Diagram                                                                                                 | 7<br>7                                                                                       |
| 2                                                               | Main Hardware Components                                                                                                                                                                   | 9                                                                                            |
| 2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6                          | Texas Instruments Sitara AM335x  Memory On-board Ethernet PHY TLV320AIC3106 Audio TPS65910 PMIC Wi-Fi & Bluetooth                                                                          | . 17<br>. 17<br>. 17<br>. 18                                                                 |
| 3                                                               | External Connectors                                                                                                                                                                        | 19                                                                                           |
|                                                                 | SoM Connector Pin-out                                                                                                                                                                      |                                                                                              |
| 4                                                               | Interface Details                                                                                                                                                                          | 30                                                                                           |
| 4.5<br>4.6<br>4.7<br>4.8<br>4.9<br>4.11<br>4.12<br>4.13<br>4.14 | Overview Display Interfaces Ethernet USB HOST 2.0 USB 2.0 On-the-Go MMC/SD/SDIO Audio UART Interfaces SPI 12C PWM0 Local Bus Touch Screen General Purpose I/O General System Control Power | . 30<br>. 31<br>. 33<br>. 33<br>. 34<br>. 35<br>. 37<br>. 39<br>. 40<br>. 41<br>. 42<br>. 43 |
| 5                                                               | Absolute Maximum Characteristics                                                                                                                                                           | 44                                                                                           |
| 6                                                               | Operational Characteristics                                                                                                                                                                |                                                                                              |
| 6.2                                                             | Power supplies                                                                                                                                                                             | . 44                                                                                         |

| 7          | Environmental Specifications | 45       |
|------------|------------------------------|----------|
| 8          | Mechanical Info              | 46       |
| 8.1<br>8.2 | Drawing  SoM Fastening       | 46<br>46 |
|            | Sticker                      |          |
| 10         | Rohs compliance              | 48       |
| 11         | Legal Notice                 | 48       |
| 12         | Warranty Terms               | 49       |
| 13         | Contact Information          | 50       |

# 1 Overview

## 1.1 General Information

The VAR-SOM-AM33\_V2 is a high performance, highly integrated, compact, low power consumption and low cost System-on-Module. It provides an ideal building block that easily integrates with a wide range of target markets, such as medical devices, industrial control and other applications requiring reach connectivity features as well as high-processing power.

The VAR-SOM-AM33\_V2 includes new dual band WiFi/BT 802.11 a/b/g/n with MIMO and BT 5.1/BLE with enhanced performance and effective bit rates of about 100Mbps. The VAR-SOM-AM33\_V2 is pin compatible with VAR-SOM-AM33 Rev 1.2/1.3.

#### Supporting products:

- VAR-AM33CustomBoard evaluation board
  - ✓ Carrier-board, supporting the VAR-SOM-AM33 (V2 and previous revisions)
  - ✓ Schematics
- OS support
  - ✓ Linux BSP
  - ✓ Windows Embedded Compact 7
  - ✓ Android

Contact Variscite support services for further information: mail to: support@variscite.com.

## 1.2 Features Summary

- Tl's Sitara AM335x:
  - 600-MHz, 800MHz or 1000-MHz ARM® Cortex™-A8
  - NEON™ SIMD coprocessor
  - SGX530 graphics engine
- Up to 4 Gb DDR3 RAM
- Up to 8 Gb NAND Flash for storage memory / boot
- LCD interface (up to 24-bit parallel RGB)
- Touch panel interface
- On-board 10/100 Mbps Ethernet PHY
- 10/100/1000 M bps Ethernet MAC (xMII Interface)
- 2.4/5GHz Dual Band WLAN (802.11 a/b/g/n) with optional MIMO
- Bluetooth 5.1/BLE
- USB:
  - 1 x USB 2.0 host
  - 1 x USB 2.0 OTG
- 2 X CAN bus
- Serial interfaces (SPI, I2C, UART)
- Audio:
  - 2 x stereo line-in
  - 2 x stereo line-out
  - 1 x headphone-out
  - 1 x microphone-in
  - Digital microphone interface
  - Multichannel Audio Serial Port (McASP)
- ADC
- Single 3.3 V power supply
- 67.3 mm x 38.6 mm x 3 mm SO-DIMM footprint

## 1.3 VAR-SOM-AM33\_V2 changes from Rev 1.x

The VAR-SOM-AM33\_V2 includes new dual band WiFi/BT 802.11 a/b/g/n with MIMO and BT 5.1/BLE with enhanced performance and effective bit rates of about 100Mbps. The VAR-SOM-AM33\_V2 is pin compatible with VAR-SOM-AM33 Rev 1.2/1.3.

# 1.4 Block Diagram



# 2 Main Hardware Components

This section summarizes the main hardware building blocks of the VAR-SOM-AM33

## 2.1 Texas Instruments Sitara AM335x

#### 2.1.1 Overview

The AM335x microprocessors based on the ARM Cortex-A8 are enhanced with image, graphics processing, peripherals and industrial interface options.

The AM335x microprocessor contains the following subsystems, controller and interfaces:

- Microprocessor unit (MPU) subsystem based on the ARM Cortex-A8 microprocessor (600-MHz, 800MHz or1000-MHz options)
- POWERVR SGX™530 graphics accelerator subsystem for 3D graphics acceleration to support display and gaming effects
- Programmable Real-time Unit Subsystem (PRUSS) enables the user to create a variety of digital resources beyond the native peripherals of the device.
- Memory Subsystem (GPMC)
- LCD controller
- Touch screen controller
- USB 2.0 OTG ports
- 10/100/1000 Ethernet, featuring wire speed switching
- Multimedia Card (MMC) controller
- Multichannel Audio Serial Port (McASP)
- Controller Area Network (CAN)
- Multichannel Serial Port (McSPI)
- Universal Asynchronous Rx/Tx (UART)

#### 2.1.2 Sitara AM335x Block Diagram



### 2.1.3 Detailed Description

#### 2.1.3.1 MPU Subsystem

The MPU subsystem key features are:

- ARM Microprocessor
  - CortexA8
  - ARM Architecture version 7 ISA.
  - 2-issue, in-order execution pipeline.
  - L1 and L2 Instruction and Data Cache of 32 KB, 4-way, 16 word line with 128 bit interface.
  - Integrated L2 cache of 256 KB, 8-way, 16 word line, and 128 bit interface to L1 along with ECC/Parity supported.
  - Includes the Neon Media coprocessor (NEON™) which implements the Advanced
     SIMD media processing architecture.

- Includes the VFP coprocessor which implements the VFPv3 architecture and is fully compliant with IEEE 754 standard.
- The external interface uses the AXI protocol configured to 128-bit data width.
- Includes the Embedded Trace Macrocell (ETM) support for non-invasive debugging.
- Implements the ARMv7 debug with watch-point and breakpoint registers and 32-bit
   Advanced Peripheral Bus (APB) slave interface to CoreSight debug systems.
- AXI2OCP Bridge
  - Support OCP 2.2.
  - Single Request Multiple Data Protocol on two ports.
  - Multiple targets, including three OCP ports (128-bit, 64-bit and 32-bit).
- Interrupt Controller
  - Support up to 128 interrupt requests
- Emulation/Debug
  - Compatible with CoreSight Architecture.
- Clock Generation
  - Through PRCM
- DFT
  - Integrated PBIST controller to test L2 tag and data ram, L1I and L1D data ram and OCM RAM

#### 2.1.3.2 External Memory Interfaces

AM335x memory subsystem main interfaces are

- GPMC
- EMIF

#### 2.1.3.2.1 GPMC

The general features of the GPMC module include:

- Data path to external memory device can be 16- or 8-bit wide
- 32-bit OCPIP 2.0 compliant core, single slave interface. Support non-wrapping and wrapping burst up to 16x32bits.
- Up to 100 MHz external memory clock performance (single device)
- Support for the following memory types:
  - External asynchronous or synchronous 8-bit width memory or device (non-burst device)
  - External asynchronous or synchronous 16-bit width memory or device
  - External 16-bit non-multiplexed NOR Flash device
  - External 16-bit address and data multiplexed NOR Flash device
  - External 8-bit and 16-bit NAND flash device
  - External 16-bit pSRAM device
- Up to 16-bit ECC support for NAND flash using BCH code (t=4, 8 or 16) or Hamming code for 8-bit or 16-bit NAND-flash, organized with page size of 512 bytes, 1K bytes, or more.

- Support 512M Bytes maximum addressing capability which can be divided into seven
  independent chip-select with programmable bank size and base address on 16M Bytes, 32M
  Bytes, 64M Bytes, or 128M Bytes boundary.
- Fully pipelined operation for optimal memory bandwidth usage
- Support external device clock frequency of 1, 2, 3 and 4 divider from L3 clock.
- Support programmable auto-clock gating when there is no access.
- Support Midlereq/SidleAck protocol
- Support the following interface protocols when communicating with external memory or external devices.
  - Asynchronous read/write access
  - Asynchronous read page access (4-8-16 Word16)
  - Synchronous read/write access
  - Synchronous read burst access without wrap capability (4-8-16 Word16)
  - Synchronous read burst access with wrap capability (4-8-16 Word16)
- Address and Data multiplexed access
- Each chip-select as independent and programmable control signal timing parameters for Setup and Hold time. Parameters are set according to the memory device timing parameters, with one L3 clock cycle timing granularity.
- Flexible internal access time control (wait state) and flexible handshake mode using external WAIT pins monitoring (up to two WAIT pins).
- Support bus keeping
- Support bus turn around

#### 2.1.3.2.2 EMIF Module:

The EMIF module provides connectivity between the device and the DDR3 memories, while managing data bus read/write access between external memories, the microprocessor unit (MPU) and the direct memory access (DMA) controller

#### 2.1.3.3 LCD Controller

The LCD controller Main features are

- Supports up to 24-bit data output; 8 bits-per-pixel (RGB).
- Supports up to WXGA resolution.
- Integrated DMA engine to pull data from the external frame buffer without burdening the processor via Interrupts or a firmware timer.
- 512 word deep internal FIFO with programmable threshold values.
- Character Based Panels
  - Supports 2 Character Panels (CSO and CS1) with independent and programmable bus timing parameters when in asynchronous Hitachi, Motorola and Intel modes
  - Supports 1 Character Panel (CSO) with programmable bus timing parameters when in synchronous Motorola and Intel modes
  - Can be used as a generic 16 bit address/data interleaved MPU bus master with no external stall
- Passive Matrix LCD Panels

- Panel types including STN, DSTN, and C-DSTN
- AC Bias Control
- Active Matrix LCD Panels
  - Panel types including TN TFT
- OLED Panels
  - Passive Matrix (PM OLED) with frame buffer and controller IC inside the Panel
  - Active Matrix (AM OLED)

### 2.1.3.4 2D and 3D Graphics Accelerator (SGX)

The 2D/3D graphics accelerator (SGX) subsystem accelerates 2-dimensional (2D) and 3-dimensional (3D) graphics applications. The SGX subsystem is based on the POWERVR® SGX core from Imagination Technologies. SGX is a new generation of programmable POWERVR graphic cores. The POWERVR SGX530 v1.2.5 architecture is scalable and can target all market segments from mainstream mobile devices to high-end desktop graphics. Targeted applications include feature phone, PDA and hand-held games.

#### POWERVR SGX main features:

- 2D graphics, 3D graphics, vector graphics and programming support for GP-GPU functions
- Tile-based architecture
- Universal scalable shader engine ( USSE™) multithreaded engine incorporating pixel and vertex shader functionality
- Advanced shader feature set in excess of Microsoft VS3.0, PS3.0, and OpenGL2.0
- Industry-standard API support Direct3D Mobile, OpenGL ES 1.1 and 2.0, OpenVG v1.0.1
- Fine-grained task switching, load balancing, and power management
- Advanced geometry direct memory access (DMA) driven operation for minimum CPU interaction
- Programmable high-quality image anti-aliasing
- POWERVR SGX core MMU for address translation from the core virtual address to the external physical address (up to 4GB address range)
- Fully virtualized memory addressing for OS operation in a unified memory architecture
- Advanced and standard 2D operations [e.g., vector graphics, BLTs (block level transfers),
   ROPs (raster operations)] 32K stride support

#### SGX 3D Features

- Deferred pixel shading
- On-chip tile floating point depth buffer
- 8-bit stencil with on-chip tile stencil buffer
- 8 parallel depth/stencil tests per clock
- Scissor test
- Texture support:
  - Cube map
  - Projected textures
  - 2D textures

- Non square textures
- Texture formats:
  - RGBA 8888, 565, 1555
  - Monochromatic 8, 16, 16f, 32f, 32int
  - Dual channel, 8:8, 16:16, 16f:16f
  - Compressed textures PVR-TC1, PVR-TC2, ETC1
  - Programmable support for all YUV formats
- Resolution support:
  - Frame buffer maximum size = 2048 x 2048
     Texture maximum size = 2048 x 2048
- Texture filtering:
  - Bilinear, trilinear, anisotropic
  - Independent minimum and maximum control
- Antialiasing:
  - 4x multisampling
  - Up to 16x full scene anti-aliasing
  - Programmable sample positions
- Indexed primitive list support
  - Bus mastered
- Programmable vertex DMA
- Render to texture:
  - Including twiddled formats
  - Auto MipMap generation
- Multiple on-chip render targets (MRT).

#### 2.1.3.5 Multichannel Audio Serial Port (McASP)

The Multichannel Audio Serial Port (McASP) functions as a general-purpose audio serial port optimized for the needs of multichannel audio applications. The McASP is useful for time-division multiplexed (TDM) stream, Inter-Integrated Sound (I2S) protocols, and inter-component digital audio interface transmission (DIT). The McASP consists of transmit and receive sections that may operate synchronized, or completely independently with separate master clocks, bit clocks, and frame syncs, and using different transmit modes with different bit-stream formats. The McASP module also includes serializers that can be individually enabled to either transmit or receive.

#### Features of the McASP include:

- Two independent clock generator modules for transmit and receive.
  - Clocking flexibility allows the McASP to receive and transmit at different rates. For example, the McASP can receive data at 48 kHz but output up-sampled data at 96 kHz or 192 kHz.
- Independent transmit and receive modules, each includes:
  - Programmable clock and frame sync generator.
  - TDM streams from 2 to 32, and 384 time slots.
  - Support for time slot sizes of 8, 12, 16, 20, 24, 28, and 32 bits.
  - Data formatter for bit manipulation.
- Individually assignable serial data pins (up to 6 pins).

- Glue less connection to audio analog-to-digital converters (ADC), digital-to-analog converters (DAC), codec, digital audio interface receiver (DIR), and S/PDIF transmit physical layer components.
- Wide variety of I2S and similar bit-stream format.
- Integrated digital audio interface transmitter (DIT) supports (up to 10 transmit pins):
  - S/PDIF, IEC60958-1, AES-3 formats.
  - Enhanced channel status/user data RAM.
- 384-slot TDM with external digital audio interface receiver (DIR) device.
  - For DIR reception, an external DIR receiver integrated circuit should be used with I2S output format and connected to the McASP receive section.
- Extensive error checking and recovery.
  - Transmit underruns and receiver overruns due to the system not meeting real-time requirements.
  - Early or late frame sync in TDM mode.
  - Out-of-range high-frequency master clock for both transmit and receive.
  - External error signal coming into the AMUTEIN input.
  - DMA error due to incorrect programming.

#### 2.1.3.6 Ethernet Subsystem

The AM335x 3-port switch gigabit Ethernet subsystem provides Ethernet packet communication and can be configured as an Ethernet switch. It provides the Gigabit Media Independent Interface (GMII), Reduced Gigabit Media Independent Interface (RGMII), Reduced Media Independent Interface (RMII) and the Management Data Input Output (MDIO) for Physical-layer device (PHY) management.

The general features of the Ethernet switch subsystem in the VAR-SOM-AM33 are:

- 1 10/100 Ethernet port using Micrel KSZ8081 on-som phy
- 1 Gbit Ethernet port using RGMII interface.
   Variscite Customboard is using Micrel KSZ9031 Gbit phy
- Wire rate switching (802.1d)
- Non Blocking witch fabric
- · Flexible logical FIFO based packet buffer structure
- Four priority level QOS support (802.1p)
- CPPI 3.1 compliant DMA controllers
- Support for Audio/Video Bridging (P802.1Qav/D6.0)
- Support for IEEE 1588 Clock Synchronization (2008 Annex D and Annex F)
  - Timing FIFO and time stamping logic inside the SS
- · Device Level Ring (DLR) Support
- Address Lookup Engine
  - 1024 addresses plus VLANs
  - Wire rate lookup
  - VLAN support
  - Host controlled time-based aging
  - Spanning tree support

- L2 address lock and L2 filtering support
- MAC authentication (802.1x)
- Receive or destination based Multicast and Broadcast limits
- MAC address blocking
- Source port locking
- OUI host accept/deny feature
- Flow Control Support (802.3x)
- EtherStats and 802.3Stats RMON statistics gathering (shared)
- Support for external packet dropping engine
- CPGMAC\_SL transmit to CPGMAC\_SL receive Loopback mode (digital loopback) supported
- CPGMAC SL receive to CPGMAC SL transmit Loopback mode (FIFO loopback) supported
- Maximum frame size 2016 bytes (2020 with VLAN)
- 8k (2048 x 32) internal CPPI buffer descriptor memory
- MDIO module for PHY Management
- Programmable interrupt control with selected interrupt pacing
- Emulation Support.
- Programmable transmit Inter-Packet Gap (IPG)
- Reset isolation

#### 2.1.3.7 Universal Serial BUS

The USB controller provides a low-cost connectivity solution for numerous consumer portable devices by providing a mechanism for data transfer between USB devices with a line/bus speed up to 480 Mbps. The device USB subsystem has two independent USB 2.0 Modules built around two OTG controllers. The OTG supplement feature, the support for a dynamic role change, is also supported. Each port has the support for a dual-role feature allowing for additional versatility enabling operation capability as a host or peripheral. Both ports have identical capabilities and operate independent of each other.

The main features of the USB subsystem are:

- Contains 2 usb20otg\_f controller modules with the following features:
  - Built around the Mentor USB 2.0 OTG core (musbmhdrc)
  - Supports USB 2.0 peripheral at speeds HS (480 Mb/s) and FS (12 Mb/s)
  - Supports USB 2.0 host or OTG at speeds HS (480 Mb/s), FS (12 Mb/s), and LS (1.5 Mb/s)
  - Supports all modes of transfers (control, bulk, interrupt, and isochronous)
  - Supports high bandwidth ISO mode
  - Supports 16 Transmit (TX) and 16 Receive (RX) endpoints including endpoint 0
  - Supports USB OTG extensions for Session Resume (SRP) and Host Negotiation (HNP)
  - Includes a 32K endpoint FIFO RAM, and supports programmable FIFO sizes
  - Includes RNDIS mode for accelerating RNDIS type protocols using short packet termination over USB
  - Includes CDC Linux mode for accelerating CDC type protocols using short packet termination over USB
  - Includes an RNDIS like mode for terminating RNDIS type protocols without using short packet termination for support of MSC applications

- Includes 2 GS70 USB2.0 OTG PHYs in C014.M process
- Interfaces to the CPU via 3 OCP interfaces:
  - Master OCP HP interface for the DMA
  - Master OCP HP interface for the Queue manager
  - Slave OCP MMR interface
- Includes a CPPI 4.1 compliant DMA controller sub-module with 30 RX and 30 TX simultaneous data connections
- Includes a CPPI 4.1 DMA scheduler
- · DMA supports CPPI host descriptor formats
- DMA supports stall on buffer starvation
- · Supports data buffer sizes up to 4M bytes
- CPPI FIFO interface per TX/RX endpoint
- Provides a CPPI Queue Manager module with 92 queues for queuing/de-queuing packets.
- DMA pacing logic for interrupts
- Loopback MGC test using the UTMI interfaces

## 2.2 Memory

#### 2.2.1 RAM

The VAR-SOM-AM33 is available with up to 4Gb of DDR3 memory.

## 2.2.2 Non-volatile Storage Memory

The VAR-SOM-AM33 is available with 8Gbit of SLC NAND FLASH memory. The NAND flash is used for flash disk purposes, O.S. run-time-image and the bootloader (boot from NAND). First block (block address 00h) of the memory device is guaranteed to be valid without ECC (up to 1,000 PROGRAM/ERASE cycles).

## 2.3 On-board Ethernet PHY

On-board, Micrel's KSZ8081RNL, is a single 10/100Base-Tx Ethernet physical layer transceiver for transmission and reception of data over standard CAT-5 unshielded twisted pair cable. KSZ8081RNL offers the Reduced Media Independent Interface (RMII) for direct connection with MII/RMII compliant Ethernet MAC processors and switches. Only magnetics and a RJ-45 connector are required on VAR-SOM-AM33 base board in order to have a fully functional 10/100Mpbs Ethernet link.

## 2.4 TLV320AIC3106 Audio

The Texas Instrument's TLV320AlC3106 is a low-power, highly integrated stereo audio codec with stereo headphone amplifier, as well as multiple inputs and outputs programmable in single-ended or fully differential configurations. Extensive register-based power control is included, enabling stereo 48-kHz DAC playback as low as 15mW.

VAR-SOM-AM33 exposes most of the audio interfaces of the TLV320AIC3106.

## 2.5 TPS65910 PMIC

The Texas Instrument's TPS65910 is an integrated power-management IC dedicated to applications processors as the AM335x. The device provides three step-down converters, one step-up converter, and eight LDOs and is designed to support the specific power requirements of OMAP-based applications.

Two of the step-down converters provide power for dual processor cores and are controllable by a dedicated class-3 SmartReflex interface for optimum power savings. The third converter provides power for the I/Os and memory in the system.

The eight general-purpose LDOs provide a wide range of voltage and current capabilities; they are fully controllable from the I2C interface. TPS65910 features are utilized internally by the VAR-SOM-AM33 and are not exposed to the VAR-SOM-AM33 200 pin connector

## 2.6 Wi-Fi & Bluetooth

The VAR-SOM-AM33 contains TI's WL183xMOD WiLink, a high performance 2.4/5 GHz IEEE 802.11 a/b/g/n Bluetooth 5.1/BLE radio module with optional MIMO support.

The module realizes the necessary PHY/MAC layers to support WLAN applications in conjunction with a host processor over a SDIO interface.

The module also provides a Bluetooth platform through the HCI transport layer. Both WLAN and Bluetooth share the same antenna port.

- IEEE 802.11 a,b,g,n
- Bluetooth 5.1/BLE
- U.FL connectors for external antennas
- Integrated band-pass filter
- Operating Temp. Range:

5 GHz Modules: -40 to +85

2.4 GHz Modules: -20 to +70

# 3 External Connectors

The VAR-SOM-AM33 exposes a 200-pin, SO—DIMM mechanical standard interface. The recommended mating connector for baseboard interfacing is FCI 10033853-052FSLF or equivalent. The following list describes this chapter's column header tables:

#### Pin#:

Pin Number on the SO-DIMM200 connector

#### Pin Name:

Default VAR-SOM-AM33 Pin Name

#### Type:

Pin Type & Direction:

- I − In
- O Out
- DS Differential Signal
- A Analog
- Power Power Pin
- PD- Internal Pull Down
- PU internal pull up

#### Pin Group:

Pin functionality group

#### AM335 Ball:

AM335x ball number

## Mode (Tables 3.2 & 3.4):

AM335x PinMux mode option

## 3.1 SoM Connector Pin-out

| Pin # | Pin Name                    | Туре  | Pin Group / Function    |             |
|-------|-----------------------------|-------|-------------------------|-------------|
|       |                             |       |                         | AM335x Ball |
| 1     | LCD_DATA11 <sup>[3]</sup>   | I/OPD | LCD data <sup>[9]</sup> | U4          |
| 2     | LCD_DATA12 <sup>[3]</sup>   | I/OPD | LCD data <sup>[9]</sup> | V2          |
| 3     | LCD_DATA13 <sup>[3]</sup>   | I/OPD | LCD data <sup>[9]</sup> | V3          |
| 4     | LCD_DATA14 <sup>[3]</sup>   | I/OPU | LCD data <sup>[9]</sup> | V4          |
| 5     | LCD_DATA15[3]               | I/OPD | LCD data <sup>[9]</sup> | T5          |
| 6     | LCD_DATA5 <sup>[3]</sup>    | I/OPU | LCD data <sup>[9]</sup> | T2          |
| 7     | DGND                        | Power | Digital GND             |             |
| 8     | DGND                        | Power | Digital GND             |             |
| 9     | LCD_DATA6 <sup>[3][4]</sup> | 1/0   | LCD data <sup>[9]</sup> | Т3          |

| Pin # | Pin Name                    | Туре  | Pin Group / Function                   | AM335x Ball |
|-------|-----------------------------|-------|----------------------------------------|-------------|
| 10    | LCD_DATA7 <sup>[3][4]</sup> | I/O   | LCD data <sup>[9]</sup>                | T4          |
| 11    | LCD_DATA8 <sup>[3]</sup>    | I/OPD | LCD data <sup>[9]</sup>                | U1          |
| 12    | LCD_DATA9 <sup>[3]</sup>    | I/OPD | LCD data <sup>[9]</sup>                | U2          |
| 13    | LCD_DATA10 <sup>[3]</sup>   | I/OPD | LCD data <sup>[9]</sup>                | U3          |
| 14    | LCD_DATA1 <sup>[3]</sup>    | I/OPU | LCD data <sup>[9]</sup>                | R2          |
| 15    | LCD_DATA0 <sup>[3]</sup>    | I/OPU | LCD data <sup>[9]</sup>                | R1          |
| 16    | LCD_DATA3 <sup>[3]</sup>    | I/OPD | LCD data <sup>[9]</sup>                | R4          |
| 17    | LCD_DATA2 <sup>[3]</sup>    | I/OPD | LCD data <sup>[9]</sup>                | R3          |
| 18    | DGND                        | Power | Digital GND                            |             |
| 19    | LCD_DATA4 <sup>[3]</sup>    | I/OPU | LCD data <sup>[9]</sup>                | T1          |
| 20    | LCD_HSYNC                   | 0     | LCD horizontal sync / PinMux Table 3.2 | R5          |
| 21    | LCD_AC_BIAS_EN              | 0     | LCD AC bias enable / PinMux Table 3.2  | R6          |
| 22    | LCD_PCLK                    | 0     | LCD pixel clock / PinMux Table 3.2     | V5          |
| 23    | DGND                        | Power | Digital GND                            |             |
| 24    | LCD_VSYNC <sup>[4]</sup>    | 0     | LCD vertical sync / PinMux Table 3.2   | U5          |
| 25    | AIN3                        | А     | Touch screen Y ninus / analog I        | A7          |
| 26    | DGND                        | Power | Digital GND                            |             |
| 27    | AIN2                        | А     | Touch screen X minus / analog I        | B7          |
| 28    | AIN0                        | Α     | Touch screen X plus / analog I         | В6          |
| 29    | AIN6                        | Α     | Analog input                           | A8          |
| 30    | AIN1                        | Α     | Touch screen Y plus / analog I         | C7          |
| 31    | AIN7                        | А     | Analog input                           | С9          |
| 32    | AIN4                        | Α     | Analog input                           | C8          |
| 33    | DGND                        | Power | Digital GND                            |             |
| 34    | AIN5                        | Α     | Analog input                           | B8          |
| 35    | UARTO_RX                    | 1     | UART receive data / PinMux Table 3.2   | E15         |
| 36    | DGND                        | Power | Digital GND                            |             |
| 37    | UARTO_TX                    | 0     | UART Transmit Data / PinMux Table 3.2  | E16         |
| 38    | JTAG_TDI                    | I     | JTAG data input                        | B11         |
| 39    | JTAG_TRSTN                  | 1     | TEST reset (active low)                | B10         |
| 40    | JTAG_TMS                    | I     | JTAG test mode select                  | C11         |
| 41    | JTAG_TDO                    | 0     | JTAG data out                          | A11         |
| 42    | DGND                        | Power | Digital GND                            |             |
| 43    | JTAG_TCK                    | 1     | JTAG clock                             | A12         |
| 44    | GPMC_A0                     | 0     | GPMC address / PinMux Table 3.2        | R13         |
| 45    | DGND                        | Power | Digital GND                            |             |
| 46    | GPMC_A2                     | 0     | GPMC address / PinMux Table 3.2        | U14         |
| 47    | GPMC_CSN3                   | 0     | GPMC chip select / PinMux Table 3.2    | T13         |
| 48    | GPMC_A4                     | 0     | GPMC address / PinMux Table 3.2        | R14         |
| 49    | GPMC_A1                     | 0     | GPMC address / PinMux Table 3.2        | V14         |

| Pin # | Pin Name                  | Туре  | Pin Group / Function                  | AM335x Ball |
|-------|---------------------------|-------|---------------------------------------|-------------|
| 50    | GPMC_A6                   | 0     | GPMC address / PinMux Table 3.2       | U15         |
| 51    | GPMC_A3                   | 0     | GPMC address / PinMux Table 3.2       | T14         |
| 52    | DGND                      | Power | Digital GND                           |             |
| 53    | GPMC_A5                   | 0     | GPMC address / PinMux Table 3.2       | V15         |
| 54    | GPMC_A8                   | 0     | GPMC address / PinMux Table 3.2       | V16         |
| 55    | GPMC_A7                   | 0     | GPMC address / PinMux Table 3.2       | T15         |
| 56    | GPMC_A10                  | 0     | GPMC address / PinMux Table 3.2       | T16         |
| 57    | DGND                      | Power | Digital GND                           |             |
| 58    | GPMC_BE1N                 | 0     | GPMC byte enable 1 / PinMux Table 3.2 | U18         |
| 59    | GPMC_A9                   | 0     | GPMC address / PinMux Table 3.2       | U16         |
| 60    | NC                        |       |                                       |             |
| 61    | GPMC_A11                  | 0     | GPMC address / PinMux Table 3.2       | V17         |
| 62    | USB1 ID                   | 1     | USB1 OTG ID                           | P17         |
| 63    | GPMC_WAITO <sup>[6]</sup> | 1     | GPMC wait0                            | T17         |
| 64    | USB1_VBUS                 | T     | USB OTG VBUS                          | T18         |
| 65    | USB1_DP                   | I/ODS | USB OTG data pair, positive line      | R17         |
| 66    | GPIO2_18                  | I/O   | PinMux Table 3.2                      | L17         |
| 67    | USB1 DM                   | I/ODS | USB OTG data pair, negative line      | R18         |
| 68    | NC                        |       |                                       |             |
| 69    | DGND                      | Power | Digital GND                           |             |
| 70    | GPIO3_10                  | I/O   | PinMux Table 3.2                      | L18         |
| 71    | USB0_DP                   | I/ODS | USB host data pair, positive line     | N17         |
| 72    | GPIO3_4                   | I/O   | PinMux Table 3.2                      | J17         |
| 73    | USB0_DM                   | I/ODS | USB host data pair, negative line     | N18         |
| 74    | USB0_VBUS                 | T     | USB host VBUS                         | P15         |
| 75    | USB0 ID                   | T     | USB host ID                           | P16         |
| 76    | GPMC_CLK                  | 0     | GPMC clock / PinMux Table 3.2         | V12         |
| 77    | GPMC AD1 <sup>[6]</sup>   | 1/0   | GPMC - Local Bus                      | V7          |
| 78    | GPMC AD0 <sup>[6]</sup>   | I/O   | GPMC - Local Bus                      | U7          |
| 79    | GPMC AD3 <sup>[6]</sup>   | I/O   | GPMC - Local Bus                      | Т8          |
| 80    | GPMC AD2 <sup>[6]</sup>   | I/O   | GPMC - Local Bus                      | R8          |
| 81    | GPMC_AD5 <sup>[6]</sup>   | 1/0   | GPMC - Local Bus                      | V8          |
| 82    | GPMC_AD4 <sup>[6]</sup>   | I/O   | GPMC - Local Bus                      | U8          |
| 83    | GPMC_AD7 <sup>[6]</sup>   | 1/0   | GPMC - Local Bus                      | Т9          |
| 84    | GPMC_AD6 <sup>[6]</sup>   | I/O   | GPMC - Local Bus                      | R9          |
| 85    | GPMC_AD13                 | I/O   | GPMC - Local Bus/ PinMux Table 3.2    | R12         |
| 86    | GPMC_AD12                 | I/O   | GPMC - Local Bus/ PinMux Table 3.2    | T12         |
| 87    | GPMC_AD15                 | I/O   | GPMC - Local Bus/ PinMux Table 3.2    | U13         |
| 88    | GPMC_AD14                 | I/O   | GPMC - Local Bus/ PinMux Table 3.2    | V13         |
| 89    | DGND                      | Power | Digital GND                           |             |

| Pin # | Pin Name                 | Туре  | Pin Group / Function                    | AM335x Ball |
|-------|--------------------------|-------|-----------------------------------------|-------------|
| 90    | DGND                     | Power | Digital GND                             |             |
| 91    | DCANO RX                 | 1     | DCAN0 receive data / PinMux Table 3.2   | K15         |
| 92    | MDIO_CLK <sup>[8]</sup>  | 0     | MDIO clock/ PinMux Table 3.2            | M18         |
| 93    | DCAN0_TX                 | 0     | DCAN0 transmit data / PinMux Table 3.2  | J18         |
| 94    | MDIO_DATA <sup>[8]</sup> | I/O   | MDIO data / PinMux Table 3.2            | M17         |
| 95    | DGND                     | Power | Digital GND                             |             |
| 96    | DGND                     | Power | Digital GND                             |             |
| 97    | MMC0_DAT0                | I/O   | MMC/SD/SDIO data bus / PinMux Table 3.2 | G16         |
| 98    | MMC0_DAT2                | I/O   | MMC/SD/SDIO data bus / PinMux Table 3.2 | F18         |
| 99    | MMC0_DAT1                | I/O   | MMC/SD/SDIO data bus / PinMux Table 3.2 | G15         |
| 100   | MMC0_DAT3                | I/O   | MMC/SD/SDIO data bus / PinMux Table 3.2 | F17         |
| 101   | MMC0_CMD                 | I/O   | MMC/SD/SDIO command / PinMux Table 3.2  | G18         |
| 102   | DGND                     | Power | Digital GND                             |             |
| 103   | MMC0_CLKO                |       | MMC/SD/SDIO clock                       | G17         |
| 104   | I2C1_SDA                 | I/OD  | I2C1 data <sup>[2]</sup>                | B16         |
| 105   | DGND                     | Power | Digital GND                             |             |
| 106   | I2C1_SCL                 | I/OD  | I2C1 clock <sup>[2]</sup>               | A16         |
| 107   | NC                       |       |                                         |             |
| 108   | NC                       |       |                                         |             |
| 109   | WAKEUP                   | 1     | AM335x WAKEUP pin - TBD                 | C5          |
| 110   | NC                       |       |                                         |             |
| 111   | GPIO_3_7                 | 1/0   | PinMux Table 3.2                        | C14         |
| 112   | NC                       |       |                                         |             |
| 113   | NC                       | IDC   | Fil DIW 2                               |             |
| 114   | ETH_RXDN                 | IDS   | Ethernet PHY, Rx negative               |             |
| 115   | LINKLED                  | 0     | Link activity indication                |             |
| 116   | ETH_RXDP                 | IDS   | Ethernet PHY, Rx positive               |             |
| 117   | LINKSPEED                | 0     | Ethernet PHY, link speed indication     |             |
| 118   | ETH_TXDN                 | ODS   | Ethernet PHY, Tx negative               |             |
| 119   | NC                       |       |                                         |             |
| 120   | ETH_TXDP                 | ODS   | Ethernet PHY, Tx positive               |             |
| 121   | NC                       |       |                                         |             |
| 122   | DGND                     | Power | Digital GND                             |             |
| 123   | DGND                     | Power | Digital GND                             |             |
| 124   | NC                       |       |                                         |             |

| Pin # | Pin Name                               | Туре  | Pin Group / Function                     | AM335x Ball |
|-------|----------------------------------------|-------|------------------------------------------|-------------|
| 125   | DGND                                   | Power | Digital GND                              |             |
| 126   | PB_POWERON                             | 1     | PMIC push button power on pin - TBD      |             |
| 127   | NC                                     |       |                                          |             |
| 128   | PMIC_PWR_EN                            | 0     | Internally used for PMIC enable          | C6          |
| 129   | SYS_RESETn                             | 1     | Reset in, active low                     | A10         |
| 130   | DGND                                   | Power | Digital GND                              |             |
| 131   | DGND                                   | Power | Digital GND                              |             |
| 132   | VIN                                    | Power | Digital power                            |             |
| 133   | DGND                                   | Power | Digital GND                              |             |
| 134   | VIN                                    | Power | Digital power                            |             |
| 135   | CLKOUT2                                | 1/0   | Digital                                  | D14         |
| 136   | VIN                                    | Power | Digital power                            |             |
| 137   | NC                                     |       |                                          |             |
| 138   | VIN                                    | Power | Digital power                            |             |
| 139   | NC                                     |       |                                          |             |
| 140   | VIN                                    | Power | Digital power                            |             |
| 141   | NC                                     |       |                                          |             |
| 142   | VIN                                    | Power | Digital power                            |             |
| 143   | DGND                                   | Power | Digital GND                              |             |
| 144   | VIN                                    | Power |                                          |             |
| 145   | DGND                                   | Power | Digital GND                              |             |
| 146   | NC                                     |       |                                          |             |
| 147   | NC                                     |       |                                          |             |
| 148   | GPMC_AD11_MMC1_<br>DAT3 <sup>[1]</sup> | I/O   | GPMC - Local Bus/ PinMux Table 3.2       | U12         |
| 149   | MMC1_CMD <sup>[1]</sup>                | I/O   | MMC/SD/SDIO command / PinMux Table 3.2   | V9          |
| 150   | GPMC_AD10_MMC1_<br>DAT2 <sup>[1]</sup> | I/O   | GPMC - Local Bus/ PinMux Table 3.2       | T11         |
| 151   | MMC1_CLK <sup>[1]</sup>                | 1/0   | MMC/SD/SDIO clock                        | U9          |
| 152   | GPMC_AD9_MMC1_<br>DAT1 <sup>[1]</sup>  | I/O   | GPMC - Local Bus/ PinMux Table 3.2       | T10         |
| 153   | UART1_CTSN <sup>[7]</sup>              | I     | UART1 clear to send / PinMux Table 3.2   | D18         |
| 154   | GPMC_AD8_MMC1_<br>DAT0 <sup>[1]</sup>  | I/O   | GPMC - Local Bus/ PinMux Table 3.2       | U10         |
| 155   | UART1_RTSN <sup>[7]</sup>              | 0     | UART1 request to send / PinMux Table 3.2 | D17         |
| 156   | UART1_RXD <sup>[7]</sup>               | T     | UART1 receive data / PinMux Table 3.2    | D16         |
| 157   | GPIO_0_3                               | 1/0   | PinMux Table 3.2                         | B17         |
| 158   | UART1_TXD <sup>[7]</sup>               | 0     | UART transmit data / PinMux Table 3.2    | D15         |
| 159   | EHRPWM0A                               | 0     | PWM0 A output / PinMux Table 3.2         | A17         |

| Pin # | Pin Name                     | Туре  | Pin Group / Function                                  | AM335x Ball |  |  |
|-------|------------------------------|-------|-------------------------------------------------------|-------------|--|--|
| 160   | GPIO_3_8                     | I/O   | PinMux Table 3.2                                      | B14         |  |  |
| 161   | SPI1_CS0                     | 1/0   | SPI chip select / PinMux Table 3.2                    | C12         |  |  |
| 162   | GPMC_OEN_REN <sup>[6]</sup>  | 0     | GPMC output / read enable                             | T7          |  |  |
| 163   | SPI1_D0                      | I/O   | SPI1 data 0 / PinMux Table 3.2                        | E18         |  |  |
| 164   | GPMC_WEN <sup>[6]</sup>      | 0     | GPMC write enable                                     | U6          |  |  |
| 165   | SPI1_D1                      | 1/0   | SPI data 1/ PinMux Table 3.2                          | E17         |  |  |
| 166   | GPMC_ADVN_ALE <sup>[6]</sup> | 0     | GPMC address valid / address latch enable             | R7          |  |  |
| 167   | GPIO3_0                      | 1/0   | PinMux Table 3.2                                      | H16         |  |  |
| 168   | GPMC_BEON_CLE <sup>[6]</sup> | 0     | GPMC byte enable 0                                    | Т6          |  |  |
| 169   | VBCKUPBAT                    | Power | RTC backup battery input                              |             |  |  |
| 170   | VCC_3V3                      | Power | Digital signal IO level                               | E10         |  |  |
| 171   | UART3_RXD                    | T     | UART receive data / PinMux Table 3.2                  | C15         |  |  |
| 172   | I2CO_SCL                     | I/O   | I2C0 clock                                            | C16         |  |  |
| 173   | UART3_TXD/SPI1SCLK           | 0     | PinMux Table 3.2                                      | C18         |  |  |
| 174   | I2CO_SDA                     | I/O   | I2C0 data                                             | C17         |  |  |
| 175   | DMIC_DATA                    | T     | Digital microphone data                               |             |  |  |
| 176   | DMIC_CLK                     | 0     | Digital microphone clock                              |             |  |  |
| 177   | AGND                         | Power |                                                       |             |  |  |
| 178   | AGND                         | Power |                                                       |             |  |  |
| 179   | LINEIN1_RP                   | А     | MIC1 or line1 analog input (right + or multifunction) |             |  |  |
| 180   | LINEIN1_LP                   | А     | MIC1 or line1 analog input (left + or multifunction)  |             |  |  |
| 181   | LINEIN1_RM                   | Α     | MIC1 or line1 analog input (right – or multifunction) |             |  |  |
| 182   | LINEIN1_LM                   | Α     | MIC1 or line1 analog input (left – or multifunction)  |             |  |  |
| 183   | LINEIN2_LP                   | А     | MIC2 or line2 analog input (left + or multifunction)  |             |  |  |
| 184   | LINEIN2_RM                   | Α     | MIC1 or line1 analog input (right – or multifunction) |             |  |  |
| 185   | LINEIN2_LM                   | А     | MIC2 or line2 analog input (left – or multifunction)  |             |  |  |
| 186   | LINEIN2_RP                   | А     | MIC2 or line2 analog input (right + or multifunction) |             |  |  |
| 187   | LINEOUT_LM                   | Α     | Left line output (–)                                  |             |  |  |
| 188   | AGND                         | Power | Audio GND                                             |             |  |  |
| 189   | LINEOUT_LP                   | Α     | Left line output (+)                                  |             |  |  |
| 190   | HPLOUT                       | А     | High-power output driver (left +)                     |             |  |  |
| 191   | LINEOUT_RM                   | А     | Right line output (–)                                 |             |  |  |
| 192   | HPROUT                       | Α     | High-power output driver (right +)                    |             |  |  |

| Pin # | Pin Name   | Туре  | Pin Group / Function           | AM335x Ball |
|-------|------------|-------|--------------------------------|-------------|
| 193   | LINEOUT_RP | Α     | Right line output (+)          |             |
| 194   | AGND       | Power | Audio GND                      |             |
| 195   | AGND       | Power | Audio GND                      |             |
| 196   | MICBIAS    | Α     | Microphone bias voltage output |             |
| 197   | MIC_IN_R   | А     | MIC input (right)              |             |
| 198   | MIC_IN_L   | А     | MIC input (left)               |             |
| 199   | AGND       | Power | Audio GND                      |             |
| 200   | AGND       | Power | Audio GND                      |             |

#### Notes:

- 1. Do not use when on-board Wi-Fi module is mounted
- 2. I2C1 is internally used by PMIC (0x12h, 0x2Dh) and AUDIO IC (0x1Bh) . Pin function cannot be altered
- 3. LCD signals are sampled on POR for selecting System boot configurations, though can be used as GPIO during run time, chaining the default value by adding external pull up/down resistor is not is not allowed.
- 4. Internally sampled for determining the SOM revision. Do not alter.
- 5. Due to TI errata on I2CO. Not recommended to use as I2C function. Use I2C1 No longer relevant, due to TI silicon fix.
- 6. Internally used by Nand flash. Do not alter pin function.
- 7. UART1 and SOM pins 153,155, 156 and 158 are used for on-SOM Bluetooth if enabled
- 8. MDIO\_CLK / MDIO\_DATA signals are internally used by on-SOM 10/100 Ethernet phy. Do not alter pins functionality if Ethernet phy is mounted.
- 9. Checkout TI errata sheet. Section 3.1.1 LCD: Color Assignments of LCD\_DATA Terminals For LCD data signals assignment.

## 3.2 SO-DIMM 200 Pin Mux

The table below summarizes the additional available functionality for each SO-DIMM 200 connector.

| Pin<br># | Mode 0             | Mode 1   | Mode 2                         | Mode 3                         | Mode 4                 | Mode 5                      | Mode 6                      | Mode 7   |
|----------|--------------------|----------|--------------------------------|--------------------------------|------------------------|-----------------------------|-----------------------------|----------|
| 1        | LCD_DATA1<br>1     | GPMC_A15 | EHRPWM1B                       | MCASP0_AH<br>CLKR              | MCASP0_AX<br>R2        | PR1_MII0_R<br>XD0           | UART3_<br>RTSN              | GPIO2_17 |
| 2        | LCD_DATA1<br>2     | GPMC_A16 | EQEP1A_IN                      | MCASP0_AC<br>LKR               | MCASP0_AX<br>R2        | PR1_MII0_R<br>XLINK         | UART4_<br>CTSN              | GPIO0_8  |
| 3        | LCD_DATA1<br>3     | GPMC_A17 | EQEP1B_IN                      | MCASP0_FS<br>R                 | MCASP0_AX<br>R3        | PR1_MII0_R<br>XER           | UART4_<br>RTSN              | GPIO0_9  |
| 4        | LCD_DATA1<br>4     | GPMC_A18 | EQEP1_INDE<br>X                | MCASP0_AX<br>R1                | UART5_RXD              | PR1_MII_M<br>R0_CLK         | UART5_<br>CTSN              | GPIO0_10 |
| 5        | LCD_DATA1<br>5     | GPMC_A19 | EQEP1_STRO<br>BE               | MCASP0_AH<br>CLKX              | MCASP0_AX<br>R3        | PR1_MII0_R<br>XDV           | UART5_<br>RTSN              | GPIO0_11 |
| 6        | LCD_DATA5          | GPMC_A5  |                                | EQEP2B_IN                      |                        | PR1_PRU1_<br>PRU_R30_5      | PR1_PR<br>U1_PRU<br>_R31_5  | GPIO2_11 |
| 9        | LCD_DATA6          | GPMC_A6  | PR1_EDIO_D<br>ATA_IN6          | EQEP2_INDE<br>X                | PR1_EDIO_D<br>ATA_OUT6 | PR1_PRU1_<br>PRU_R30_6      | PR1_PR<br>U1_PRU<br>_R31_6  | GPIO2_12 |
| 10       | LCD_DATA7          | GPMC_A7  | PR1_EDIO_D<br>ATA_IN7          | EQEP2_STR<br>OBE               | PR1_EDIO_D<br>ATA_OUT7 | PR1_PRU1_<br>PRU_R30_7      | PR1_PR<br>U1_PRU<br>_R31_7  | GPIO2_13 |
| 11       | LCD_DATA8          | GPMC_A12 | EHRPWM1_T<br>RIPZONE_INP<br>UT | MCASP0_AC<br>LKX               | UART5_TXD              | PR1_MII0_R<br>XD3           | UART2_<br>CTSN              | GPIO2_14 |
| 12       | LCD_DATA9          | GPMC_A13 | EHRPWM1_S<br>YNCI_O            | MCASP0_FS<br>X                 | UART5_RXD              | PR1_MII0_R<br>XD2           | UART2_<br>RTSN              | GPIO2_15 |
| 13       | LCD_DATA1<br>0     | GPMC_A14 | EHRPWM1A                       | MCASP0_AX<br>R0                |                        | PR1_MII0_R<br>XD1           | UART3_<br>CTSN              | GPIO2_16 |
| 14       | LCD_DATA1          | GPMC_A1  |                                | EHRPWM2B                       |                        | PR1_PRU1_<br>PRU_R30_1      | PR1_PR<br>U1_PRU<br>_R31_1  | GPIO2_7  |
| 15       | LCD_DATA0          | GPMC_A0  |                                | EHRPWM2A                       |                        | PR1_PRU1_<br>PRU_R30_0      | PR1_PR<br>U1_PRU<br>_R31_0  | GPIO2_6  |
| 16       | LCD_DATA3          | GPMC_A3  |                                | EHRPWM2_S<br>YNCI_O            |                        | PR1_PRU1_<br>PRU_R30_3      | PR1_PR<br>U1_PRU<br>_R31_3  | GPIO2_9  |
| 17       | LCD_DATA2          | GPMC_A2  |                                | EHRPWM2_T<br>RIPZONE_IN<br>PUT |                        | PR1_PRU1_<br>PRU_R30_2      | PR1_PR<br>U1_PRU<br>_R31_2  | GPIO2_8  |
| 19       | LCD_DATA4          | GPMC_A4  |                                | EQEP2A_IN                      |                        | PR1_PRU1_<br>PRU_R30_4      | PR1_PR<br>U1_PRU<br>_R31_4  | GPIO2_10 |
| 20       | LCD_HSYNC          | GPMC_A9  |                                | PR1_EDIO_D<br>ATA_IN3          | PR1_EDIO_D<br>ATA_OUT3 | PR1_PRU1_<br>PRU_R30_9      | PR1_PR<br>U1_PRU<br>_R31_9  | GPIO2_23 |
| 21       | LCD_AC_BI<br>AS_EN | GPMC_A11 |                                | PR1_EDIO_D<br>ATA_IN5          | PR1_EDIO_D<br>ATA_OUT5 | PR1_PRU1_<br>PRU_R30_1<br>1 | PR1_PR<br>U1_PRU<br>_R31_11 | GPIO2_25 |
| 22       | LCD_PCLK           | GPMC_A10 | PR1_MII0_CR<br>C               | PR1_EDIO_D<br>ATA_IN4          | PR1_EDIO_D<br>ATA_OUT4 | PR1_PRU1_<br>PRU_R30_1<br>0 | PR1_PR<br>U1_PRU<br>_R31_10 | GPIO2_24 |
| 24       | LCD_VSYNC          | GPMC_A8  |                                | PR1_EDIO_D<br>ATA_IN2          | PR1_EDIO_D<br>ATA_OUT2 | PR1_PRU1_<br>PRU_R30_8      | PR1_PR<br>U1_PRU<br>_R31_8  | GPIO2_22 |

|    |                 |                    |                   |                |                       | DD4 DDI14                               | DD4 DD                             |          |
|----|-----------------|--------------------|-------------------|----------------|-----------------------|-----------------------------------------|------------------------------------|----------|
| 35 | UART0_RXD       | SPI1_CS0           | DCAN0_TX          | I2C2_SDA       | ECAP2_IN_P<br>WM2_OUT | PR1_PRU1_<br>PRU_R30_1<br>4             | PR1_PR<br>U1_PRU<br>_R31_14        | GPIO1_10 |
| 37 | UART0_TXD       | SPI1_CS1           | DCAN0_RX          | I2C2_SCL       | ECAP1_IN_P<br>WM1_OUT | PR1_PRU1_<br>PRU_R30_1<br>5             | PR1_PR<br>U1_PRU<br>_R31_15        | GPIO1_11 |
| 44 | GPMC_A0         | GMII2_TXEN         | RGMII2_TCTL       | RMII2_TXEN     | GPMC_A16              | PR1_MII_M<br>T1_CLK                     | EHRPW<br>M1_TRIP<br>ZONE_I<br>NPUT | GPIO1_16 |
| 46 | GPMC_A2         | GMII2_TXD3         | RGMII2_TD3        | MMC2_DAT1      | GPMC_A18              | PR1_MII1_T<br>XD2                       | EHRPW<br>M1A                       | GPIO1_18 |
| 47 | GPMC_CSN<br>3   | MMC2_CMD           | PR1_MDIO_D<br>ATA | GPIO2_0        | PR1_MII0_CR<br>S      | PR1_MDIO_<br>DATA                       |                                    |          |
| 48 | GPMC_A4         | GMII2_TXD1         | RGMII2_TD1        | RMII2_TXD1     | GPMC_A20              | PR1_MII1_T<br>XD0                       | EQEP1A<br>_IN                      | GPIO1_20 |
| 49 | GPMC_A1         | GMII2_RXDV         | RGMII2_RCTL       | MMC2_DAT0      | GPMC_A17              | PR1_MII1_T<br>XD3                       | EHRPW<br>M1_SYN<br>CI_O            | GPIO1_17 |
| 50 | GPMC_A6         | GMII2_TXCLK        | RGMII2_TCLK       | MMC2_DAT4      | GPMC_A22              | PR1_MII1_R<br>XD2                       | EQEP1_I<br>NDEX                    | GPIO1_22 |
| 51 | GPMC_A3         | GMII2_TXD2         | RGMII2_TD2        | MMC2_DAT2      | GPMC_A19              | PR1_MII1_T<br>XD1                       | EHRPW<br>M1B                       | GPIO1_19 |
| 53 | GPMC_A5         | GMII2_TXD0         | RGMII2_TD0        | RMII2_TXD0     | GPMC_A21              | PR1_MII1_R<br>XD3                       | EQEP1B<br>_IN                      | GPIO1_21 |
| 54 | GPMC_A8         | GMII2_RXD3         | RGMII2_RD3        | MMC2_DAT6      | GPMC_A24              | PR1_MII1_R<br>XD0                       | MCASP0<br>_ACLKX                   | GPIO1_24 |
| 55 | GPMC_A7         | GMII2_RXCLK        | RGMII2_RCLK       | MMC2_DAT5      | GPMC_A23              | PR1_MII1_R<br>XD1                       | EQEP1_<br>STROBE                   | GPIO1_23 |
| 56 | GPMC_A10        | GMII2_RXD1         | RGMII2_RD1        | RMII2_RXD1     | GPMC_A26              | PR1_MII1_R<br>XDV                       | MCASP0<br>_AXR0                    | GPIO1_26 |
| 58 | GPMC_BE1<br>N   | GMII2_COL          | GPMC_CSN6         | MMC2_DAT3      | GPMC_DIR              | PR1_MII1_R<br>XLINK                     | MCASP0<br>_ACLKR                   | GPIO1_28 |
| 59 | GPMC_A9         | GMII2_RXD2         | RGMII2_RD2        | MMC2_DAT7      | GPMC_A25              | PR1_MII_M<br>R1_CLK                     | MCASP0<br>_FSX                     | GPIO1_25 |
| 61 | GPMC_A11        | GMII2_RXD0         | RGMII2_RD0        | RMII2_RXD0     | GPMC_A27              | PR1_MII1_R<br>XER                       | MCASP0<br>_AXR1                    | GPIO1_27 |
| 66 | GMII1_RXD3      | UART3_RXD          | RGMII1_RD3        | MMC0_DAT5      | MMC1_DAT2             | UART1_DT<br>RN                          | MCASP0<br>_AXR0                    | GPIO2_18 |
| 70 | GMII1_RXCL<br>K | UART2_TXD          | RGMII1_RCLK       | MMC0_DAT6      | MMC1_DAT1             | UART1_DS<br>RN                          | MCASP0<br>_FSX                     | GPIO3_10 |
| 72 | GMII1_RXDV      | LCD_MEMOR<br>Y_CLK | RGMII1_RCTL       | UART5_TXD      | MCASP1_AC<br>LKX      | MMC2_DAT<br>0                           | MCASP0<br>_ACLKR/                  | GPIO3_4  |
| 76 | GPMC_CLK        | LCD_MEM_C<br>LK    | GPMC_WAIT1        | MMC2_CLK       | PRT1_MII1_C<br>RS     | PR1_MII1_m<br>dclk                      | MCASP0<br>_FSR                     | GPIO2_1  |
| 85 | GPMC_AD13       | LCD_DATA18         | MMC1_DAT5         | MMC2_DAT1      | EQEP2B_IN             | PR1_MII0_T<br>XD1                       | PR1_PR<br>U0_PRU<br>_R30_15        | GPIO1_13 |
| 86 | GPMC_AD12       | LCD_DATA19         | MMC1_DAT4         | MMC2_DAT0      | EQEP2A_IN             | PR1_MII0_T<br>XD2                       | PR1_PR<br>U0_PRU<br>_R30_14        | GPIO1_12 |
| 87 | GPMC_AD15       | LCD_DATA16         | MMC1_DAT7         | MMC2_DAT3      | EQEP2_STR<br>OBE      | PR1_ECAP0<br>_ECAP_CA<br>PIN_APWM<br>_O | PR1_PR<br>U0_PRU<br>_R31_15        | GPIO1_15 |
| 88 | GPMC_AD14       | LCD_DATA17         | MMC1_DAT6         | MMC2_DAT2      | EQEP2_INDE<br>X       | PR1_MII0_T<br>XD0                       | PR1_PR<br>U0_PRU<br>_R31_14        | GPIO1_14 |
| 91 | GMII1_TXD2      | DCAN0_RX           | RGMII1_TD2        | UART4_TXD      | MCASP1_AX<br>R0       | MMC2_DAT<br>2                           | MCASP0<br>_AHCLK<br>X              | GPIO0_17 |
| 92 | MDIO_CLK        | TIMER5             | UART5_TXD         | UART3_RTS<br>N | MMC0_SDWP             | MMC1_CLK                                | MMC2_C<br>LK                       | GPIO0_1  |
|    |                 |                    |                   |                |                       |                                         |                                    |          |

| 93  | GMII1_TXD3        | DCAN0_TX            | RGMII1_TD3      | UART4_RXD             | MCASP1_FS<br>X                 | MMC2_DAT                    | MCASP0<br>_FSR              | GPIO0_16 |
|-----|-------------------|---------------------|-----------------|-----------------------|--------------------------------|-----------------------------|-----------------------------|----------|
| 94  | MDIO_DATA         | TIMER6              | UART5_RXD       | UART3_CTS<br>N        | MMC0_SDCD                      | MMC1_CMD                    | MMC2_C<br>MD                | GPIO0_0  |
| 97  | MMC0_DAT0         | GPMC_A23            | UART5_RTSN      | UART3_TXD             | UART1_RIN                      | PR1_PRU0_<br>PRU_R30_1<br>1 | PR1_PR<br>U0_PRU<br>_R31_11 | GPIO2_29 |
| 98  | MMC0_DAT2         | GPMC_A21            | UART4_RTSN      | TIMER6                | UART1_DSR<br>N                 | PR1_PRU0_<br>PRU_R30_9      | PR1_PR<br>U0_PRU<br>_R31_9  | GPIO2_27 |
| 99  | MMC0_DAT1         | GPMC_A22            | UART5_CTSN      | UART3_RXD             | UART1_DTR<br>N                 | PR1_PRU0_<br>PRU_R30_1<br>0 | PR1_PR<br>U0_PRU<br>_R31_10 | GPIO2_28 |
| 100 | MMC0_DAT3         | GPMC_A20            | UART4_CTSN      | TIMER5                | UART1_DCD<br>N                 | PR1_PRU0_<br>PRU_R30_8      | PR1_PR<br>U0_PRU<br>_R31_8  | GPIO2_26 |
| 101 | MMC0_CMD          | GPMC_A25            | UART3_RTSN      | UART2_TXD             | DCAN1_RX                       | PR1_PRU0_<br>PRU_R30_1<br>3 | PR1_PR<br>U0_PRU<br>_R31_13 | GPIO2_31 |
| 103 | MMC0_CLK          | GPMC_A24            | UART3_CTSN      | UART2_RXD             | DCAN1_TX                       | PR1_PRU0_<br>PRU_R30_1<br>2 | PR1_PR<br>U0_PRU<br>_R31_12 | GPIO2_30 |
| 104 | I2C1              | Do not alter        |                 |                       |                                |                             |                             |          |
| 106 | I2C1              | Do not alter        |                 |                       |                                |                             |                             |          |
| 111 | EMU0              |                     |                 |                       |                                |                             |                             | GPIO3_7  |
| 135 | EVENT_INT1        | TCLKIN              | CLKOUT2         | TIMER7                |                                |                             |                             | GPIO0_20 |
| 148 | GPMC_AD11         | LCD_DATA20          | MMC1_DAT3       | MMC2_DAT7             | EHRPWM2_S<br>YNCI_O            | PR1_MII0_T<br>XD3           |                             | GPIO0_27 |
| 149 | GPMC_CSN<br>2     | GPMC_BE1N           | MMC1_CMD        | PR1_EDIO_D<br>ATA_IN7 | PR1_EDIO_D<br>ATA_OUT7         | PR1_PRU1_<br>PRU_R30_1<br>3 | PR1_PR<br>U1_PRU<br>_R31_13 | GPIO1_31 |
| 150 | GPMC_AD10         | LCD_DATA21          | MMC1_DAT2       | MMC2_DAT6             | EHRPWM2_T<br>RIPZONE_IN<br>PUT | PR1_MII0_T<br>XEN           |                             | GPIO0_26 |
| 151 | GPMC_CSN<br>1     | GPMC_CLK            | MMC1_CLK        | PRT1EDIO_D<br>ATA_IN6 | PRT1_EDIO_<br>DATA_OUT6        | PR1_PRU1_<br>PRU_R30_1<br>2 |                             | GPIO1_30 |
| 152 | GPMC_AD9          | LCD_DATA22          | MMC1_DAT1       | MMC2_DAT5             | EHRPWM2B                       | PR1_MII0_C<br>OL            |                             | GPIO0_23 |
| 153 | UART1_CTS<br>N    | TIMER6              | DCAN0_TX        | I2C2_SDA              | SPI1_CS0                       | PR1_UART0<br>_CTS_N         | PR1_ED<br>C_LATC<br>H0_IN   | GPIO0_12 |
| 154 | GPMC_AD8          | LCD_DATA23          | MMC1_DAT0       | MMC2_DAT4             | EHRPWM2A                       | PR1_MII_M<br>T0_CLK         |                             | GPIO0_22 |
| 155 | UART1_RTS<br>N    | TIMER5              | DCAN0_RX        | I2C2_SCL              | SPI1_CS1                       | PR1_UART0<br>_RTS_N         | PR1_ED<br>C_LATC<br>H1_IN   | GPIO0_13 |
| 156 | UART1_RXD         | MMC1_SDWP           | DCAN1_TX        | I2C1_SDA              |                                | PR1_UART0<br>_RXD           | PR1_PR<br>U1_PRU<br>_R31_16 | GPIO0_14 |
| 157 | SPI0_D0           | UART2_TXD           | I2C2_SCL        | EHRPWM0B              | PR1_UART0_<br>RTS_N            | PR1_EDIO_<br>LATCH_IN       | EMU3                        | GPIO0_3  |
| 158 | UART1_TXD         | MMC2_SDWP           | DCAN1_RX        | I2C1_SCL              |                                | PR1_UART0<br>_TXD           | PR1_PR<br>U0_PRU<br>_R31_16 | GPIO0_15 |
| 159 | SPI0_SCLK         | UART2_RXD           | I2C2_SDA        | EHRPWM0A              | PR1_UART0_<br>CTS_N            | PR1_EDIO_<br>SOF            | EMU2                        | GPIO0_2  |
| 160 | EMU1              | GPIO3_8             |                 |                       | 010_14                         | 301                         |                             |          |
| 161 | MCASP0_AH<br>CLKR | EHRPWM0_S<br>YNCI_O | MCASP0_AX<br>R2 | SPI1_CS0              | ECAP2_IN_P<br>WM2_OUT          | PR1_PRU0_<br>PRU_R30_3      | PR1_PR<br>U0_PRU<br>_R31_3  | GPIO3_17 |

| 163 | UARTO_CTS<br>N        | UART4_RXD        | DCAN1_TX              | I2C1_SDA                            | SPI1_D0              | TIMER7        | PR1_ED<br>C_SYNC<br>0_OUT | GPIO1_8 |
|-----|-----------------------|------------------|-----------------------|-------------------------------------|----------------------|---------------|---------------------------|---------|
| 165 | UARTO_RTS<br>N        | UART4_TXD        | DCAN1_RX              | I2C1_SCL                            | SPI1_D1              | SPI1_CS0      | PR1_ED<br>C_SYNC<br>1_OUT | GPIO1_9 |
| 167 | GMII1_COL             | RMII2_REFCL<br>K | SPI1_SCLK             | UART5_RXD                           | MCASP1_AX<br>R2      | MMC2_DAT 3    | MCASP0<br>_AXR2           | GPIO3_0 |
| 171 | SPI0_CS1              | UART3_RXD        | ECAP1_IN_P<br>WM1_OUT | MMC0_POW                            | XDMA_EVEN<br>T_INTR2 | MMC0_SDC<br>D | EMU4                      | GPIO0_6 |
| 172 | I2C0_SCL              | TIMER7           | UART2_RTSN            | ECAP1_IN_P<br>WM1_OUT               |                      |               |                           | GPIO3_6 |
| 173 | ECAP0_IN_P<br>WM0_OUT | UART3_TXD        | SPI1_CS1              | PR1_ECAP0_<br>ECAP_CAPIN<br>_APWM_O | SPI1_SCLK            | MMC0_SDW<br>P | XDMA_E<br>VENT_IN<br>TR2  | GPIO0_7 |
| 174 | I2C0_SDA              | TIMER4           | UART2_CTSN            |                                     |                      |               |                           | GPIO3_5 |

# 4 Interface Details

## 4.1 Overview

This chapter describes in detail the VAR-SOM-AM33 interfaces, referring to the default SoM pin names. However, many additional interfaces are available when different pin modes are selected by the user. For example, the LSB of the LCD interface is available to the user when some GPMC pins modes are set to '1'. PinMux Table 3.2 details the additional possible options for each pin on the VAR-SOM-AM33 connectors.

The following list describes this chapter's column header tables:

#### Signal:

VAR-SOM-AM33 original pin name

#### Pin#:

Pin Number on the SO-DIMM200 connector

#### Type:

Pin Type & Direction:

- I In
- O Out
- DS Differential Signal
- A Analog
- Power Power Pin

#### Description:

Short Pin functionality description

## 4.2 Display Interfaces

The VAR-SOM-AM33 provides the logic to display a video frame from the memory frame buffer on a LCD panel using an up to 24-bit parallel RGB bus.

LCD interface signals are directly driven by the AM335x device, refer to <u>LCD controller</u> section in Chapter 2 for more details.

## 4.2.1 LCD Signals

| Signal     | Pin# | Туре | Description   |
|------------|------|------|---------------|
| LCD_DATA11 | 1    | 0    | LCD data B[3] |
| LCD_DATA12 | 2    | 0    | LCD data B[4] |
| LCD_DATA13 | 3    | 0    | LCD data B[5] |
| LCD_DATA14 | 4    | 0    | LCD data B[6] |
| LCD_DATA15 | 5    | 0    | LCD data B[7] |
| LCD_DATA5  | 6    | 0    | LCD data G[2] |
| LCD_DATA6  | 9    | 0    | LCD data G[3] |
| LCD_DATA7  | 10   | 0    | LCD data G[4] |
| LCD_DATA8  | 11   | 0    | LCD data G[5] |
| LCD_DATA9  | 12   | 0    | LCD data G[6] |

| Signal         | Pin# | Туре | Description           |
|----------------|------|------|-----------------------|
| LCD_DATA10     | 13   | 0    | LCD data G[7]         |
| LCD_DATA1      | 14   | 0    | LCD data R[4]         |
| LCD_DATA0      | 15   | 0    | LCD data R[3]         |
| LCD_DATA3      | 16   | 0    | LCD data R[6]         |
| LCD_DATA2      | 17   | 0    | LCD data R[5]         |
| LCD_DATA4      | 19   | 0    | LCD data R[7]         |
| LCD_HSYNC      | 20   | 0    | LCD horizontal sync   |
| LCD_AC_BIAS_EN | 21   | 0    | LCD AC bias enable CS |
| LCD_PCLK       | 22   | 0    | LCD pixel clock       |
| LCD_VSYNC      | 24   | 0    | LCD vertical sync     |

## 4.3 Ethernet

#### 4.3.1 10/100 Base-T Interface

The Ethernet interface is based on AM335x internal Ethernet MAC and an on board KSZ8081RNL PHY. Refer to <a href="Ethernet Subsystem">Ethernet Subsystem</a> section in Chapter 2 for Ethernet MAC details

#### **Ethernet PHY Features:**

- 10BASE-T, 100BASE-TX, compliant with IEEE802.3/802.3u/802.3ab
- HP Auto MDI/MDI-X for reliable detection and correction for straight-through and crossover cables with disable and enable option
- Auto-negotiation to automatically select the highest link-up speed (10/100 Mbps) and duplex (half/full)
- LinkMD® TDR based cable diagnostics for identification of faulty copper cabling
- Back-to-back mode support for 100 Mbps copper repeater or media converter
- Programmable interrupt output
- Power down and power saving modes
- Baseline wander correction

| Signal     | Pin# | Туре | Description                                 |
|------------|------|------|---------------------------------------------|
| ETH_RXDN   | 114  | IDS  | Ethernet PHY differential receive negative  |
| ETH_RXDP   | 116  | IDS  | Ethernet PHY differential receive positive  |
| ETH_TXDN   | 118  | ODS  | Ethernet PHY differential transmit negative |
| ETH_TXDP   | 120  | ODS  | Ethernet PHY differential transmit positive |
| LINK_LED   | 115  | 0    | Activity indicator                          |
| LINK_SPEED | 117  | 0    | Speed indicator                             |

Table 4-1 Ethernet Signals

## 4.3.2 Gigabit Ethernet

Additional Ethernet MAC, supporting up to 1000 Mbps Ethernet link is supported by using RGMII & MDIO interfaces. The RGMII interface is available by setting pin mode2 for the relevant pins.

## 4.3.3 RGMII Signals

| Signal      | Pin# | Туре | Description              |
|-------------|------|------|--------------------------|
| RGMII2_RCLK | 55   | 1    | Receive reference clock  |
| RGMII2_RCTL | 49   | T    | Receive control          |
| RGMII2_RD0  | 61   | T    | RGMII receive data 0     |
| RGMII2_RD1  | 56   | T    | RGMII receive data 1     |
| RGMII2_RD2  | 59   | 1    | RGMII receive data 2     |
| RGMII2_RD3  | 54   | T    | RGMII receive data 3     |
| RGMII2_TCLK | 50   | 0    | Transmit reference clock |
| RGMII2_TCTL | 44   | 0    | Transmit control         |
| RGMII2_TD0  | 53   | 0    | RGMII transmit data 0    |
| RGMII2_TD1  | 48   | 0    | RGMII transmit data 1    |
| RGMII2_TD2  | 51   | 0    | RGMII transmit data 2    |
| RGMII2_TD3  | 46   | 0    | RGMII transmit data 3    |

## 4.4 USB HOST 2.0

USB host interface is based on the AM335x Universal Serial Bus controller, internally configured as USB HOST. Refer to <u>Universal Serial Bus controller</u> section in Chapter 2 for USB interface details.

### 4.4.1 USB Host Signals

| Signal    | Pin# | Туре  | Description            |
|-----------|------|-------|------------------------|
| USB0_DP   | 71   | I/ODS | USB host data positive |
| USB0_DM   | 73   | I/ODS | USB host data negative |
| USB0_VBUS | 74   | 1     |                        |
| USB0_ID   | 75   | 1     | USB host ID            |

Note: Pin 75 allows using USB host interface as fully working USB 2.0 OTG bus.

## 4.5 USB 2.0 On-the-Go

USB host interface is based on the AM335x Universal Serial Bus controller. Refer to the <u>Universal Serial Bus controller</u> section in Chapter 2 for USB interface details.

### 4.5.1 OTG Signals

| Signal    | Pin # | Туре  | Description           |
|-----------|-------|-------|-----------------------|
| USB1_ID   | 62    | 1     | USB OTG ID            |
| USB1_VBUS | 64    | 1     | USB OTG VBUS          |
| USB1_DP   | 65    | I/ODS | USB OTG data positive |
| USB1_DM   | 67    | I/ODS | USB OTG data negative |

## 4.6 MMC/SD/SDIO

This device contains two MultiMedia Card (MMC), Secure Digital (SD), and Secure Digital I/O (SDIO) high speed interface module (MMCHS). The controller provides an interface to an MMC, SD memory card or SDIO card.

#### 4.6.1 MMC/SD/SDIO Features

The general features of the MMCHS host controller IP are:

- Built-in 1024-byte buffer for read or write
- Two DMA channels, one interrupt line
- Clock support
  - 96-MHz functional clock source input
  - up to 192 Mbit/sec (24 MByte/sec) in High-Speed SD mode 4-bit data transfer
  - up to 24 Mbit/sec (3 MByte/sec) in default SD mode 1-bit data transfer
- Support for SDA 3.0 Part A2 programming model
- Serial link supports full compliance with:

- MMC command/response sets as defined in the MMC standard specification v4.3
- SD command/response sets as defined in the SD physical layer specification v3.00
- SDIO command/response sets and interrupt/read-wait suspend-resume operations as defined in the SD part E1 specification v 2 .00
- SD Host Controller Standard Specification sets as defined in the SD card specification Part A2 v2.00

## 4.6.2 SDMMC0 Signals

| Signal    | Pin# | Туре | Description         |
|-----------|------|------|---------------------|
| MMC0_CLKO | 103  | 0    | MMC/SD/SDIO clock   |
| MMC0_CMD  | 101  | I/O  | MMC/SD/SDIO command |
| MMC0_DAT0 | 97   | 1/0  | MMC/SD/SDIO data 0  |
| MMC0_DAT1 | 99   | I/O  | MMC/SD/SDIO data 1  |
| MMC0_DAT2 | 98   | 1/0  | MMC/SD/SDIO data 2  |
| MMC0_DAT3 | 100  | I/O  | MMC/SD/SDIO data 3  |

## 4.6.3 SDMMC1 Signals

| Signal    | Pin# | Туре | Description         |
|-----------|------|------|---------------------|
| MMC1_CLKO | 151  | 1/0  | MMC/SD/SDIO clock   |
| MMC1_CMD  | 149  | 1/0  | MMC/SD/SDIO command |
| MMC1_DAT0 | 154  | 1/0  | MMC/SD/SDIO data 0  |
| MMC1_DAT1 | 152  | 1/0  | MMC/SD/SDIO data 1  |
| MMC1_DAT2 | 150  | 1/0  | MMC/SD/SDIO data 2  |
| MMC1_DAT3 | 148  | 1/0  | MMC/SD/SDIO data 3  |

**Note:** MMC1 signals are shared with the on board Wi-Fi module

## 4.7 Audio

#### 4.7.1 Audio CODEC

Audio interfaces are featured by an on-board Texas Instrument's feature-rich <a href="https://doi.org/leasure-rich.210320AIC3106">TLV320AIC3106</a> audio codec device. Please refer to the <a href="https://doi.org/leasure-rich.210320AIC3106">TLV320AIC3106</a> data sheet for detailed electrical characteristics of relevant interfaces.

Main supported features are:

- 2 x stereo line in
- Stereo line out
- Stereo headphones driver
- Digital microphone
- Analog microphone

## 4.7.2 Audio CODEC Signals

| Signal     | Pin# | Туре | Description                                           |
|------------|------|------|-------------------------------------------------------|
| DMIC_DATA  | 175  | 1/0  | Digital microphone data                               |
| DMIC_CLK   | 176  | 0    | Digital microphone clock                              |
| LINEIN1_RP | 179  | А    | MIC1 or line1 analog input (right + or multifunction) |
| LINEIN1_LP | 180  | А    | MIC1 or line1 analog input (left + or multifunction)  |
| LINEIN1_RM | 181  | А    | MIC1 or line1 analog input (right – or multifunction) |
| LINEIN1_LM | 182  | А    | MIC1 or line1 analog input (left – or multifunction)  |
| LINEIN2_LP | 183  | А    | MIC2 or line2 analog input (left + or multifunction)  |
| LINEIN2_RM | 184  | А    | MIC1 or line1 analog input (right – or multifunction) |
| LINEIN2_LM | 185  | А    | MIC2 or line2 analog input (left – or multifunction)  |
| LINEIN2_RP | 186  | Α    | MIC2 or line2 analog input (right + or multifunction) |
| LINEOUT_LM | 187  | Α    | Left line output (–)                                  |
| LINEOUT_LP | 189  | Α    | Left line output (+)                                  |
| HPLOUT     | 190  | Α    | High-power output driver (left +)                     |
| LINEOUT_RM | 191  | Α    | Right line output (–)                                 |
| HPROUT     | 192  | А    | High-power output driver (right +)                    |
| LINEOUT_RP | 193  | Α    | Right line output (+)                                 |
| MICBIAS    | 196  | Α    | Microphone bias voltage output                        |
| MIC_IN_R   | 197  | Α    | MIC input (right)                                     |
| MIC_IN_L   | 198  | Α    | MIC input (left)                                      |

#### 4.7.3 McASP

Two AM335x McASP interfaces are exposed by the SO-DIM200 connector. The interfaces are muxed with other functionalities. Refer to <a href="PinMux Table 3.2">PinMux Table 3.2</a> for available PinMux options. Refer to the <a href="Multimedia Audio Serial Port">Multimedia Audio Serial Port</a> section in Chapter 2 for McASP details.

## 4.8 UART Interfaces

By default three UART interfaces are supported, refer to <a href="PinMux Table 3.2">PinMux Table 3.2</a> for further configuration options for the UART interface.

#### 4.8.1 UART Features

The general features of the UART module:

• 16C750 compatibility

- Baud rate from 300 bps up to 3.6864 Mbps
- Auto-baud between 1200 bps and 115.2 Kbps
- Software/hardware flow control
  - Programmable Xon/Xoff characters
  - Programmable Auto-RTS and Auto CTS
- Programmable serial interface characteristics
  - 5, 6, 7, or 8-bit characters
  - Even, odd, mark (always 1), space (always 0), or no parity (non-parity bit frame) bit generation and detection
  - 1, 1.5, or 2 stop bit generation
- False start bit detection
- Line break generation and detection
- Modem control functions (CTS, RTS, DSR, DTR, RI, and DCD)
- Fully prioritized interrupt system controls
- Internal test and loopback capabilities

## 4.8.2 UARTO Signals

| Signal    | Pin# | Туре | Description                             |
|-----------|------|------|-----------------------------------------|
| UARTO_TX  | 37   | 0    | UART transmit <sup>[1]</sup>            |
| UARTO_RX  | 35   | 1    | UART receive <sup>[1]</sup>             |
| UARTO_RTS |      | 0    | UART HW flow control RTS <sup>[2]</sup> |
| UARTO_CTS |      | 1    | UART HW flow control CTS <sup>[2]</sup> |

## 4.8.3 UART1 Signals

| Signal     | Pin# | Туре | Description              |
|------------|------|------|--------------------------|
| UART1_TXD  | 158  | 0    | UART transmit            |
| UART1_RXD  | 156  | 1    | UART receive             |
| UART1_RTSN | 155  | 0    | UART HW flow control RTS |
| UART1_CTSN | 153  | 1    | UART HW flow control CTS |

Note: UART1 (SOM pins 153,155, 156, 158) can used only if BT option is not assembled.

## 4.8.4 UART2 Signals

| Signal    | Pin# | Type | Description                             |
|-----------|------|------|-----------------------------------------|
| UART2_TXD | 157  | 0    | UART transmit                           |
| UART2_RXD | 159  | 1    | UART receive                            |
| UART2_RTS | 172  | 0    | UART HW flow control RTS <sup>[2]</sup> |
| UART2_CTS | 174  | I    | UART HW flow control CTS <sup>[2]</sup> |

## 4.8.5 UART3 Signals

| Signal    | Pin# | Туре | Description   |
|-----------|------|------|---------------|
| UART3_TXD | 173  | 0    | UART transmit |
| UART3_RXD | 171  | 1    | UART receive  |

| UART3_RTS | 0 | UART HW flow control RTS <sup>[2]</sup> |
|-----------|---|-----------------------------------------|
| UART3_CTS | 1 | UART HW flow control CTS <sup>[2]</sup> |

#### Note:

- 1. UARTO Signals are used by default as a low level debug port
- 2. Refer to PinMux Table 3.2 for RTS/CTS Options

### 4.9 SPI

The VAR-SOM-AM33 SPI is based on AM335x McSPIx interfaces. By default one McSPI1 interface is supported. Refer to <a href="PinMux Table 3.2">PinMux Table 3.2</a> for additional McSPI interfaces configuration options.

#### 4.9.1 SPI Features

The general features of the SPI controller are:

- Buffered receive/transmit data register per channel (1 word deep)
- Multiple SPI word access with one channel using a FIFO
- Two DMA requests per channel, one interrupt line
- · Single interrupt line, for multiple interrupt source events
- · Serial link interface supports:
  - Full duplex / Half duplex
  - Multi-channel master or single channel slave operations
  - Programmable 1-32 bit transmit/receive shift operations.
  - Wide selection of SPI word lengths continuous from 4 to 32 bits
- Up to four SPI channels
- SPI word Transmit / Receive slot assignment based on round robin arbitration
- SPI configuration per channel (clock definition, enable polarity and word width)
- Clock generation supports:
  - Programmable master clock generation (operating from fixed 48-MHz functional clock input)
  - Selectable clock phase and clock polarity per chip select.

### 4.9.2 McSPI1 Signals

| Signal    | Pin# | Туре | Description                 |  |  |
|-----------|------|------|-----------------------------|--|--|
| SPI1_SCLK | 173  | Ю    | McSPI1 clock                |  |  |
| SPI1_D0   | 163  | Ю    | McSPI1 DO signal            |  |  |
| SPI1_D1   | 165  | Ю    | McSPI1 D1 signal            |  |  |
| SPI1_CS0  | 161  | 10   | McSPI1 chip select 0 signal |  |  |

### 4.10 I2C

By default, two  $I^2C$  interfaces (I2C0, I2C1) are supported, driven by the AM335x controller. Refer to PinMux Table 3.2 for further configuration options for  $I^2C$  interfaces.

#### 4.10.1 I2C Features

AM335x I<sup>2</sup>C controller main features are:

#### VAR-SOM-AM33 SYSTEM ON MODULE

The general features of the I2C controller are:

- Compliant with Philips I2C specification version 2.1
- Supports OmniVision Serial Camera Control Bus Protocol (SCCB)
- Supports standard mode (up to 100K bits/s) & fast mode (up to 400K bits/s).
- Multimaster transmitter/slave receiver mode
- Multimaster receiver/slave transmitter mode
- Combined master transmit/receive and receive/transmit modes
- 7-bit and 10-bit device addressing modes
- Built-in FIFO for buffered read or write
  - I2C0: 32 bytes– I2C1: 32 bytes
- Programmable clock generation
- Two DMA channels, one interrupt line

### 4.10.2 I2C0 Signals

| Signal   | Pin# | Туре | Description                                            |  |
|----------|------|------|--------------------------------------------------------|--|
| I2CO_SCL | 172  | Ю    | I2C0 I <sup>2</sup> C clock, open drain <sup>[1]</sup> |  |
| I2CO_SDA | 174  | Ю    | I2C0 I <sup>2</sup> C data, open drain <sup>[1]</sup>  |  |

### 4.10.3 I2C1 Signals

| Signal   | Pin# | Туре | Description                             |  |
|----------|------|------|-----------------------------------------|--|
| I2C1_SCL | 106  | 10   | I2C1 I <sup>2</sup> C clock, open drain |  |
| I2C1_SDA | 104  | 10   | I2C1 I <sup>2</sup> C data, open drain  |  |

**Note [1]:** I2C1 interface is used by some on-som devices. Pin configuration for I2C1 signals can't be modified.

### 4.10.4 I2C1 Address Mapping

The table below summarizes I2C1 that address used by on board I<sup>2</sup>C slave devices:

| Device           | Address   |
|------------------|-----------|
| Audio Codec      | 0x0011011 |
| PMIC Control     | 0x0101101 |
| PMIC SmartReflex | 0x0010010 |

### 4.11 PWM0

By default, one PWM interface is supported, driven by the AM335 controller, refer to PinMux Table 3.2 for further configuration options for PWM outputs (under "EHRPWM" functions).

### 4.11.1 PWM0 Signal

| Signal   | Pin# | Туре | Description |
|----------|------|------|-------------|
| EHRPWM0A | 159  | 0    | PWM signal  |

### 4.12 Local Bus

The general-purpose memory controller (GPMC) is a unified memory controller dedicated to interfacing external memory devices.

#### 4.12.1 GPMC Features

- Asynchronous SRAM-like memories and application-specific integrated circuit (ASIC) devices
- Asynchronous, synchronous and page mode (only available in non-multiplexed mode) burst NOR flash devices
- NAND Flash
- Pseudo-SRAM devices

Refer to PinMux Table 3.2 for exposed GPMCs

### 4.13 Touch Screen

VAR-SOM-AM335x touch panel interface can be configured for use in one of the following applications:

- 8 general purpose ADC channels
- 4-wire TSC with 4 general purpose ADC channels
- 5-wire TSC with 3 general purpose ADC channels
- 8-wire TSC

#### 4.13.1 ADC Features

The main features of the TSC ADC SS include:

- Support for 4-wire, 5-wire and 8-wire resistive TS panels
- Support for interleaving TS capture and general-purpose ADC modes
- Programmable FSM sequencer that supports 16 steps:
  - Software register bit for start of conversion
  - Optional start of conversion HW synchronized to Pen touch or external HW event (but not both)
  - Single conversion (one-shot)
  - Continuous conversions
  - Sequence through all input channels based on a mask
  - Programmable OpenDelay before sampling each channel
  - Programmable sampling delay for each channel
  - Programmable averaging of input samples 16/8/4/2/1
  - Differential or singled ended mode setting for each channel
  - Store data in either of two FIFO groups
  - Option to encode channel number with data
  - Support for servicing FIFOs via DMA or CPU
  - Programmable DMA Request event (for each FIFO)
  - Dynamically enable or disable channel inputs during operation

- Stop bit to end conversion
- Support for the following interrupts and status, with masking:
  - Interrupt for HW pen (touch) event
  - Interrupt for HW Pen Up event
  - Interrupt after a sequence of conversions (all non-masked channels)
  - Interrupt for FIFO threshold levels
  - Interrupt if sampled data is out of a programmable range
  - Interrupt for FIFO overflow and underflow conditions
  - Status bit to indicate if ADC is busy converting

### 4.13.2 Touch-screen Controller Signals

| Signal      | Pin# | Туре | Description          |  |
|-------------|------|------|----------------------|--|
| AINO (TSPX) | 28   | Α    | Touch screen X plus  |  |
| AIN1 (TSPY) | 30   | Α    | Touch screen Y plus  |  |
| AIN2 (TSMX) | 27   | Α    | Touch screen X minus |  |
| AIN3 (TSMY) | 25   | Α    | Touch screen Y minus |  |
| AIN4        | 32   | Α    | Analog input         |  |
| AIN5        | 34   | Α    | Analog input         |  |
| AIN6        | 29   | Α    | Analog input         |  |
| AIN7        | 31   | Α    | Analog input         |  |

### 4.13.3 Internal ADC Connectivity

| AM335x Signal | Pin# | Connection          |  |
|---------------|------|---------------------|--|
| VREFP         | B9   | 1.8V (Internal LDO) |  |
| VREFN         | A9   | GND                 |  |
| VADA_ADC      | D8   | 1.8V (Internal LDO) |  |

## 4.14 General Purpose I/O

Most of the SoM's IO pins can be used as GPIOs.

See Chapter 3, <u>PinMux Table 3.2</u> for a complete SoM connectors signal list and GPIO multiplexing.

### 4.14.1 Default GPIO Signals

| Signal   | Pin# | Туре | Description        |  |
|----------|------|------|--------------------|--|
| GPIO_0_3 | 157  | 1/0  | General purpose IO |  |
| GPIO_3_7 | 111  | 1/0  | General purpose IO |  |
| GPIO_3_8 | 160  | 1/0  | General purpose IO |  |
| GPIO2_18 | 66   | 1/0  | General purpose IO |  |
| GPIO3_10 | 70   | 1/0  | General purpose IO |  |
| GPIO3_4  | 72   | 1/0  | General purpose IO |  |

### 4.15 General System Control

### 4.15.1 Boot Options

The boot select pin configures the boot sequence of the VAR-SOM-AM33:

Not Connected: First boot device is the on-som NAND flash interface. If empty, MMCO followed by UARTO.

Logic '1': boot device is the off board SD Card (using MMC/SD/SDIO2 interface), if failed, UARTO is used.

Boot selection pin is shared with LCD\_DATA2. A 2.2K pull up should be used if Logic1'1 is required

### 4.15.2 SYS\_RESETn

Logic '0' will force device reset.

#### 4.15.3 VCC3V3

A VIO signal (3.3V), indicates that a boot sequence has started and input signals can be driven by external components.

### 4.15.4 General System Control Signals

| Signal              | Pin<br># | Туре | Description                                                              |
|---------------------|----------|------|--------------------------------------------------------------------------|
| SYS_BOOT(LCD_DATA2) | 17       | 1/0  | System boot option select                                                |
| SYS_RESETn          | 129      | 1    | System hardware reset                                                    |
| VCC_3V3             | 170      | 0    | VIO signal, indicating that voltage can be applied for VAR-SOM-AM33 pins |

## 4.16 Power

## 4.16.1 Power Supply pins

| Signal    | Pin #                            | Туре      | Description                                                              |
|-----------|----------------------------------|-----------|--------------------------------------------------------------------------|
| Vin       | 132,134,136,138,140,1<br>42,144, | Power In  | VAR-SOM-AM33 Single DC-IN<br>Supply voltage<br>Voltage range: 3.3 +/- 5% |
| VIO       | 170                              | Power Out |                                                                          |
| VBCKUPBAT | 169                              | Power In  | RTC power supply                                                         |

## 4.16.2 GND pins

| Signal | Pin #                                                                                             | Туре  | Description    |
|--------|---------------------------------------------------------------------------------------------------|-------|----------------|
| GND    | 7,8,18,23,26,33,36,42,4<br>5,52,57,69,89,90,95,96,<br>102,105,122,123,125,1<br>30,131,133,143,145 |       | Digital ground |
| AGND   | 177,178,188,194,195,1<br>99,200                                                                   | Power | Analog GND     |

# 5 Absolute Maximum Characteristics

| Power Supply                                                  | Min  | Max | Unit |
|---------------------------------------------------------------|------|-----|------|
| Main Power Supply, DC-IN                                      | -0.3 | 3.5 | V    |
| Digital IOs: UARTs, LCD, MMC2, ISP, SPI, McBSP,I2C,GPMC, JTAG | -0.3 | 3.5 | V    |
| Analog IOs: AIN0-7                                            | -0.3 | 1.9 | V    |
| VBCKUPBAT RTC Power Supply                                    | -0.3 | 5   | V    |

# 6 Operational Characteristics

## 6.1 Power supplies

|                            | Min | Typical | Max | Unit |
|----------------------------|-----|---------|-----|------|
| Main Power Supply, DC-IN   | -5% | 3.3     | +5% | V    |
| VBCKUPBAT RTC Power Supply | 2.0 | 3.0     | 4.5 | V    |

## 6.2 Power Consumption

|                                     | Min | Typical | Max | Unit |
|-------------------------------------|-----|---------|-----|------|
| Main Power Supply – Excluding Wi-Fi |     | 1       | 1.5 | W    |
| RTC backup battery current draw     |     | 10      |     | uA   |
| Wi-Fi transmit                      |     | 0.8     |     | W    |

### 6.3 DC Electrical Characteristics

| Parameter                                                     | Min     | Typical | Max | Unit |
|---------------------------------------------------------------|---------|---------|-----|------|
| Digital IOs: UARTs, LCD, MMC2, ISP, SPI, McBSP,I2C,GPMC, JTAG |         |         |     |      |
| V <sub>IH</sub>                                               | 2       |         |     | V    |
| V <sub>IL</sub>                                               |         |         | 0.8 | V    |
| V                                                             | DC-IN - |         |     | V    |
| V <sub>OH</sub>                                               | 0.1     |         |     |      |
| V <sub>OL</sub>                                               |         |         | 0.2 | V    |
| Analog IOs: AIN0-7                                            |         |         |     |      |
| $V_{dc}$                                                      | 0       |         | 1.8 | V    |

# 7 Environmental Specifications

|                                                              | Min            | Max    |
|--------------------------------------------------------------|----------------|--------|
| Commercial Operating Temperature Range                       | 0 °C           | +70 °C |
| Extended Operating Temperature Range                         | -20 °C         | +70 °C |
| Industrial Operating Temperature Range *                     | -40 °C         | +85 °C |
| Referring MIL-HDBK-217F-2 Parts Count Reliability Prediction |                |        |
| Method Model:                                                |                |        |
| 50Deg Celsius, Class B-1, GM                                 | 121 Khrs >     |        |
| 50Deg Celsius, Class B-1, GB                                 | 1400 Khrs >    |        |
| Shock Resistance                                             | 50G/20 ms      |        |
| Vibration                                                    | 20G/0 - 600 Hz |        |

**Note:** In industrial range the WiFi module is Dual Band 2.4/5GHz

# 8 Mechanical Info

### 8.1 Drawing

#### **Top View**



CAD file are available for download at <a href="http://www.variscite.com/">http://www.variscite.com/</a>

## 8.2 SoM Fastening

For extra mechanical strength, required for operating in extreme vibration & shock conditions, The VAR-SOM-AM33 can be fasten to the carrier board, using the two mechanical holes. See the below drawing for fastening means details.



## 9 Sticker

A sticker with manufacturing details is added in time of assembly process.

#### Sticker location:



#### Sticker information:



# 10 Rohs compliance

VAR-SOM-AM33 System-on-Module comply with the European Union's Directive 2002/95/EC: "Restrictions of Hazardous Substances".

# 11 Legal Notice

Variscite Ltd. ("Variscite") products and services are sold subject to Variscite terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Variscite warrants performance of its products to the specifications in effect at the date of shipment. Variscite reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant product information from Variscite to verify that their reference is current.

Testing and other quality control techniques are utilized to the extent that Variscite deems necessary to support its warranty.

Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Variscite is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Variscite products. Variscite is not liable for such selection or use or for use of any circuitry other than circuitry entirely embodied in a Variscite product.

Variscite products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Variscite does not grant any license (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Variscite covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Variscite's approval, license, warranty or endorsement thereof. Any third party trademarks contained in this document belong to the respective third party owner.

Reproduction of information from Variscite datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Variscite is not liable for any un-authorized alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Variscite's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Variscite is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

## 12 Warranty Terms

Variscite guarantees hardware products against defects in workmanship and material for a period of one (1) year from the date of shipment. Your sole remedy and Variscite's sole liability shall be for Variscite, at its sole discretion, to either repair or replace the defective hardware product at no charge or to refund the purchase price. Shipment costs in both directions are the responsibility of the customer. This warranty is void if the hardware product has been altered or damaged by accident, misuse or abuse.

#### Disclaimer of Warranty

THIS WARRANTY IS MADE IN LIEU OF ANY OTHER WARRANTY, WHETHER EXPRESSED, OR IMPLIED, OF MERCHANTABILITY, FITNESS FOR A SPECIFIC PURPOSE, NON-INFRINGEMENT OR THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION, EXCEPT THE WARRANTY EXPRESSLY STATED HEREIN. THE REMEDIES SET FORTH HEREIN SHALL BE THE SOLE AND EXCLUSIVE REMEDIES OF ANY PURCHASER WITH RESPECT TO ANY DEFECTIVE PRODUCT.

#### Limitation on Liability

UNDER NO CIRCUMSTANCES SHALL VARISCITE BE LIABLE FOR ANY LOSS, DAMAGE OR EXPENSE SUFFERED OR INCURRED WITH RESPECT TO ANY DEFECTIVE PRODUCT. IN NO EVENT SHALL VARISCITE BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES THAT YOU MAY SUFFER DIRECTLY OR INDIRECTLY FROM USE OF ANY PRODUCT.

# 13 Contact Information

### Headquarters:

Variscite Ltd. 4 Hamelacha St. Lod 70100 POB 1121 Israel

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

Sales: <a href="mailto:sales@variscite.com">sales@variscite.com</a>

Technical Support: <a href="mailto:support@variscite.com">support@variscite.com</a>

Corporate Website: <a href="www.variscite.com">www.variscite.com</a>

