

## VARISCITE LTD.

# VAR-SOM-MX6 v2.1 Datasheet Freescale i.MX6<sup>TM</sup> - based System-on-Module



### VARISCITE LTD.

## VAR-SOM-MX6 Datasheet

#### © 2012 Variscite Ltd.

All Rights Reserved. No part of this document may be photocopied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means whether, electronic, mechanical, or otherwise without the prior written permission of Variscite Ltd.

No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law no liability (including liability to any person by reason of negligence) will be accepted by Variscite Ltd., its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document.

Variscite Ltd. reserves the right to change details in this publication without notice. Product and company names herein may be the trademarks of their respective owners.

Variscite Ltd. 4, Hamelacha Street Lod P.O.B 1121 Airport City, 70100 ISRAEL

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

# **Document Revision History**

| Revision | Date       | Notes                                                                                                                     |
|----------|------------|---------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 09/9/2014  | Initial                                                                                                                   |
| 1.01     | 22/10/2014 | Section 4.19.1 - eMMC boot clarification                                                                                  |
| 1.02     | 22/10/2014 | Additional 200 pin connectors recommendations                                                                             |
| 1.03     | 25/12/2014 | Section 3.2 - Updated: pins 16, 94, removed pin 70<br>Section 8 - Updated                                                 |
| 1.04     | 05/02/2015 | Section 9 - Updated Mechanical Drawing                                                                                    |
| 1.05     | 25/12/2015 | Section 8 -MTBF revised. Full report can be requested at <a href="mailto:support@variscite.com">support@variscite.com</a> |
|          |            | Section 6.2 - Power consumption @ suspend                                                                                 |
| 1.06     | 11/01/2016 | Section 3.1 - Updated Note [2] Section 4.10 - Corrected UART number, updated note Section 4.15 - Updated note             |
| 1.07     | 06/06/2016 | Section 4.12 – Corrected ECSPI pinmux tables                                                                              |
| 1.08     | 14/09/2016 | Section 4.8 – Updated Interface features Section 6.2 – Updated CPU Usage, Additional Peripherals                          |
| 1.09     | 07/12/2016 | Section 1.4 – Corrected pin 72 name typo (V2.X) Section 3.1 – Corrected pin 17 name typo Section 8 – Updated notes        |
| 1.10     | 25/12/2016 | Section 6.2 – Updated CPU Usage table                                                                                     |
| 1.11     | 02/02/2017 | Section 4.8 – Updated interface features                                                                                  |
| 1.12     | 26/06/2017 | Section 3.1, 4.19 – Added notes on POR_B signal                                                                           |
| 1.13     | 0211/2017  | Section 1.2, 2.5, 4.5 – Updated Bluetooth features                                                                        |

| Do  | cumen   | t Revision History                         | . 3 |
|-----|---------|--------------------------------------------|-----|
| 1.  | Overvi  | iew                                        | . 6 |
|     | 1.1.    | General Information                        | . 6 |
|     | 1.2.    | Feature Summary                            | . 7 |
|     | 1.3.    | Block Diagram                              | . 8 |
|     | 1.4.    | VAR-SOM-MX6 V1.X vs V2.X                   | . 9 |
| 2.  | Main I  | Hardware Components                        | . 9 |
|     | 2.1.    | Freescale i.MX6                            | . 9 |
|     | 2.2.    | Memory                                     |     |
|     | 2.3.    | 10/100/1000 Ethernet PHY                   |     |
|     | 2.4.    | TLV320AIC3106 Audio                        |     |
|     | 2.5.    | Wi-Fi + BT                                 |     |
|     | 2.6.    | PMIC                                       |     |
| 2   | Evtorn  | al Connectors                              |     |
| 3.  | Extern  |                                            |     |
|     | 3.1.    | VAR-SOM-MX6 Connector Pin-out              | 17  |
|     | 3.2.    | SO-DIMM 200 Pin Mux                        | 22  |
|     | 3.3.    | 40-pin FFC Connector Pin-out               | 25  |
|     | 3.4.    | 40-pin FFC Mux                             | 26  |
| 4.  | SOM's   | interfaces                                 | 28  |
|     | 4.1.    | Display Interfaces                         | 28  |
|     | 4.2.    | Touch Panel                                | 30  |
|     | 4.3.    | Camera Interfaces                          | 30  |
|     | 4.4.    | Gigabit Ethernet                           | 33  |
|     | 4.5.    | Wi-Fi & Bluetooth                          |     |
|     | 4.6.    | USB Host 2.0                               | 34  |
|     | 4.7.    | USB 2.0 OTG                                | 34  |
|     | 4.8.    | MMC/SD/SDIO                                |     |
|     | 4.9.    | Audio                                      |     |
|     | 4.10.   | UART Interfaces                            | 36  |
|     |         | Flexible Controller Area Network (FLEXCAN) |     |
|     |         | SPI                                        |     |
|     |         | PCIe                                       |     |
|     |         | Serial ATA                                 |     |
|     |         | l <sup>2</sup> C                           |     |
|     |         | Local Bus                                  |     |
|     | _       | JTAG4                                      |     |
|     | 4.18.   | General Purpose IOs                        |     |
|     | 4.19.   | General System Control                     |     |
|     |         | Power                                      |     |
| 5.  |         | ute Maximum Characteristics                |     |
| 6.  | Opera   | tional Characteristics                     | 45  |
|     | 6.1.    | Power supplies                             | 45  |
|     | 6.2.    | Power Consumption                          |     |
| 7.  |         | ctrical Characteristics                    |     |
|     |         | nmental Specifications                     |     |
|     |         | anical Drawings                            |     |
|     |         | Notice                                     |     |
| ıυ. | LCKai I | VUICE                                      | +/  |

| 11. Warranty Terms      | 8 |
|-------------------------|---|
| 12. Contact Information | 9 |

## 1. Overview

### 1.1. General Information

The VAR-SOM-MX6 is a high performance System-on-Module. It provides an ideal building block that easily integrates with a wide range of target markets requiring rich multimedia functionality, powerful graphics and video capabilities, as well as high-processing power. Compact, cost effective and with low power consumption, VAR-SOM-MX6 secures an Intel Atom performance level.

### Supporting products:

- VAR-MX6CustomBoard evaluation board
  - ✓ Carrier -Board, compatible with VAR-SOM-MX6
  - ✓ Schematics
- VAR-EXT-CB402 CSI2 Camera module
- O.S support
  - ✓ Linux BSP
  - ✓ Windows Embedded Compact 7
  - ✓ Android

Contact Variscite support services for further information: mailto:support@variscite.com.

## 1.2. Feature Summary

- Freescale i.MX6 series SoC (Single/Dual /Quad ARM® Cortex™-A9 Core, 1.2 GHz)
- Up to 4GB DDR3 RAM
- Up to 1GB NAND Flash for storage memory / boot
- Up to 64GB eMMC storage
- 2 x LVDS display interface
- HDMI V1.4 interface
- 1 x MIPI DSI
- Touch panel interface
- Parallel & serial camera interface
- On-board 10/100/1000 Mbps Ethernet PHY
- TI WiLink8 2.4/5GHz WLAN (802.11 a/b/g/n) / BT-BLE 4.1 with CSA2 support and optional MIMO
- 1 x USB 2.0 host, 1 x OTG
- 1 x SD/MMC
- Serial interfaces (SPI, I2C, UART, I2S,)
- CAN Bus
- Stereo line-In / headphones out
- Digital microphone
- Single 3.3 V power supply
- 67mm x 51mm, 200 pin SO-DIMM Connector

## 1.3. Block Diagram



### 1.4. VAR-SOM-MX6 V1.X vs V2.X

a) Features differences summary:

| Feature     | V1.x                                           | V2.x         |
|-------------|------------------------------------------------|--------------|
| WLAN module | LSR Tiwi-BLE                                   | TI WLMOD183x |
| eMMC        | NA                                             | Up to 64GB   |
| SDHC1 port  | External pins 68-73 on 200<br>SODIMM connector | Internal     |

b) Pin-out changes are only on the 200 pin SODIMM connector:

| Pin# | V1.X                 | V2.X                 |
|------|----------------------|----------------------|
| 40   | BOOT_SEL1   Ball M23 | BOOT_SEL1   Ball L23 |
| 68   | SD1_DATA0   Ball A21 | PWM1_OUT   Ball T2   |
| 69   | SD1_CMD   Ball B21   | PWM3_OUT   Ball B19  |
| 70   | SD1_DATA2   Ball E19 | GPIO2_14   Ball B20  |
| 71   | SD1_DATA1   Ball C20 | GPIO1_2   Ball T1    |
| 72   | SD1_CLK   Ball D20   | PWM2_OUT   Ball T4   |
| 73   | SD1_DATA3   Ball F18 | GPIO2_11   Ball A20  |

c) New boot strap pins. Refer to section 4.19.1

## 2. Main Hardware Components

This section summarizes the main hardware building blocks of the VAR-SOM-MX6

### 2.1. Freescale i.MX6

### 2.1.1. Overview

The i.MX6Dual and i.MX6 Quad processors represent Freescale Semiconductor's latest achievement in integrated multimedia applications processors, optimized for lowest power consumption. The processors feature Freescale's advanced implementation of the quad ARM™ Cortex-A9 core, which operates at speeds of up to 1.2 GHz. They include 2D and 3D graphics processors, 3D 1080p video processing and integrated power management. Each processor provides a 64-bit DDR3/LVDDR3-1066 memory interface and a number of other interfaces such as WLAN, Bluetooth™, GPS, hard drive, displays, and camera sensors.

### 2.1.2. i.MX6 Block Diagram



### 2.1.3. CPU Platform

The i.MX6 Dual / Quad Application Processor (AP) is based on the ARM Cortex-A9 MPCore™ Platform, which has the following features:

- ARM Cortex A9 MPCore™ Dual or Quad core CPU configurations (with TrustZone)
- Symmetric CPU configuration where each CPU includes:
  - 32 Kbyte L1 Instruction Cache
  - 32 Kbyte L1 Data Cache
  - Private Timer and Watchdog
  - Cortex-A9 NEON MPE (Media Processing Engine) Co-processor.
- The ARM Cortex A9 MPCore<sup>™</sup> complex includes:
- General Interrupt Controller (GIC) with 128 interrupt support
- Global Timer
- Snoop Control Unit (SCU)
- 1 Megabyte unified L2 cache shared by all CPU cores (Dual or Quad)
- Two Master AXI (64-bit) bus interfaces output of L2 cache
- NEON MPE coprocessor
  - SIMD Media Processing Architecture

- NEON register file with 32x64-bit general-purpose registers
- NEON Integer execute pipeline (ALU, Shift, MAC)
- NEON dual, single-precision floating point execute pipeline (FADD, FMUL)
- NEON load/store and permute pipeline External
- Supports single and double-precision add, subtract, multiply, divide, multiply and accumulate, and square root operations as described in the ARM VFPv3
- Provides conversions between 16-bit, 32-bit and 64-bit floating-point formats and ARM integer word formats.

### 2.1.4. Memory Interfaces

The memory system consists of the following components:

- Level 1 Cache—32 KB Instruction, 32 KB Data cache per core
- Level 2 Cache—Unified instruction and data (1 MByte)
- On-Chip Memory:
  - Boot ROM, including HAB (96 KB)
  - Internal multimedia / shared, fast access RAM (OCRAM, 256 KB)
  - Secure/non-secure RAM (16 KB)
- External memory interfaces:
  - 16-bit, 32-bit, and 64-bit DDR3-1066, LV-DDR3-1066, and 1/2 LPDDR2-1066 channels, supporting DDR interleaving mode, for 2x32 LPDDR2-1066
  - 8-bit NAND-Flash, including support for Raw MLC/SLC, 2 KB, 4 KB, and 8 KB page size
  - BA-NAND, PBA-NAND, LBA-NAND, OneNAND™ and others. BCH ECC up to 32 bit.
- 16-bit NOR Flash. All WEIMv2 pins are muxed on other interfaces.
- 16-bit PSRAM, Cellular RAM

### 2.1.5. DMA engine

The SDMA is multi-channel flexible DMA engine. It helps in maximizing system performance by off-loading the various cores in dynamic data routing. It has the following features:

- Powered by a 16-bit Instruction-Set micro-RISC engine
- Multi-channel DMA supporting up to 32 time-division multiplexed DMA channels
- 48 events with total flexibility to trigger any combination of channels
- · Memory accesses including linear, FIFO, and 2D addressing
- Shared peripherals between ARM and SDMA
- Very fast Context-Switching with 2-level priority based preemptive multi-tasking
- DMA units with auto-flush and prefetch capability
- Flexible address management for DMA transfers (increment, decrement, and no address changes on source and destination address)
- DMA ports can handle unit-directional and bi-directional flows (copy mode)
- Up to 8-word buffer for configurable burst transfers
- Support of byte-swapping and CRC calculations

Library of Scripts and API is available

### 2.1.6. Display Subsystem

The i.MX6Dual/6Quad video graphics subsystem consists of the following dedicated modules:

- Video Processing Unit (VPU): a multi-standard high performance video/image CODEC
- Three Graphics Processing Units (GPUs):
  - 3D GPU: accelerating the generation of 3D graphics (OpenGL/ES) and vector graphics (OpenVG)
  - 2D GPU: acceleration the generation of 2D graphics (BitBLT).
  - OpenVG: acceleration of vector graphics (OpenVG).
- Two (identical) Image Processing Units (IPUs): providing connectivity to cameras and displays, related processing, synchronization and control.
- Display interface bridges: providing optional translation from the digital display interface supported by the IPU to other interfaces:
  - LVDS bridge (LDB): providing up to two LVDS interfaces
  - HDMI transmitter
  - MIPI/DSI transmitter
- MIPI/CSI-2 receiver
- Two (identical) Display Content Integrity Checker (DCIC) are used to authenticate sensitive displayed data.
- A Video Data Order Adapter (VDOA): used to re-order video data from the "tiled" order used by the VPU to the conventional raster-scan order needed by the IPU.

### 2.1.7. MIPI - Camera Serial Interface Host Controller

The MIPI CSI-2 Host Controller supports the following features:

- Compliant with MIPI Alliance Standard for Camera Serial Interface 2 (CSI-2), Version 1.00
   29 November 2005
- Optional support for Camera Control Interface (CCI) through the use of DesignWare Core (DW apb i2c)
- Interface with MIPI D-PHY following PHY Protocol Interface (PPI), as defined in MIPI Alliance Specification for D-PHY, Version 1.00.00 - 14 May 2009
- Supports up to 4 D-PHY Rx Data Lanes
- Dynamically configurable multi-lane merging
- · Long and Short packet decoding
- Timing accurate signaling of Frame and Line synchronization packets; Support for several frame formats such as:
  - General Frame or Digital Interlaced Video with or without accurate sync timing
  - Data type (Packet or Frame level) and Virtual Channel interleaving
- 32-bit Image Data Interface delivering data formatted as recommended in CSI-2 Specification
- Supports all primary and secondary data formats:
  - RGB, YUV and RAW color space definitions
  - From 24-bit down to 6-bit per pixel

- Generic or user-defined byte-based data types
- Error detection and correction
- PHY level
- Packet level
- Line level
- Frame level

### 2.1.8. 2D and 3D Graphics Processing Unit (GPU)

The GPU2D module has two independent sub-modules: R2D and V2D GPUs. Both GPU were designed to display on a variety of consumer devices. Addressable screen sizes range from small displays featured on cell phones to large 1080p high definition displays.

The GPU2D cores provide powerful graphics at low power consumption, utilizing the smallest silicon footprints. Dynamic power consumption is minimized by extensive use of localized clock gating.

Hardware acceleration is brought to numerous 2D and VG applications including graphical user interfaces (GUI), menu displays, flash animation and gaming.

The GPU3D is a high-performance core that delivers hardware acceleration for 3D graphics display. Addressable screen sizes range from the smallest cell phones to HD 1080p displays. It provides high performance, high quality graphics, low power consumption and the smallest silicon footprint.

GPU3D accelerates numerous 3D graphics applications, including Graphical User Interfaces (GUI), menu displays, flash animation, and gaming. This module supports the following graphics APIs:

- OpenGL ES 2.0
- OpenGL ES 1.1
- OpenVG 1.1
- EGL 1.4
- DirectX 11 9 3
- OpenGL 2.1 and 3.0
- OpenCL 1.1 E

#### 2.1.9. Audio Back End

The AUDMUX provides flexible, programmable routing of the serial interfaces (SSI1 or SSI2) to and from off-chip devices. The AUDMUX routes audio data (and even splices together multiple time-multiplexed audio streams) but does not decode or process audio data itself. The AUDMUX is controlled by the ARM but can route data even when the ARM is in a low-power mode.

The ESAI (Enhanced Serial Audio Interface) provides a full-duplex serial port for serial communication with a variety of serial devices, including industry-standard codecs, SPDIF transceivers, and other processors. The ESAI consists of independent transmitter and receiver sections, each section with its own clock generator. The ESAI is connected to the IOMUX and to the ESAI\_BIFIFO module.

The ESAI\_BIFIFO (ESAI Bus Interface and FIFO) is the interface between the ESAI module and the shared peripheral bus. It contains the FIFOs used to buffer data to and from the ESAI, as well as providing the data word alignment and padding necessary to match the 24-bit data bus of the ESAI to the 32-bit data bus of the shared peripheral bus.

The SPDIF (Sony/Philips Digital Interface) audio module is a stereo transceiver that allows the processor to receive and transmit digital audio over it. The SPDIF receiver section

includes a frequency measurement block that allows the precise measurement of incoming sampling frequency. A recovered clock is provided by the SPDIF receiver section and may be used to drive both internal and external components in the system. The SPDIF is connected to the shared peripheral bus.

The ASRC (Asynchronous Sample Rate Converter) converts the sampling rate of a signal associated to an input clock into a signal associated to a different output clock. The ASRC supports concurrent sample rate conversions of up to 10 channels of over 120dB THD+N. The sample rate conversion of each channel is associated to a pair of incoming and outgoing sampling rates. The ASRC supports up to three sampling rate pairs. The ASRC is connected to the shared peripheral bus.

### 2.1.10. 10/100/1000 Ethernet Controller

The MAC-NET core, in conjunction with a 10/100/1000 MAC, implements layer 3 network acceleration functions. These functions are designed to accelerate the processing of various common networking protocols, such as IP, TCP, UDP and ICMP, providing wire speed services to client applications. The MAC operation is fully programmable and can be used in NIC (Network Interface Card), bridging, or switching applications. The core implements the remote network monitoring (RMON) counters according to IETF RFC 2819. The core also implements a hardware acceleration block to optimize the performance of network controllers providing IP and TCP, UDP, ICMP protocol services. The acceleration block performs critical functions in hardware, which are typically implemented with large software overhead. The core implements programmable embedded FIFOs that can provide buffering on the receive path for loss-less flow control .Advanced power management features are available with magic packet detection and programmable power-down modes.

### 2.2. Memory

#### 2.2.1. RAM

The VAR-SOM-MX6 is available with up to 4 GB of DDR3 memory.

### 2.2.2. Non-volatile Storage Memory

- NAND flash: The VAR-SOM-MX6 is available with up to 1GB of SLC NAND FLASH memory. The NAND flash is used for Flash Disk purposes, O.S. run-time-image and the Boot-loader (Boot from NAND).
- eMMC: Up to 64GB of storage. Boot from eMMC is not possible, therefore minimal NAND-flash of 128MB is required.

## 2.3. 10/100/1000 Ethernet PHY

The VAR-SOM-MX6 features the Micrel KSZ9031 gigabit Ethernet PHY. The KSZ9031RN is a completely integrated triple speed (10Base-T/100Base-TX/1000Base-T) Ethernet Physical Layer Transceiver for transmission and reception of data over standard CAT-5 unshielded twisted pair (UTP) cable. The KSZ9031RN provides the Reduced Gigabit Media Independent Interface (RGMII) for direct connection to RGMII MACs in Gigabit Ethernet processors and switches for data transfer at 10/100/1000 Mbps speed.

### 2.4. TLV320AIC3106 Audio

The Texas Instrument's TLV320AlC3106 is a low-power, highly integrated stereo audio codec with stereo headphone amplifier, as well as multiple inputs and outputs programmable in single-ended or fully differential configurations. Extensive register-based power control is included, enabling stereo 48-kHz DAC playback as low as 15mW. The VAR-SOM-MX6 exposes the following interface of the TLV320AlC3106:

- Headphone
- Line-in
- Digital microphone

### 2.5. Wi-Fi + BT

The VAR-SOM-MX6 contains TI's WL183xMOD WiLink, a high performance 2.4/5 GHz IEEE 802.11 a/b/g/n Bluetooth 4.1/BLE with CSA2 support radio module, with optional Dual Band and MIMO support.

The modules support improved performance over WiFi in bit rates reaching 100Mbps (UDP) and 80Mbps (TCP).

The module realizes the necessary PHY/MAC layers to support WLAN applications in conjunction with a host processor over a SDIO interface.

The module also provides a Bluetooth platform through the HCI transport layer. Both WLAN and Bluetooth share the same antenna port.

- IEEE 802.11 b,g,n or Dual Band 2.4/5GHz 802.11 a/b/g/n with optional MIMO
- Bluetooth 4.1/BLE with CSA2 support
- U.FL connectors for external antennas
- Integrated band-pass filter
- Operating Temperature Range:

Dual Band 2.4/5GHz Modules: -40 to +85

2.4GHz Modules: -20 to +70

### 2.6. PMIC

The VAR-SOM-MX6 features Freescale's PMPF0100 as a Power Management Integrated circuit (PMIC) designed specifically for use with Freescale's i.MX6 series of application processors. The PMPF0100 regulates all power rails required on SoM from a single 3.3 V power supply. The PMIC is fully programmable via the I2C interface and associated register map. Additional communication is provided by direct logic interfacing including interrupt, watchdog and reset.

## 3. External Connectors

The VAR-SOM-MX6 exposes a 200-pin SO–DIMM mechanical standard interface. The recommended mating connector for baseboard interfacing are:

- 1. CONCRAFT 0701A0BE52E
- 2. Tyco Electronics -1565917-4

In addition to the 200-pin SO-DIMM interface VAR-SOM-MX6 exposes a 40-pin FFC connector. The recommended mating cable is Molex 21020-0427 or equivalent

### Pin#:

Pin number on the SO-DIMM200 connector

#### Pin Name:

Default VAR-SOM-MX6 pin name

### Type:

Pin type & direction:

- I − In
- 0 Out
- DS Differential Signal
- A Analog
- Power Power Pin

### Pin Group:

Pin functionality group

#### i.MX6 Ball:

Ball number

### Mode (Tables 3.2 & 3.4):

Pin mux mode option

## 3.1. VAR-SOM-MX6 Connector Pin-out

| Pin # | Pin Name     | Туре  | Pin Group                    | GPIO      | i.MX6 Ball |
|-------|--------------|-------|------------------------------|-----------|------------|
| 1     | GND          | POWER | Digital GND                  |           |            |
| 2     | GND          | POWER | Digital GND                  |           |            |
| 3     | MDI_A+       | DS    | Gigabit Ethernet             |           |            |
| 4     | MDI_C+       | DS    | Gigabit Ethernet             |           |            |
| 5     | MDI_A-       | DS    | Gigabit Ethernet             |           |            |
| 6     | MDI_C-       | DS    | Gigabit Ethernet             |           |            |
| 7     | GND          | POWER | Digital GND                  |           |            |
| 8     | GND          | POWER | Digital GND                  |           |            |
| 9     | MDI_B+       | DS    | Gigabit Ethernet             |           |            |
| 10    | MDI_D+       | DS    | Gigabit Ethernet             |           |            |
| 11    | MDI_B-       | DS    | Gigabit Ethernet             |           |            |
| 12    | MDI_D-       | DS    | Gigabit Ethernet             |           |            |
| 13    | GND          | POWER | Digital GND                  |           |            |
| 14    | GND          | POWER | Digital GND                  |           |            |
| 15    | GETH_LED2    | 0     | Gigabit Ethernet LED         |           |            |
| 16    | GETH_LED1    | 0     | Gigabit Ethernet LED         |           |            |
| 17    | PWM2         | 10    | Pulse width modulation       | GPIO4[30] | T25        |
| 18    | DMIC_CLK     | 0     | Digital microphone interface |           |            |
| 19    | GND          | POWER | Digital GND                  |           |            |
| 20    | DMIC_DATA    | T     | Digital microphone interface |           |            |
| 21    | AUDMUX4_RXD  | 10    | Digital audio mux            | GPIO5[17] | W24        |
| 22    | AUDMUX4_RXC  | 10    | Digital audio mux            | GPIO5[13] | U23        |
| 23    | AUDMUX4_RXFS | 10    | Digital audio mux            | GPIO5[12] | V25        |
| 24    | AUDMUX4_TXFS | 10    | Digital audio mux            | GPIO5[16] | V24        |
| 25    | AUDMUX4_TXC  | 10    | Digital audio mux            | GPIO5[14] | U22        |
| 26    | AUDMUX4_TXD  | 10    | Digital audio mux            | GPIO5[15] | T20        |
| 27    | GND          | POWER | Digital GND                  |           |            |
| 28    | GND          | POWER | Digital GND                  |           |            |
| 29    | CLKO2        | 0     | Reference clock out          |           |            |
| 30    | NC           |       | Leave not connected          |           |            |
| 31    | GND          | POWER | Digital GND                  |           |            |
| 32    | VIN_3V3      | POWER | 3.3 V power supply IN        |           |            |
| 33    | GND          | POWER | Digital GND                  |           |            |
| 34    | VIN_3V3      | POWER | 3.3 V power supply IN        |           |            |
| 35    | GND          | POWER | Digital GND                  |           |            |
| 36    | VIN_3V3      | POWER | 3.3 V power supply IN        |           |            |
| 37    | GND          | POWER | Digital GND                  |           |            |
| 38    | VIN_3V3      | POWER | 3.3 V power supply IN        |           |            |

| Pin# | Pin Name   | Туре  | Pin Group                 | GPIO            | i.MX6 Ball |
|------|------------|-------|---------------------------|-----------------|------------|
| 39   | CSPI1_CS0  | 10    | Configurable SPI          | GPIO4[9]        | U6         |
| 40   | BOOT_SEL1  | 10    | EIM_DA05                  | GPIO3[5]        | L23        |
| 41   | CSPI1_MISO | 10    | Configurable SPI          | GPIO4[8]        | U7         |
| 42   | BOOT_SEL0  | Ю     | EIM_DA7                   | GPIO3[7]        | L25        |
| 43   | CSPI1_CLK  | 10    | Configurable SPI          | GPIO4[6]        | W5         |
| 44   | CAN1_TX    | 10    | Controller area network   | GPIO1[7]        | R3         |
| 45   | CSPI1_MOSI | 10    | Configurable SPI          | GPIO4[7]        | V6         |
| 46   | CAN1_RX    | 10    | Controller area network   | GPIO1[8]        | R5         |
| 47   | GND        | POWER | Digital GND               |                 |            |
| 48   | CSPI1_CS1  | 10    | Configurable SPI          | GPIO4[10]       | W6         |
| 49   | 3V3_PER    | POWER | Power good indication     |                 |            |
| 50   | UART2_CTS  | 10    | UART2 port <sup>[2]</sup> | GPIO3[28]       | G23        |
| 51   | UART2_RTS  | 10    | UART2 port <sup>[2]</sup> | GPIO3[29]       | J19        |
| 52   | UART2_TXD  | 10    | UART2 port <sup>[2]</sup> | GPIO3[26]       | E24        |
| 53   | UART2_RXD  | 10    | UART2 port <sup>[2]</sup> | GPIO3[27]       | E25        |
| 54   | UART3_RXD  | 10    | UART3 port                | GPIO3[25]       | G22        |
| 55   | UART3_CTS  | 10    | UART3 port                | GPIO3[23]       | D25        |
| 56   | UART3_TXD  | 10    | UART3 port                | GPIO3[24]       | F22        |
| 57   | UART3_RTS  | 10    | UART3 port <sup>[3]</sup> | GPIO2[31]       | F23        |
| 58   | GND        | POWER | Digital GND               |                 |            |
| 59   | GND        | POWER | Digital GND               |                 |            |
| 60   | SD2_CLK    | 10    | SD/MMC and SDXC           | GPOP1[10]       | C21        |
| 61   | SD2_DATA2  | 10    | SD/MMC and SDXC           | GPIO1[13]       | A23        |
| 62   | SD2_DATA0  | 10    | SD/MMC and SDXC           | GPIO1[15]       | A22        |
| 63   | SD2_DATA1  | 10    | SD/MMC and SDXC           | GPIO1[14]       | E20        |
| 64   | SD2_CMD    | 0     | SD/MMC and SDXC           | GPIO1[11]       | F19        |
| 65   | SD2_DATA3  | 10    | SD/MMC and SDXC           | GPIO1[12]       | B22        |
| 66   | GND        | POWER | Digital GND               |                 |            |
| 67   | GND        | POWER | Digital GND               |                 |            |
| 68   | PWM1_OUT   | 10    | General purpose           | GPIO1[9]        | T2         |
| 69   | PWM3_OUT   | 10    | General purpose           | GPIO2[9]        | B19        |
| 70   | GPIO2_14   | 10    | General purpose           | GPIO2[14]       | B20        |
| 71   | GPIO1_2    | 10    | General purpose           | GPIO1[2]        | T1         |
| 72   | PWM2_OUT   | 10    | General purpose GPIO1[1]  |                 | T4         |
| 73   | GPIO2_11   | 10    | General purpose GPIO2[1   |                 | A20        |
| 74   | NC         |       | Leave not connected       |                 |            |
| 75   | SPDIFIN    | 10    | SPDIF                     | SPDIF GPIO3[21] |            |
| 76   | GND        | POWER | Digital GND               |                 |            |
| 77   | SPDIFOUT   | 10    | SPDIF GPIO3[22] E23       |                 |            |

| Pin# | Pin Name       | Туре  | Pin Group                                                                    | GPIO      | i.MX6 Ball     |
|------|----------------|-------|------------------------------------------------------------------------------|-----------|----------------|
| 78   | GND            | POWER | Digital GND                                                                  |           |                |
| 79   | USB_H1_OC      | 10    | USB host                                                                     | GPIO3[30] | J20            |
| 80   | CAN2_TX_OTG_OC | Ю     | FlexCAN-2                                                                    | GPIO4[14] | Т6             |
| 81   | CSIO_HSYNCH    | 10    | Camera interface                                                             | GPIO5[19] | P4             |
| 82   | CAN2_RX        | 10    | FlexCAN-2                                                                    | GPIO4[15] | V5             |
| 83   | UART1_RX       | 10    | UART1 port                                                                   | GPIO5[29] | M3             |
| 84   | UART1_RTS      | Ю     | UART1 port                                                                   | GPIO3[20] | G20            |
| 85   | UART1_TX       | 10    | UART1 port                                                                   | GPIO5[28] | M1             |
| 86   | UART1_CTS      | 10    | UART1 port                                                                   | GPIO3[19] | G21            |
| 87   | I2C1_SDA       | 10    | I2C interface                                                                | GPIO5[26] | N6             |
| 88   | I2C1_SCL       | 10    | I2C interface                                                                | GPIO5[27] | N5             |
| 89   | GND            | POWER | Digital GND                                                                  |           |                |
| 90   | I2C3_SDA       | 10    | I2C interface                                                                | GPIO7[11] | R2             |
| 91   | SATA_RXN       | DS    | Serial ATA                                                                   |           | A14            |
| 92   | I2C3_SCL       | IO    | I2C interface                                                                | GPIO1[5]  | R4             |
| 93   | SATA_RXP       | DS    | Serial ATA                                                                   |           | B14            |
| 94   | USB_OTG_ID     | Ю     | USB on-the-go                                                                | GPIO1[4]  | R6             |
| 95   | GND            | POWER | Digital GND                                                                  |           |                |
| 96   | CSI0_DAT19     | 10    | Camera interface                                                             | GPIO6[5]  | L6             |
| 97   | SATA_TXP       | DS    | Serial ATA                                                                   |           | A12            |
| 98   | POR_B          | 0     | iMX6 Power on Reset Input signal, [4]<br>PMIC Reset open drain output signal |           | C11,<br>PMIC.3 |
| 99   | SATA_TXN       | DS    | Serial ATA                                                                   |           | B12            |
| 100  | CLK1_N         | DS    | PCIE clock                                                                   |           | C7             |
| 101  | GND            | POWER | Digital GND                                                                  |           |                |
| 102  | CLK1_P         | DS    | PCIE clock                                                                   |           | D7             |
| 103  | VIN_3V3        | POWER | Main power supply                                                            |           | G15            |
| 104  | USB_H1_VBUS    | I     | USB 2.0 5V indication                                                        |           | D10            |
| 105  | VIN_3V3        | POWER | Main power supply                                                            |           | G15            |
| 106  | USB_OTG_VBUS   | I     | OTG 5V indication                                                            |           | E9             |
| 107  | VIN_3V3        | POWER | Main power supply                                                            |           | G15            |
| 108  | USB_HOST_DN    | DS    | USB host                                                                     |           | F10            |
| 109  | VIN_3V3        | POWER | Main power supply                                                            |           | G15            |
| 110  | USB_HOST_DP    | DS    | USB host                                                                     |           | E10            |
| 111  | VIN_3V3        | POWER | Main power supply                                                            |           | G15            |
| 112  | GND            | POWER | Digital GND                                                                  |           |                |
| 113  | CSIO_DAT18     | 10    | Camera interface                                                             |           |                |
| 114  | USB_OTG_DN     | DS    | USB on-the-go                                                                |           |                |
| 115  | CSI0_DAT15     | 10    | Camera interface                                                             | GPIO6[1]  | M5             |
| 116  | USB_OTG_DP     | DS    | USB on-the-go                                                                |           | A6             |

| Pin # | Pin Name     | Туре  | Pin Group                | Pin Group GPIO |    |
|-------|--------------|-------|--------------------------|----------------|----|
| 117   | CSI0_DAT17   | 10    | Camera interface         | GPIO6[3]       | L3 |
| 118   | GND          | POWER | Digital GND              |                |    |
| 119   | CSI_DOP      | DS    | Camera serial interface  |                | E3 |
| 120   | CSI0_VSYNC   | IO    | Camera interface         | GPIO5[21]      | N2 |
| 121   | CSI_D0M      | DS    | Camera serial interface  |                | E4 |
| 122   | CSIO_DATA_EN | IO    | Camera interface         | GPIO5[20]      | P3 |
| 123   | CSI_D1M      | DS    | Camera serial interface  |                | D1 |
| 124   | CSI0_DAT12   | IO    | Camera interface         | GPIO5[30]      | M2 |
| 125   | CSI_D1P      | DS    | Camera serial interface  |                | D2 |
| 126   | GND          | POWER | Digital GND              |                |    |
| 127   | CSI_D2P      | DS    | Camera serial interface  |                | E2 |
| 128   | PCIE_TXM     | DS    | PCI express interface    |                | A3 |
| 129   | CSI_D2M      | DS    | Camera serial interface  |                | E1 |
| 130   | PCIE_TXP     | DS    | PCI express interface    |                | В3 |
| 131   | CSI_D3M      | DS    | Camera serial interface  |                | F2 |
| 132   | GND          | POWER | Digital GND              |                |    |
| 133   | CSI_D3P      | DS    | Camera serial interface  |                | F1 |
| 134   | PCIE_RXP     | DS    | PCI express interface    |                | B2 |
| 135   | CSI_CLK0P    | DS    | Camera serial interface  |                | F3 |
| 136   | PCIE_RXM     | DS    | PCI express interface    |                | B1 |
| 137   | CSI_CLK0M    | DS    | Camera serial interface  |                | F4 |
| 138   | GND          | POWER | Digital GND              |                |    |
| 139   | GND          | POWER | Digital GND              |                |    |
| 140   | DSI_CLK0P    | DS    | Display serial interface |                | H4 |
| 141   | DSI_D0M      | DS    | Display serial Interface |                | G2 |
| 142   | DSI_CLK0M    | DS    | Display serial interface |                | Н3 |
| 143   | DSI_DOP      | DS    | Display serial interface |                | G1 |
| 144   | GND          | POWER | Digital GND              |                |    |
| 145   | DSI_D1M      | DS    | Display serial interface |                | H2 |
| 146   | HDMI_D1P     | DS    | HDMI                     |                | J4 |
| 147   | DSI_D1P      | DS    | Display serial interface |                | H1 |
| 148   | HDMI_D1M     | DS    | HDMI                     |                | J3 |
| 149   | GND          | POWER | Digital GND              |                |    |
| 150   | HDMI_CLKM    | DS    | HDMI                     |                |    |
| 151   | HDMI_D2P     | DS    | HDMI                     |                |    |
| 152   | HDMI_CLKP    | DS    | HDMI                     |                |    |
| 153   | HDMI_D2M     | DS    | HDMI                     |                | К3 |
| 154   | HDMI_HPD     | DS    | HDMI                     |                | K1 |
| 155   | HDMI_D0P     | DS    | HDMI                     |                | K6 |
| 156   | HDMI_DDCCEC  | 10    | HDMI                     | K2             |    |

| Pin# | Pin Name    | Туре  | Pin Group GPIO               |           | i.MX6 Ball |
|------|-------------|-------|------------------------------|-----------|------------|
| 157  | HDMI_D0M    | DS    | HDMI                         |           | K5         |
| 158  | GND         | POWER | Digital GND                  |           |            |
| 159  | GND         | POWER | Digital GND                  |           |            |
| 160  | LVDS0_TX1_N | DS    | LVDS display bridge          |           | U4         |
| 161  | LVDS0_TX0_N | DS    | LVDS display bridge          |           | U2         |
| 162  | LVDS0_TX1_P | DS    | LVDS display bridge          |           | U3         |
| 163  | LVDS0_TX0_P | DS    | LVDS display bridge          |           | U1         |
| 164  | LVDS0_TX2_N | DS    | LVDS display bridge          |           | V2         |
| 165  | LVDS0_TX3_N | DS    | LVDS display bridge          |           | W2         |
| 166  | LVDS0_TX2_P | DS    | LVDS display bridge          |           | V1         |
| 167  | LVDS0_TX3_P | DS    | LVDS display bridge          |           | W1         |
| 168  | LVDS0_CLK_N | DS    | LVDS display bridge          |           | V4         |
| 169  | GND         | POWER | Digital GND                  |           |            |
| 170  | LVDS0_CLK_P | DS    | LVDS display bridge          |           | V3         |
| 171  | CSIO_DAT14  | 10    | Camera interface             | GPIO6[0]  | M4         |
| 172  | GND         | POWER | Digital GND                  |           |            |
| 173  | CSIO_DAT16  | 10    | Camera interface             | GPIO6[2]  | L4         |
| 174  | I2C2_SCL    | 10    | I2C interface <sup>[1]</sup> |           | U5         |
| 175  | CSIO_DAT13  | 10    | Camera interface             | GPIO5[31] | L1         |
| 176  | I2C2_SDA    | 10    | I2C interface <sup>[1]</sup> |           | Т7         |
| 177  | CSIO_PIXCLK | I     | Camera interface             | GPIO5[18] | P1         |
| 178  | GND         | POWER | Digital GND                  |           |            |
| 179  | GND         | POWER | Digital GND                  |           |            |
| 180  | LVDS1_CLK_N | DS    | LVDS display bridge          |           | Y3         |
| 181  | LVDS1_TX3_P | DS    | LVDS display bridge          |           | AA4        |
| 182  | LVDS1_CLK_P | DS    | LVDS display bridge          |           | Y4         |
| 183  | LVDS1_TX3_N | DS    | LVDS display bridge          |           | AA3        |
| 184  | LVDS1_TX0_N | DS    | LVDS display bridge          |           | Y1         |
| 185  | GND         | POWER | Digital GND                  |           |            |
| 186  | LVDS1_TX0_P | DS    | LVDS display bridge          |           | Y2         |
| 187  | TS_X-       | Al    | Touch screen interface       |           |            |
| 188  | LVDS1_TX1_N | DS    | LVDS display bridge          |           | AA1        |
| 189  | TS_X+       | Al    | Touch screen interface       |           |            |
| 190  | LVDS1_TX1_P | DS    | LVDS display bridge          |           | AA2        |
| 191  | TS_Y+       | Al    | Touch screen interface       |           |            |
| 192  | LVDS1_TX2_N | DS    | LVDS display bridge          |           | AB1        |
| 193  | TS_Y-       | Al    | Touch screen interface       |           |            |
| 194  | LVDS1_TX2_P | DS    | LVDS display bridge          |           | AB2        |
| 195  | AGND        | POWER | Audio GND                    |           |            |
| 196  | AGND        | POWER | Audio GND                    |           |            |

| Pin# | Pin Name   | Туре | Pin Group | GPIO | i.MX6 Ball |
|------|------------|------|-----------|------|------------|
| 197  | LINEIN1_LP | Al   |           |      |            |
| 198  | HPLOUT     | AO   |           |      |            |
| 199  | LINEIN1_RP | Al   |           |      |            |
| 200  | HPROUT     | AO   |           |      |            |

### Notes:

- [1] I2C2 Interface is used on-som. Pin mode can't be changed.
- [2] UART2 interface is used for on-board Bluetooth connectivity. Pin can't be used and mode can't be altered if the WiFi/Bluetooth module is installed.
- [3] UART3 RTS pin is being latched at boot to determine boot sequence. Use with OE# buffer, and enable only after SOM is powered-up. Use reference schematics as example.
- [4] A Delay should be added on POR\_B to ensure POR\_B is released after SOM voltage rails have stabilized. Use a voltage supervisor, see reference schematics.

### 3.2. SO-DIMM 200 Pin Mux

The table below summarizes the additional available functionality for each pin-in SO-DIMM 200 connector.

| PIN | MODE 0                     | MODE 1                     | MODE 2               | MODE 3               | MODE 4                         | MOD           | MODE 6             | MODE 7                          |
|-----|----------------------------|----------------------------|----------------------|----------------------|--------------------------------|---------------|--------------------|---------------------------------|
| 16  |                            | ENET.                      | ESAI.                |                      |                                | E 5<br>GPIO1  |                    |                                 |
| 10  |                            | TX EN                      | TX3 RX2              |                      |                                | [28]          |                    |                                 |
| 17  | IPU1.<br>DISPO_DA<br>T[9]  | IPU2.<br>DISPO_DAT[9<br>]  | PWM2.<br>PWMO        | WDOG2.<br>WDOG_B     | SDMA.  DEBUG_EVENT_C HANNEL[2] | GPIO4<br>[30] | MMDC_DEBUG[<br>14] | PL301_MX63PER1<br>HADDR[20]     |
| 21  | IPU1.<br>DISPO_DA<br>T[23] | IPU2.<br>DISPO_DAT[2<br>3] | ECSPI1.<br>SSO       | AUDMUX.<br>AUD4_RXD  | SDMA.  DEBUG_BUS_DEV ICE[2]    | GPIO5<br>[17] | MMDC_DEBUG[<br>28] | PL301_MX63PER1<br>HADDR[31]     |
| 22  | IPU1.<br>DISPO_DA<br>T[19] | IPU2.<br>DISPO_DAT[1<br>9] | ECSPI2.<br>SCLK      | AUDMUX.<br>AUD5_RXD  | AUDMUX.<br>AUD4_RXC            | GPIO5<br>[13] | MMDC_DEBUG[<br>24] | WEIM_CS[3]                      |
| 23  | IPU1.<br>DISPO_DA<br>T[18] | IPU2.<br>DISPO_DAT[1<br>8] | ECSPI2.<br>SSO       | AUDMUX.<br>AUD5_TXFS | AUDMUX.<br>AUD4_RXFS           | GPIO5<br>[12] | MMDC_DEBUG[<br>23] | WEIM_CS[2]                      |
| 24  | IPU1.<br>DISPO_DA<br>T[22] | IPU2.<br>DISPO_DAT[2<br>2] | ECSPI1.<br>MISO      | AUDMUX.<br>AUD4_TXFS | SDMA.  DEBUG_BUS_DEV ICE[1]    | GPIO5<br>[16] | MMDC_DEBUG[<br>27] | PL301_MX63PER1<br>HADDR[30]     |
| 25  | IPU1.<br>DISPO_DA<br>T[20] | IPU2.<br>DISPO_DAT[2<br>0] | ECSPI1.<br>SCLK      | AUDMUX.<br>AUD4_TXC  | SDMA.  DEBUG_EVT_CHN _LINES[7] | GPIO5<br>[14] | MMDC_DEBUG[<br>25] | PL301_MX63PER1<br>HADDR[28]     |
| 26  | IPU1.<br>DISPO_DA<br>T[21] | IPU2.<br>DISPO_DAT[2<br>1] | ECSPI1.<br>MOSI      | AUDMUX.<br>AUD4_TXD  | SDMA.  DEBUG_BUS_DEV  ICE[0]   | GPIO5<br>[15] | MMDC_DEBUG[<br>26] | PL301_MX63PER1<br>HADDR[29]     |
| 39  | ECSPI1.<br>SSO             | ENET.<br>COL               | AUDMUX.<br>AUD5_RXD  | KPP.<br>ROW[1]       | UART5.<br>RXD_MUX              | GPIO4<br>[9]  | USDHC2.<br>VSELECT | PL301_MX63PER1<br>HADDR[2]      |
| 40  | WEIM_DA<br>_A[5]           | PU1_DISP1_<br>DATA04       | IPU2_CSI1_D<br>ATA04 |                      |                                | GPIO3<br>[5]  |                    |                                 |
| 41  | ECSPI1.<br>MISO            | ENET.<br>MDIO              | AUDMUX.<br>AUD5_TXFS | KPP.<br>COL[1]       | UART5.<br>TXD_MUX              | GPIO4<br>[8]  | USDHC1.<br>VSELECT | PL301_MX63PER1<br>HADDR[1]      |
| 43  | ECSPI1.<br>SCLK            | ENET.<br>RDATA[3]          | AUDMUX.<br>AUD5_TXC  | KPP.<br>COL[0]       | UART4.<br>TXD_MUX              | GPIO4<br>[6]  | DCIC1.<br>DCIC_OUT | SRC.<br>ANY_PU_RST              |
| 44  | ESAI.<br>TX4_RX1           | ECSPI5.<br>RDY             | EPIT1.<br>EPITO      | CAN1.<br>TXCAN       | UART2.<br>TXD_MUX              | GPIO1<br>[7]  | SPDIF.<br>PLOCK    | USBOH3.<br>OTGUSB_HOST_M<br>ODE |
| 45  | ECSPI1.<br>MOSI            | ENET.<br>TDATA[3]          | AUDMUX.<br>AUD5_TXD  | KPP.<br>ROW[0]       | UART4.<br>RXD_MUX              | GPIO4<br>[7]  | DCIC2.<br>DCIC_OUT | PL301_MX63PER1<br>HADDR[0]      |

| PIN | MODE 0                  | MODE 1                        | MODE 2                               | MODE 3              | MODE 4                              | MOD<br>E 5    | MODE 6                             | MODE 7                        |
|-----|-------------------------|-------------------------------|--------------------------------------|---------------------|-------------------------------------|---------------|------------------------------------|-------------------------------|
| 46  | ESAI.<br>TX5_RX0        | ANATOP.<br>ANATOP_32K<br>_OUT | EPIT2.<br>EPITO                      | CAN1.<br>RXCAN      | UART2.<br>RXD_MUX                   | GPIO1<br>[8]  | SPDIF.<br>SRCLK                    | USBOH3. OTGUSB_PWRCTL _WAKEUP |
| 48  | ECSPI1.<br>SS1          | ENET.<br>RDATA[2]             | CAN1.<br>TXCAN                       | KPP.<br>COL[2]      | ENET.<br>MDC                        | GPIO4<br>[10] | USBOH3.<br>H1USB_PWRCT<br>L_WAKEUP | PL301_MX63PER1<br>HADDR[3]    |
| 50  | WEIM_D[2<br>8]          | I2C1.<br>SDA                  | ECSPI4.<br>MOSI                      | IPU2.<br>CSI1_D[12] | UART2.<br>CTS                       | GPIO3<br>[28] | IPU1.<br>EXT_TRIG                  | IPU1.<br>DIO_PIN13            |
| 51  | WEIM_D[2<br>9]          | IPU1.<br>DI1 PIN15            | ECSPI4.<br>SSO                       |                     | UART2.<br>RTS                       | GPIO3<br>[29] | IPU2.<br>CSI1_VSYNC                | IPU1.<br>DIO_PIN14            |
| 52  | WEIM_D[2<br>6]          | IPU1.<br>DI1_PIN11            | IPU1.<br>CSI0_D[1]                   | IPU2.<br>CSI1_D[14] | UART2.<br>TXD_MUX                   | GPIO3<br>[26] | IPU1.<br>SISG[2]                   |                               |
| 53  | WEIM_D[2<br>7]          | IPU1.<br>DI1_PIN13            | IPU1.<br>CSI0_D[0]                   | IPU2.<br>CSI1_D[13] | UART2.<br>RXD_MUX                   | GPIO3<br>[27] | IPU1.<br>SISG[3]                   |                               |
| 54  | WEIM_D[2                | ECSPI4.                       | UART3.                               | ECSPI1.             | ECSPI2.                             | GPIO3         | AUDMUX.                            | UART1.                        |
| 55  | 5]<br>WEIM_D[2          | SS3                           | UART3.                               | UART1.              | SS3<br>IPU2.                        | [25]<br>GPIO3 | AUD5_RXC<br>IPU1.                  | DSR<br>IPU1.                  |
| 56  | 3]<br>WEIM_EB[          | DIO_DO_CS<br>ECSPI4.          | UART3.                               | DCD<br>ECSPI1.      | CSI1_DATA_EN ECSPI2.                | [23]<br>GPIO3 | DI1_PIN2<br>AUDMUX.                | DI1_PIN14<br>UART1.           |
| 57  | 24]<br>WEIM_EB[         | SS2<br>ECSPI4.                | TXD_MUX<br>UART3.                    | SS2<br>UART1.       | SS2<br>IPU2.                        | [24]<br>GPIO2 | AUD5_RXFS<br>IPU1.                 | DTR<br>SRC.                   |
| 61  | 3]<br>USDHC2.           | RDY<br>ECSPI5.                | RTS<br>WEIM_CS[3]                    | RI<br>AUDMUX.       | CSI1_HSYNC<br>KPP.                  | [31]<br>GPIO1 | DI1_PIN3<br>CCM.                   | BT_CFG[31] ANATOP TESTO[1     |
| 62  | DAT2<br>USDHC2.         | SS1<br>ECSPI5.                |                                      | AUD4_TXD<br>AUDMUX. | ROW[6]<br>KPP.                      | [13]<br>GPIO1 | STOP<br>DCIC2.                     | ] ANATOP_TESTO[2              |
| 63  | DATO USDHC2.            | MISO<br>ECSPI5.               | WEIM CC[3]                           | AUD4_RXD<br>AUDMUX. | ROW[7]<br>KPP.                      | [15]<br>GPIO1 | DCIC_OUT                           | ]                             |
|     | DAT1                    | SS0                           | WEIM_CS[2]                           | AUD4_TXFS           | COL[7]                              | [14]          | WAIT                               | ANATOP_TESTO[0                |
| 64  | USDHC2.<br>CMD          | ECSPI5.<br>MOSI               | KPP.<br>ROW[5]                       | AUDMUX.<br>AUD4_RXC | PCIE_CTRL. DIAG_STATUS_B US_MUX[10] | GPIO1<br>[11] |                                    |                               |
| 65  | USDHC2.<br>DAT3         | ECSPI5.<br>SS3                | KPP.<br>COL[6]                       | AUDMUX.<br>AUD4_TXC | PCIE_CTRL. DIAG_STATUS_B US_MUX[11] | GPIO1<br>[12] | SJC.<br>DONE                       | ANATOP_TESTO[3 ]              |
| 68  | ESAI_RX_F<br>S          | WDOG1_B                       |                                      |                     | PWM1_OUT                            | GPIO1<br>[9]  |                                    |                               |
| 69  |                         |                               | PWM3_OUT                             |                     |                                     | GPIO2<br>[9]  |                                    |                               |
| 70  |                         | SD4_DATA6                     | UART2_CTS_<br>B                      |                     |                                     | GPIO2<br>[14] |                                    |                               |
| 71  |                         |                               |                                      |                     |                                     | GPIO1<br>[2]  |                                    |                               |
| 72  |                         | WDOG2_B                       |                                      | USB_OTG_I<br>D      | PWM2_OUT                            | GPIO1<br>[1]  |                                    |                               |
| 73  |                         |                               |                                      |                     |                                     | GPIO2<br>[11] |                                    |                               |
| 75  | WEIM_D[2                | ECSPI4.<br>SCLK               | IPU1.                                | IPU2.<br>CSI1 D[11] | USBOH3.<br>USBOTG OC                | GPIO3         | I2C1.<br>SCL                       | SPDIF.                        |
| 77  | 1]<br>WEIM_D[2          | ECSPI4.                       | DIO_PIN17 IPU1.                      | IPU2.               | USBOH3.                             | [21]<br>GPIO3 | SPDIF.                             | IN1<br>PL301_MX63PER1         |
|     | 2]                      | MISO                          | DIO_PIN1                             | CSI1_D[10]          | USBOTG_PWR                          | [22]          | OUT1                               | HWRITE                        |
| 79  | WEIM_D[3<br>0]          | IPU1.<br>DISP1_DAT[2          | IPU1.<br>DI0_PIN11                   | IPU1.<br>CSIO_D[3]  | UART3.<br>CTS                       | GPIO3<br>[30] | USBOH3.<br>USBH1_OC                | PL301_MX63PER1                |
| 80  | CAN2.<br>TXCAN          | 1]<br>IPU1.<br>SISG[4]        | USBOH3.<br>USBOTG_OC                 | KPP.<br>COL[4]      | UART5.<br>RTS                       | GPIO4<br>[14] | MMDC_DEBUG[<br>49]                 | PL301_MX63PER1                |
| 81  | IPU1.<br>CSIO_HSYN<br>C |                               | PCIE_CTRL. DIAG_STATU S_BUS_MUX [13] | CCM.<br>CLKO        | SDMA. DEBUG_PC[1]                   | GPIO5<br>[19] | MMDC_DEBUG[<br>30]                 | HADDR[7] CHEETAH. TRCTL       |
| 82  | CAN2.<br>RXCAN          | IPU1.<br>SISG[5]              | USBOH3.<br>USBOTG_P<br>WR            | KPP.<br>ROW[4]      | UART5.<br>CTS                       | GPIO4<br>[15] | MMDC_DEBUG[<br>50]                 | PL301_MX63PER1<br>HADDR[8]    |
| 83  | IPU1.<br>CSI0_D[11]     | AUDMUX.<br>AUD3_RXFS          | ECSPI2.<br>SSO                       | UART1.<br>RXD_MUX   | SDMA. DEBUG_PC[5]                   | GPIO5<br>[29] | MMDC_DEBUG[<br>34]                 | CHEETAH. TRACE[8]             |
| 84  | WEIM_D[2<br>0]          | ECSPI4.<br>SSO                | IPU1.<br>DIO_PIN16                   | IPU2.<br>CSI1_D[15] | UART1.<br>RTS                       | GPIO3<br>[20] | EPIT2.<br>EPITO                    |                               |
| 85  | IPU1.<br>CSI0_D[10]     | AUDMUX.<br>AUD3_RXC           | ECSPI2.<br>MISO                      | UART1.<br>TXD_MUX   | SDMA. DEBUG_PC[4]                   | GPIO5<br>[28] | MMDC_DEBUG[<br>33]                 | CHEETAH.<br>TRACE[7]          |
| 86  | WEIM_D[1<br>9]          | ECSPI1.<br>SS1                | IPU1.<br>DIO_PIN8                    | IPU2.<br>CSI1_D[16] | UART1.<br>CTS                       | GPIO3<br>[19] | EPIT1.<br>EPITO                    | PL301_MX63PER1 . HRESP        |
| 87  | IPU1.<br>CSIO_D[8]      | WEIM_D[6]                     | ECSPI2.<br>SCLK                      | KPP.<br>COL[7]      | I2C1.<br>SDA                        | GPIO5<br>[26] | MMDC_DEBUG[<br>47]                 | CHEETAH.<br>TRACE[5]          |

| PIN | MODE 0                     | MODE 1                                 | MODE 2                               | MODE 3            | MODE 4                       | MOD<br>E 5    | MODE 6             | MODE 7                |
|-----|----------------------------|----------------------------------------|--------------------------------------|-------------------|------------------------------|---------------|--------------------|-----------------------|
| 88  | IPU1.<br>CSI0_D[9]         | WEIM_D[7]                              | ECSPI2.<br>MOSI                      | KPP.<br>ROW[7]    | I2C1.<br>SCL                 | GPIO5<br>[27] | MMDC_DEBUG[<br>48] | CHEETAH.<br>TRACE[6]  |
| 90  | ESAI.<br>TX3_RX2           | ENET.<br>1588_EVENT<br>2_IN            | ENET. ANATOP_ET HERNET_REF _OUT      | USDHC1.<br>LCTL   | SPDIF.<br>IN1                | GPIO7<br>[11] | I2C3.<br>SDA       | SJC.<br>DE_B          |
| 92  | ESAI.<br>TX2_RX3           | OBSERVE_M<br>UX.<br>OBSRV_INT_<br>OUT4 | KPP.<br>ROW[7]                       | CCM.<br>CLKO      | CSU.<br>CSU_ALARM_AUT<br>[2] | GPIO1<br>[5]  | I2C3.<br>SCL       | CHEETAH.<br>EVENTI    |
| 94  | ESAI_TX_H<br>F_CLK         |                                        | KEY_COL7                             |                   |                              | GPIO1<br>[4]  | SD2_CD_B           |                       |
| 96  | IPU1.<br>CSI0_D[19]        | WEIM_D[15]                             | PCIE_CTRL. DIAG_STATU S_BUS_MUX [23] | UART5.<br>CTS     | SDMA.<br>DEBUG_PC[13]        | GPIO6<br>[5]  | MMDC_DEBUG[<br>42] | ANATOP_TESTO[9]       |
| 113 | IPU1.<br>CSI0_D[18]        | WEIM_D[14]                             | PCIE_CTRL. DIAG_STATU S_BUS_MUX [22] | UART5.<br>RTS     | SDMA.<br>DEBUG_PC[12]        | GPIO6<br>[4]  | MMDC_DEBUG[<br>41] | CHEETAH.<br>TRACE[15] |
| 115 | IPU1.<br>CSI0_D[15]        | WEIM_D[11]                             | PCIE_CTRL. DIAG_STATU S_BUS_MUX [19] | UART5.<br>RXD_MUX | SDMA.<br>DEBUG_PC[9]         | GPIO6<br>[1]  | MMDC_DEBUG[<br>38] | CHEETAH.<br>TRACE[12] |
| 117 | IPU1.<br>CSI0_D[17]        | WEIM_D[13]                             | PCIE_CTRL. DIAG_STATU S_BUS_MUX [21] | UART4.<br>CTS     | SDMA.<br>DEBUG_PC[11]        | GPIO6<br>[3]  | MMDC_DEBUG[<br>40] | CHEETAH.<br>TRACE[14] |
| 120 | IPU1.<br>CSIO_VSYN<br>C    | WEIM_D[1]                              | PCIE_CTRL. DIAG_STATU S_BUS_MUX [15] |                   | SDMA.<br>DEBUG_PC[3]         | GPIO5<br>[21] | MMDC_DEBUG[<br>32] | CHEETAH.<br>TRACE[0]  |
| 122 | IPU1.<br>CSIO_DATA<br>_EN  | WEIM_D[0]                              | PCIE_CTRL. DIAG_STATU S_BUS_MUX [14] |                   | SDMA. DEBUG_PC[2]            | GPIO5<br>[20] | MMDC_DEBUG[<br>31] | CHEETAH.<br>TRCLK     |
| 124 | IPU1.<br>CSI0_D[12]        | WEIM_D[8]                              | PCIE_CTRL. DIAG_STATU S_BUS_MUX [16] | UART4.<br>TXD_MUX | SDMA.<br>DEBUG_PC[6]         | GPIO5<br>[30] | MMDC_DEBUG[<br>35] | CHEETAH.<br>TRACE[9]  |
| 171 | IPU1.<br>CSI0_D[14]        | WEIM_D[10]                             | PCIE_CTRL. DIAG_STATU S_BUS_MUX [18] | UART5.<br>TXD_MUX | SDMA. DEBUG_PC[8]            | GPIO6<br>[0]  | MMDC_DEBUG[<br>37] | CHEETAH.<br>TRACE[11] |
| 173 | IPU1.<br>CSI0_D[16]        | WEIM_D[12]                             | PCIE_CTRL. DIAG_STATU S_BUS_MUX [20] | UART4.<br>RTS     | SDMA.<br>DEBUG_PC[10]        | GPIO6<br>[2]  | MMDC_DEBUG[<br>39] | CHEETAH.<br>TRACE[13] |
| 174 | ECSPI1_SS<br>3             | ENET_CRS                               | HDMI_TX_D<br>DC_SCL                  | KEY_COL3          | I2C2_SCL                     | GPIO4<br>[12] | SPDIF_IN           | CHEETAH.<br>TRACE[10] |
| 175 | IPU1.<br>CSI0_D[13]        | WEIM_D[9]                              | PCIE_CTRL. DIAG_STATU S_BUS_MUX [17] | UART4.<br>RXD_MUX | SDMA.<br>DEBUG_PC[7]         | GPIO5<br>[31] | MMDC_DEBUG[<br>36] | CHEETAH.<br>TRACE[10] |
| 176 | 32kout                     | ASRC_EXT_C<br>LK                       | HDMI_TX_D<br>DC_SDA                  | KEY_ROW3          | I2C2_SDA                     | GPIO4<br>[13] | SD1_VSELECT        |                       |
| 177 | IPU1.<br>CSIO_PIXCL<br>OCK |                                        | PCIE_CTRL. DIAG_STATU S_BUS_MUX [12] |                   |                              | GPIO5<br>[18] |                    |                       |

## 3.3. 40-pin FFC Connector Pin-out

| Pin # | Pin Name   | Туре  | Pin Group             | GPIO      | i.MX6 Ball |
|-------|------------|-------|-----------------------|-----------|------------|
| 1     | JTAG_TDI   | 1     | JTAG data-in          |           | G5         |
| 2     | EIM_A16    | 10    | WEIM A16 signal       | GPIO2[22] | H25        |
| 3     | JTAG_NTRST | I     | JTAG reset            |           | C2         |
| 4     | JTAG_TMS   | I     | JTAG test mode select |           | C3         |
| 5     | JTAG_TCK   | 0     | JTAG test clock       |           | Н5         |
| 6     | EIM_A17    | 10    | WEIM A17 signal       | GPIO2[21] | G24        |
| 7     | JTAG_TDO   | 0     | JTAG data-out         |           | G6         |
| 8     | DGND       | POWER | Digital GND           |           |            |
| 9     | EIM_WAIT   | 10    | WEIM wait signal      | GPIO5[0]  | M25        |
| 10    | EIM_A18    | 10    | WEIM A18 signal       | GPIO2[20] | J22        |
| 11    | EIM_A24    | 10    | WEIM A24 signal       | GPIO5[4]  | F25        |
| 12    | EIM_CS0    | 10    | WEIM CS0 signal       | GPIO2[23] | H24        |
| 13    | EIM_CS1    | 10    | WEIM CS1 signal       | GPIO2[24] | J23        |
| 14    | EIM_A22    | 10    | WEIM A22 signal       | GPIO2[16] | F24        |
| 15    | EIM_OE     | 10    | WEIM OE signal        | GPIO2[25] | J24        |
| 16    | EIM_EB1    | 10    | WEIM EB1 signal       | GPIO2[29] | K23        |
| 17    | EIM_DA3    | 10    | WEIM DA3 signal       | GPIO3[3]  | K24        |
| 18    | EIM_DA6    | 10    | WEIM DA6 signal       | GPIO3[6]  | K25        |
| 19    | EIM_DA1    | 10    | WEIM DA1 signal       | GPIO3[10] | J25        |
| 20    | EIM_A20    | 10    | WEIM A20 signal       | GPIO2[18] | H22        |
| 21    | EIM_DA5    | 10    | WEIM DA5 signal       | GPIO3[5]  | L23        |
| 22    | EIM_DA7    | 10    | WEIM DA7 signal       | GPIO3[7]  | L25        |
| 23    | EIM_DA8    | 10    | WEIM DA8 signal       | GPIO3[8]  | L24        |
| 24    | EIM_A19    | 10    | WEIM A19 signal       | GPIO2[19] | G25        |
| 25    | EIM_LBA    | 10    | WEIM LBA signal       | GPIO2[27] | K22        |
| 26    | EIM_EB0    | 10    | WEIM EB0 signal       | GPIO2[28] | K21        |
| 27    | EIM_DA12   | 10    | WEIM DA12 signal      | GPIO3[12] | M24        |
| 28    | EIM_DA14   | 10    | WEIM DA14 signal      | GPIO3[14] | N23        |
| 29    | EIM_BCLK   | 10    | WEIM BCLK signal      | GPIO6[31] | N22        |
| 30    | EIM_DA0    | 10    | WEIM DA0 signal       | GPIO3[0]  | L20        |
| 31    | EIM_DA15   | 10    | WEIM DA15 signal      | GPIO3[15] | N24        |
| 32    | EIM_DA2    | 10    | WEIM DA2 signal       | GPIO3[2]  | L21        |
| 33    | EIM_DA9    | 10    | WEIM DA9 signal       | GPIO3[9]  | M21        |
| 34    | EIM_DA4    | 10    | WEIM DA4 signal       | GPIO3[4]  | L22        |
| 35    | EIM_DA10   | 10    | WEIM DA10 signal      | GPIO3[10] | M22        |
| 36    | DGND       | POWER | Digital GND           |           |            |

| Pin # | Pin Name | Туре | Pin Group        | GPIO      | i.MX6 Ball |
|-------|----------|------|------------------|-----------|------------|
| 37    | EIM_DA13 | 10   | WEIM DA13 signal | GPIO3[13] | M23        |
| 38    | EIM_DA11 | 10   | WEIM DA11 signal | GPIO3[11] | M20        |
| 39    | EIM_A23  | 10   | WEIM A23 signal  | GPIO6[6]  | J21        |
| 40    | EIM_RW   | 10   | WEIM RW signal   | GPIO2[26] | K20        |

## 3.4. 40-pin FFC Mux

The table below summarizes the additional available functionality for each pin in the 40pin FFC connector.

| PIN | MODE 0           | MODE 1                     | MODE 2               | MODE 3                        | MODE 4                             | MODE 5    | MODE 6                           | MODE 7                     |
|-----|------------------|----------------------------|----------------------|-------------------------------|------------------------------------|-----------|----------------------------------|----------------------------|
| 1   | JTAG_TDI         |                            |                      |                               |                                    |           |                                  |                            |
| 2   | WEIM_A[1<br>6]   | IPU1.<br>DI1_DISP_CL<br>K  | IPU2.<br>CSI1_PIXCLK |                               | MIPI_CORE. DPHY_TEST_OU T[23]      | GPIO2[22] | TPSMP.<br>HDATA[6]               | SRC.<br>BT_CFG[16]         |
| 3   | JTAG_NTR<br>ST   |                            |                      |                               |                                    |           |                                  |                            |
| 4   | JTAG_TMS         |                            |                      |                               |                                    |           |                                  |                            |
| 5   | JTAG_TCK         |                            |                      |                               |                                    |           |                                  |                            |
| 6   | WEIM_A[1<br>7]   | IPU1.<br>DISP1_DAT[<br>12] | IPU2.<br>CSI1_D[12]  |                               | MIPI_CORE. DPHY_TEST_OU T[22]      | GPIO2[21] | TPSMP.<br>HDATA[5]               | SRC.<br>BT_CFG[17]         |
| 7   | JTAG_TDO         |                            |                      |                               |                                    |           |                                  |                            |
| 9   | WEIM_WA          | WEIM_DTAC<br>K_B           |                      |                               |                                    | GPIO5[0]  | TPSMP.<br>HDATA[30]              | SRC.<br>BT_CFG[25]         |
| 10  | WEIM_A[1<br>8]   | IPU1.<br>DISP1_DAT[<br>13] | IPU2.<br>CSI1_D[13]  |                               | MIPI_CORE. DPHY_TEST_OU T[21]      | GPIO2[20] | TPSMP.<br>HDATA[4]               | SRC.<br>BT_CFG[18]         |
| 11  | WEIM_A[2<br>4]   | IPU1.<br>DISP1_DAT[<br>19] | IPU2.<br>CSI1_D[19]  | IPU2.<br>SISG[2]              | IPU1.<br>SISG[2]                   | GPIO5[4]  | PL301_MX6Q_P<br>ER1.<br>HPROT[2] | SRC.<br>BT_CFG[24]<br>EIM_ |
| 12  | WEIM_CS[<br>0]   | IPU1.<br>DI1_PIN5          | ECSPI2.<br>SCLK      |                               | MIPI_CORE. DPHY_TEST_OU T[24]      | GPIO2[23] | TPSMP.<br>HDATA[7]               |                            |
| 13  | WEIM_CS[<br>1]   | IPU1.<br>DI1_PIN6          | ECSPI2.<br>MOSI      |                               | MIPI_CORE. DPHY_TEST_OU T[25]      | GPIO2[24] | TPSMP.<br>HDATA[8]               |                            |
| 14  | WEIM_A[2<br>2]   | IPU1.<br>DISP1_DAT[<br>17] | IPU2.<br>CSI1_D[17]  |                               |                                    | GPIO2[16] | TPSMP.<br>HDATA[0]               | SRC.<br>BT_CFG[22]         |
| 15  | WEIM_OE          | IPU1.<br>DI1_PIN7          | ECSPI2.<br>MISO      |                               | MIPI_CORE. DPHY_TEST_OU T[26]      | GPIO2[25] | TPSMP.<br>HDATA[9]               |                            |
| 16  | WEIM_EB[<br>1]   | IPU1.<br>DISP1_DAT[<br>10] | IPU2.<br>CSI1_D[10]  | MIPI_CORE. DPHY_TEST_OU T[1]  |                                    | GPIO2[29] | TPSMP.<br>HDATA[13]              | SRC.<br>BT_CFG[28]         |
| 17  | WEIM_DA<br>_A[3] | IPU1.<br>DISP1_DAT[<br>6]  | IPU2.<br>CSI1_D[6]   | MIPI_CORE. DPHY_TEST_OU T[5]  | ANATOP.<br>USBPHY1_TSTI_<br>TX_HIZ | GPIO3[3]  | TPSMP.<br>HDATA[17]              | SRC.<br>BT_CFG[3]          |
| 18  | WEIM_DA<br>_A[6] | IPU1.<br>DISP1_DAT[<br>3]  | IPU2.<br>CSI1_D[3]   | MIPI_CORE. DPHY_TEST_OU T[8]  | ANATOP. USBPHY1_TSTI_ TX_DN        | GPIO3[6]  | TPSMP.<br>HDATA[20]              | SRC.<br>BT_CFG[6]          |
| 19  | WEIM_DA<br>_A[1] |                            | IPU2.<br>CSI1_D[8]   |                               |                                    | GPIO3[1]  |                                  |                            |
| 20  | WEIM_A[2<br>0]   | IPU1.<br>DISP1_DAT[<br>15] | IPU2.<br>CSI1_D[15]  | MIPI_CORE. DPHY_TEST_OU T[19] |                                    | GPIO2[18] | TPSMP.<br>HDATA[2]               | SRC.<br>BT_CFG[20]         |

| PIN | MODE 0            | MODE 1                     | MODE 2                    | MODE 3                              | MODE 4                           | MODE 5    | MODE 6                          | MODE 7              |
|-----|-------------------|----------------------------|---------------------------|-------------------------------------|----------------------------------|-----------|---------------------------------|---------------------|
| 21  | WEIM_DA<br>_A[5]  | IPU1.<br>DISP1_DAT[<br>4]  | IPU2.<br>CSI1_D[4]        | MIPI_CORE. DPHY_TEST_OU T[7]        | ANATOP. USBPHY1_TSTI_ TX_DP      | GPIO3[5]  | TPSMP.<br>HDATA[19]             | SRC.<br>BT_CFG[5]   |
| 22  | WEIM_DA<br>_A[7]  | IPU1.<br>DISP1_DAT[<br>2]  | IPU2.<br>CSI1_D[2]        | MIPI_CORE. DPHY_TEST_OU T[9]        |                                  | GPIO3[7]  | TPSMP.<br>HDATA[21]             | SRC.<br>BT_CFG[7]   |
| 23  | WEIM_DA<br>_A[8]  | IPU1.<br>DISP1_DAT[<br>1]  | IPU2.<br>CSI1_D[1]        | MIPI_CORE. DPHY_TEST_OU T[10]       |                                  | GPIO3[8]  | TPSMP.<br>HDATA[22]             | SRC.<br>BT_CFG[8]   |
| 24  | WEIM_A[1<br>9]    | IPU1.<br>DISP1_DAT[<br>14] | IPU2.<br>CSI1_D[14]       | MIPI_CORE. DPHY_TEST_OU T[20]       |                                  | GPIO2[19] | TPSMP.<br>HDATA[3]              | SRC.<br>BT_CFG[19]  |
| 25  | WEIM_LB<br>A      | IPU1.<br>DI1_PIN17         | ECSPI2.<br>SS1            |                                     |                                  | GPIO2[27] | TPSMP.<br>HDATA[11]             | SRC.<br>BT_CFG[26]  |
| 26  | WEIM_EB[<br>0]    | IPU1.<br>DISP1_DAT[<br>11] | IPU2.<br>CSI1_D[11]       | MIPI_CORE. DPHY_TEST_OU T[0]        | CCM.<br>PMIC_RDY                 | GPIO2[28] | TPSMP.<br>HDATA[12]             | SRC.<br>BT_CFG[27]  |
| 27  | WEIM_DA<br>_A[12] | IPU1.<br>DI1_PIN3          | IPU2.<br>CSI1_VSYNC       | MIPI_CORE. DPHY_TEST_OU T[14]       | SDMA.  DEBUG_EVT_C  HN_LINES[3]  | GPIO3[12] | TPSMP.<br>HDATA[26]             | SRC.<br>BT_CFG[12]  |
| 28  | WEIM_DA<br>_A[14] | IPU1.<br>DI1_D1_CS         | CCM.<br>DIO_EXT_CLK       | MIPI_CORE. DPHY_TEST_OU T[16]       | SDMA.  DEBUG_EVT_C  HN_LINES[5]  | GPIO3[14] | TPSMP.<br>HDATA[28]             | TPSMP.<br>HDATA[28] |
| 29  | WEIM_BCL<br>K     | IPU1.<br>DI1_PIN16         |                           |                                     |                                  | GPIO6[31] | TPSMP.<br>HDATA[31]             |                     |
| 30  | WEIM_DA<br>_A[0]  | IPU1.<br>DISP1_DAT[<br>9]  | IPU2.<br>CSI1_D[9]        | MIPI_CORE. DPHY_TEST_OU T[2]        |                                  | GPIO3[0]  | TPSMP.<br>HDATA[14]             | SRC.<br>BT_CFG[0]   |
| 31  | WEIM_DA<br>_A[15] | IPU1.<br>DI1_PIN1          | IPU1.<br>DI1_PIN4         | MIPI_CORE. DPHY_TEST_OU T[17]       |                                  | GPIO3[15] | TPSMP.<br>HDATA[29]             | SRC.<br>BT_CFG[15]  |
| 32  | WEIM_DA<br>_A[2]  | IPU1.<br>DISP1_DAT[<br>7]  | IPU2.<br>CSI1_D[7]        | MIPI_CORE. DPHY_TEST_OU T[4]        | ANATOP. USBPHY1_TSTI_ TX_HS_MODE | GPIO3[2]  | TPSMP.<br>HDATA[16]             | SRC.<br>BT_CFG[2]   |
| 33  | WEIM_DA<br>_A[9]  | IPU1.<br>DISP1_DAT[<br>0]  | IPU2.<br>CSI1_D[0]        | MIPI_CORE. DPHY_TEST_OU T[11]       |                                  | GPIO3[9]  | TPSMP.<br>HDATA[23]             | SRC.<br>BT_CFG[9]   |
| 34  | WEIM_DA<br>_A[4]  | IPU1.<br>DISP1_DAT[<br>5]  | IPU2.<br>CSI1_D[5]        | MIPI_CORE. DPHY_TEST_OU T[6         | ANATOP. USBPHY1_TSTI_ TX_EN      | GPIO3[4]  | TPSMP.<br>HDATA[18]             | SRC.<br>BT_CFG[4]   |
| 35  | WEIM_DA<br>_A[10] | IPU1.<br>DI1_PIN15         | IPU2.<br>CSI1_DATA_E<br>N | MIPI_CORE. DPHY_TEST_OU T[12]       |                                  | GPIO3[10] | TPSMP.<br>HDATA[24]             | SRC.<br>BT_CFG[10]  |
| 37  | WEIM_DA<br>_A[13] | IPU1.<br>DI1_D0_CS         | CCM.<br>DI1_EXT_CLK       | MIPI_CORE. DPHY_TEST_OU T[15]       | SDMA.  DEBUG_EVT_C  HN_LINES[4]  | GPIO3[13] | TPSMP.<br>HDATA[27]             | SRC.<br>BT_CFG[13]  |
| 38  | WEIM_DA<br>_A[11] | IPU1.<br>DI1_PIN2          | IPU2.<br>CSI1_HSYNC       | MIPI_CORE.<br>DPHY_TEST_OU<br>T[13] | SDMA.  DEBUG_EVT_C  HN_LINES[6]  | GPIO3[11] | TPSMP.<br>HDATA[25]             | SRC.<br>BT_CFG[11]  |
| 39  | WEIM_A[2<br>3]    | IPU1.<br>DISP1_DAT[<br>18] | IPU2.<br>CSI1_D[18]       | IPU2.<br>SISG[3]                    | IPU1.<br>SISG[3]                 | GPIO6[6]  | PL301_MX6Q_<br>PER1<br>HPROT[3] | SRC.<br>BT_CFG[23]  |
| 40  | WEIM_RW           | IPU1.<br>DI1_PIN8          | ECSPI2.<br>SS0            | MIPI_CORE. DPHY_TEST_OU T[27]       |                                  | GPIO2[26] | TPSMP.<br>HDATA[10]             | SRC.<br>BT_CFG[29]  |

## 4. SOM's interfaces

## 4.1. Display Interfaces

#### 4.1.1. Overview

The VAR-SOM-MX6 consists of the following display interfaces:

- Two LVDS channels, driven by the LDB; pixel clock up to 170 MHz
- One HDMI port (ver. 1.4) driven by the HDMI transmitter: Pixel clock up to 266
   MHz (gated by the IPU capabilities)
- One MIPI/DSI port driven by the MIPI/DSI transmitter; two data lanes @ 1 GHz
- Each IPU has two display ports. Up to four external ports can be active at any given time (additional asynchronous data flows can be sent though the parallel ports and the MIPI/DSI port).

#### 4.1.2 DSI

VAR-SOM-MX6 MIPI DSI Host Controller supports up to 2 D-PHY data lanes:

- Bidirectional communication and escape mode support through the data lane
- Programmable display resolutions, from 160 x 120(QQVGA) to 1024 x 768(XVGA)
- Multiple peripheral support capability, configurable virtual channels
- Video mode pixel formats, 16 bpp (5,6,5 RGB), 18 bpp (6,6,6,RGB) packed, 18 bpp (6,6,6,RGB) loosely, 24 bpp (8,8,8,RGB)

### DSI signals:

| Signal    | Pin# | Туре | Description                      |
|-----------|------|------|----------------------------------|
| DSI_CLK0M | 142  | ODS  | Negative DSI clock differential  |
| DSI_CLK0P | 140  | ODS  | Positive DSI clock differential  |
| DSI_D0M   | 141  | ODS  | Negative DSI data 0 differential |
| DSI_D0P   | 143  | ODS  | Positive DSI data 0 differential |
| DSI_D1M   | 145  | ODS  | Negative DSI data 1 differential |
| DSI_D1P   | 147  | ODS  | Positive DSI data 1 differential |

### 4.1.3 HDMI

The HDMI module provides an HDMI standard interface port to an HDMI 1.4 compliant display

### **HDMI Signals:**

| Signal    | Pin# | Туре | Description                       |
|-----------|------|------|-----------------------------------|
| HDMI_CLKM | 150  | ODS  | Negative HDMI clock differential  |
| HDMI_CLKP | 152  | ODS  | Positive HDMI clock differential  |
| HDMI_D0M  | 157  | ODS  | Negative HDMI data 0 differential |
| HDMI_D0P  | 155  | ODS  | Positive HDMI data 0 differential |

| HDMI_D1M    | 148 | ODS | Negative HDMI data 1 differential |
|-------------|-----|-----|-----------------------------------|
| HDMI_D1P    | 146 | ODS | Positive HDMI data 1 differential |
| HDMI_D2M    | 153 | ODS | Negative HDMI data 2 differential |
| HDMI_D2P    | 151 | ODS | Positive HDMI data 2 differential |
| HDMI_DDCCEC | 156 | 10  | One wire bidirectional CEC        |
| HDMI_HPD    | 154 | T   | Hot plug detect                   |

### 4.1.4 LVDS Interface

LVDS Display Bridge (LDB) will be used to connect the IPU (Image Processing Unit) to the External LVDS display interface.

There are 2 LVDS channels. These outputs are used to communicate RGB data and controls to external LCD displays.

The LVDS ports may be used as follows:

- Single channel output
- Dual channel output (one input source, two channel outputs for two displays)
- Split channel output (one input source, split to two channels on output)
- Separate two channel output (two input sources from IPU)

### LVDS0 Signals:

| EV DOG SIGNAIS. |      |      |                              |  |  |
|-----------------|------|------|------------------------------|--|--|
| Signal          | Pin# | Туре | Description                  |  |  |
|                 |      |      |                              |  |  |
| LVDS0_TX0_N     | 161  | ODS  | Negative data 0 differential |  |  |
| LVDS0_TX0_P     | 163  | ODS  | Positive data 0 differential |  |  |
| LVDS0_TX1_N     | 160  | ODS  | Negative data 1 differential |  |  |
| LVDS0_TX1_P     | 162  | ODS  | Positive data 1 differential |  |  |
| LVDS0_TX2_N     | 164  | ODS  | Negative data 2 differential |  |  |
| LVDS0_TX2_P     | 166  | ODS  | Positive data 2 differential |  |  |
| LVDS0_TX3_N     | 165  | ODS  | Negative data 3 differential |  |  |
| LVDS0_TX3_P     | 167  | ODS  | Positive data 3 differential |  |  |
| LVDS0_CLK_N     | 168  | ODS  | Negative clock differential  |  |  |
| LVDS0_CLK_P     | 170  | ODS  | Positive clock differential  |  |  |

Table 4-1 LVDS Signals

### LVDS1 Signals:

| Signal      | Pin# | Туре | Description                  |
|-------------|------|------|------------------------------|
| LVDS1_TX0_N | 184  | ODS  | Negative data 0 differential |
| LVDS1_TX0_P | 186  | ODS  | Positive data 0 differential |
| LVDS1_TX1_N | 188  | ODS  | Negative data 1 differential |
| LVDS1_TX1_P | 190  | ODS  | Positive data 1 differential |
| LVDS1_TX2_N | 192  | ODS  | Negative data 2 differential |
| LVDS1_TX2_P | 194  | ODS  | Positive data 2 differential |
| LVDS1_TX3_N | 183  | ODS  | Negative data 3 differential |
| LVDS1_TX3_P | 181  | ODS  | Positive data 3 differential |
| LVDS1_CLK_N | 180  | ODS  | Negative clock differential  |

| LVD31_CLK_F 162 OD3 FOSITIVE CIOCK differential | LVDS1_CLK_P | 182 | ODS | Positive clock differential |
|-------------------------------------------------|-------------|-----|-----|-----------------------------|
|-------------------------------------------------|-------------|-----|-----|-----------------------------|

### 4.2. Touch Panel

The VAR-SOM-MX6 features a 4-wire resistive touch panel interface:

- Compatible with 4-wire resistive touch screens
- Pen-detection and nIRQ generation
- Supports several schemes of measurement, averaging to filter noise

### **Touch-screen Controller Signals:**

| Signal | Pin# | Туре | Description          |
|--------|------|------|----------------------|
| TS_X-  | 187  | Al   | Touch screen X minus |
| TS_Y-  | 193  | Al   | Touch screen Y minus |
| TS_X+  | 189  | Al   | Touch screen X plus  |
| TS_Y+  | 191  | Al   | Touch screen Y plus  |

### 4.3. Camera Interfaces

### 4.3.1. MIPI CSI-2

The CSI-2 Host Controller is a digital core that implements all protocol functions defined in the MIPI CSI-2 specification, providing an interface between the system and the MIPI D-PHY, allowing communication with an MIPI CSI-2 compliant camera sensor.

The MIPI CSI-2 host controller supports the following features:

- Compliance with MIPI Alliance standard for camera serial interface 2 (CSI-2), version 1.00 29<sup>th</sup> November, 2005
- Optional support for Camera Control Interface (CCI) through the use of DesignWare Core (DW\_apb\_i2c)
- Interface with MIPI D-PHY following PHY Protocol Interface (PPI), as defined in MIPI Alliance Specification for D-PHY, version 1.00.00 14<sup>th</sup> May, 2009
- Supports up to 4 D-PHY Rx data lanes
- · Dynamically configurable multi-lane merging
- Long and short packet decoding
- Timing accurate signaling of frame and line synchronization packets
- Support for several frame formats such as:
  - General frame or digital interlaced video with or without accurate sync timing
  - Data type (packet or frame level) and virtual channel interleaving
- 32-bit image data interface delivering data formatted as recommended in CSI-2 specification
- Supports all primary and secondary data formats:
  - RGB, YUV and RAW color space definitions
  - From 24-bit down to 6-bit per pixel
  - Generic or user-defined byte-based data types

- Error detection and correction:
  - PHY level
  - Packet level
  - Line level
  - Frame level

### MIPI CSI-2 signals:

| Signal    | Pin# | Туре | Description                        |
|-----------|------|------|------------------------------------|
| CSI_CLK0M | 137  | IDS  | Negative CSI-2 clock differential  |
| CSI_CLKOP | 135  | IDS  | Positive CSI-2 clock differential  |
| CSI_D0M   | 121  | IDS  | Negative CSI-2 data 0 differential |
| CSI_DOP   | 119  | IDS  | Positive CSI-2 data 0 differential |
| CSI_D1M   | 123  | IDS  | Negative CSI-2 data 1 differential |
| CSI_D1P   | 125  | IDS  | Positive CSI-2 data 1 differential |
| CSI_D2M   | 129  | IDS  | Negative CSI-2 data 2 differential |
| CSI_D2P   | 127  | IDS  | Positive CSI-2 data 2 differential |
| CSI_D3M   | 131  | IDS  | Negative CSI-2 data 3 differential |
| CSI_D3P   | 133  | IDS  | Positive CSI-2 data 3 differential |

### 4.3.2. Parallel CSIx

Based on i.MX6 IPU, the VAR-SOM-MX6 supports two camera ports - each controlled by a CSI sub-block, providing a connection to image sensors and related devices.

CSIO can implement 12bit CSI interface.

### CSIO Signals on 200 pin SO-DIMM connector:

| Signal       | Pin# | Туре | Description            |
|--------------|------|------|------------------------|
| CSIO_DAT8    | 87   | 10   | Camera data line       |
| CSI0_DAT9    | 88   | Ю    | Camera data line       |
| CSIO_DAT10   | 85   | 10   | Camera data line       |
| CSIO_DAT11   | 83   | 10   | Camera data line       |
| CSIO_DAT12   | 124  | 10   | Camera data line       |
| CSIO_DAT13   | 175  | 10   | Camera data line       |
| CSIO_DAT14   | 171  | 10   | Camera data line       |
| CSIO_DAT15   | 115  | 10   | Camera data line       |
| CSIO_DAT16   | 173  | 10   | Camera data line       |
| CSIO_DAT17   | 117  | Ю    | Camera data line       |
| CSIO_DAT18   | 113  | 10   | Camera data line       |
| CSIO_DAT19   | 96   | 10   | Camera data line       |
| CSIO_DATA_EN | 122  | 10   | Camera data enable     |
| CSIO_HSYNCH  | 81   | 10   | Camera horizontal sync |
| CSIO_PIXCLK  | 177  | 10   | Camera pixel clock     |
| CSI0_VSYNC   | 120  | Ю    | Camera vertical sync   |

### CSI1 Signals:

CSI1 can implement 20bit CSI interface.

CSI1 Signals that are exposed by the 40-pin FFC connector

| Signal            | Pin<br># | Туре | Description            |
|-------------------|----------|------|------------------------|
| IPU2.CSI1_D[0]    | 33       | Ю    | Camera data 0 line     |
| IPU2.CSI1_D[1]    | 23       | Ю    | Camera data 1 line     |
| IPU2.CSI1_D[2]    | 22       | Ю    | Camera data 2 line     |
| IPU2.CSI1_D[3]    | 18       | Ю    | Camera data 3 line     |
| IPU2.CSI1_D[4]    | 21       | Ю    | Camera data 4 line     |
| IPU2.CSI1_D[5]    | 34       | Ю    | Camera data 5 line     |
| IPU2.CSI1_D[6]    | 17       | Ю    | Camera data 6 line     |
| IPU2.CSI1_D[7]    | 32       | Ю    | Camera data 7 line     |
| IPU2.CSI1_D[8]    | 19       | Ю    | Camera data 8 line     |
| IPU2.CSI1_D[9]    | 30       | Ю    | Camera data 9 line     |
| IPU2.CSI1_D[10]   | 16       | Ю    | Camera data 10 line    |
| IPU2.CSI1_D[11]   | 26       | Ю    | Camera data 11 line    |
| IPU2.CSI1_D[12]   | 6        | Ю    | Camera data 12 line    |
| IPU2.CSI1_D[13]   | 10       | Ю    | Camera data 13 line    |
| IPU2.CSI1_D[14]   | 24       | Ю    | Camera data 14 line    |
| IPU2.CSI1_D[15]   | 20       | Ю    | Camera data 15 line    |
| IPU2.CSI1_D[17]   | 14       | Ю    | Camera data 17 line    |
| IPU2.CSI1_D[18]   | 39       | Ю    | Camera data 18 line    |
| IPU2.CSI1_D[19]   | 11       | Ю    | Camera data 19 line    |
| IPU2.CSI1_DATA_EN | 35       | Ю    | Camera data enable     |
| IPU2.CSI1_HSYNC   | 38       | Ю    | Camera horizontal sync |
| IPU2.CSI1_PIXCLK  | 2        | Ю    | Camera pixel clock     |
| IPU2.CSI1_VSYNC   | 27       | Ю    | Camera vertical sync   |

## CSI1 Signals that are exposed by the 200-pin connector

| IPU2.CSI1_D[16] | 86 | Ю | Camera data 16 line |
|-----------------|----|---|---------------------|
|-----------------|----|---|---------------------|

### 4.4. Gigabit Ethernet

### Gigabit Ethernet Features:

The Ethernet Media Access Controller (MAC) is designed to support 10/100/1000 Mbps Ethernet/IEEE 802.3 networks. An external Gigabit magnetics is required to complete the interface to the media. The i.MX6 processor also consists of HW assist for IEEE1588 standard. See the IEEE1588 section for more details.

### Gigabit Ethernet Magnetics:

In order to utilize the VAR-SOM-MX6 Gigabit Ethernet interface, compatible magnetics should be used on the carrier board.

| Vendor | Part Number | Package         | Cores | Configuration |
|--------|-------------|-----------------|-------|---------------|
| Pulse  | H5007NL     | Transformer     | 8     | Auto-MDX      |
| TDK    | TLA-7T101LF | Transformer     | 8     | Auto-MDX      |
| Pulse  | J0G-0009NL  | Integrated RJ45 | 8     | Auto-MDX      |

### Gigabit Ethernet Signals:

| Signal | Pin# | Туре | Description                  |
|--------|------|------|------------------------------|
| MDI_A+ | 3    | DS   | Positive A differential lane |
| MDI_A- | 5    | DS   | Negative A differential lane |
| MDI_B+ | 9    | DS   | Positive B differential lane |
| MDI_B- | 11   | DS   | Negative B differential lane |
| MDI_C+ | 4    | DS   | Positive C differential lane |
| MDI_C- | 6    | DS   | Negative C differential lane |
| MDI_D+ | 10   | DS   | Positive D differential lane |
| MDI_D- | 12   | DS   | Negative D differential lane |

### 4.5. Wi-Fi & Bluetooth

The VAR-SOM-MX6 contains TI's WL183xMOD WiLink, a high performance 2.4/5 GHz IEEE 802.11 a/b/g/n Bluetooth 4.1/BLE with CSA2 support radio module, with optional Dual Band and MIMO support.

The modules support improved performance over WiFi in bit rates reaching 100Mbps (UDP) and 80Mbps (TCP).

The module realizes the necessary PHY/MAC layers to support WLAN applications in conjunction with a host processor over a SDIO interface.

The module also provides a Bluetooth platform through the HCI transport layer. Both WLAN and Bluetooth share the same antenna port.

- IEEE 802.11 b,g,n or Dual Band 2.4/5GHz 802.11 a/b/g/n with optional MIMO
- Bluetooth 4.1/BLE with CSA2 support
- U.FL connectors for external antennas
- Integrated band-pass filter
- Operating Temperature Range:
   Dual Band 2.4/5GHz Modules: -40 to +85

2.4GHz Modules: -20 to +70



WL1831 - Populate ANT1 only

### 4.6. USB Host 2.0

The USB controller block provides high performance USB functionality that conforms to the USB 2.0 specification.

### **USB Host1 Signals:**

| Signal      | Pin # | Туре | Description                                               |
|-------------|-------|------|-----------------------------------------------------------|
| USB_HOST_DP | 110   | IODS | Positive USB host data                                    |
| USB_HOST_DN | 108   | IODS | Negative USB host data                                    |
| USB_H1_VBUS | 104   | T    | USB 2.0 VBUS indicator (5V)                               |
| USB_H1_OC   | 79    | T    | USB host over current indicator , Active low 3.3v digital |

### 4.7. USB 2.0 OTG

### USB 2.0 On-the-go Features:

High-speed OTG core

- HS/FS/LS UTMI compliant interface
- High speed, full speed and low speed operation in host mode (with UTMI transceiver)
- High speed, and full speed operation in peripheral mode (with UTMI transceiver)
- Hardware support for OTG signaling, session request protocol, and host negotiation protocol
- Up to 8 bidirectional endpoints
- Integrated HS USB PHY

### **OTG** Signals:

| Signal       | Pin# | Туре | Description                     |
|--------------|------|------|---------------------------------|
| USB_OTG_DN   | 114  | IODS | Negative USB OTG data           |
| USB_OTG_DP   | 116  | IODS | Positive USB OTG data           |
| USB_OTG_VBUS | 106  | I    | USB 2.0 OTG VBUS indicator (5V) |

| USB_OTG_ID | 94 | 1 | USB OTG host/client ID |
|------------|----|---|------------------------|
|            |    |   | Low : Host mode        |
|            |    |   | Float: Client mode     |

### 4.8. MMC/SD/SDIO

MX6 MMC interface features:

- Fully compliant with MMC command/response sets and physical layer as defined in the Multimedia Card System specification v4.2/4.3/4.4/.41, including high-capacity (size > 2 GB) cards HC MMC.
- Fully compliant with SD command/response sets and physical layer as defined in the SD Memory Card specifications v2.0, including high-capacity SDHC and extended-capacity SDXC cards.
- Fully compliant with SDIO command/response sets and interrupt/read-wait mode as defined in the SDIO Card specification, Part E1 v1.10
- Fully compliant with SD Card specification, Part A2, SD Host Controller Standard specification v2.00
- 1-bit or 4-bit transfer mode specifications for MMC/SD/SDIO cards up to HS mode (25MB/s max)

### SDMMC2 Signals:

| Signal    | Pin # | Туре | Description                      |
|-----------|-------|------|----------------------------------|
| SD2_CLK   | 60    | 0    | Clock for MMC/SD/SDIO card       |
| SD2_CMD   | 64    | 10   | CMD line connect to card         |
|           |       | 10   | DAT0 line in all modes           |
| SD2_DATA0 | 62    |      | (also used to detect busy state) |
| SD2_DATA1 | 63    | 10   | DAT1 line-in                     |
| SD2_DATA2 | 61    | 10   | DAT2 line                        |
| SD2_DATA3 | 65    | 10   | DAT3 line-in                     |

### 4.9. Audio

The VAR-SOM-MX6 features three audio interfaces:

- TLV320AIC3106 Audio codec interfaces
  - 1. Analog outputs / inputs:
    - stereo line-in
    - Stereo HP out
  - 2. Digital microphone input
- SSI Digital audio interface
- S/PDIF in/out

Analog audio signals are featured by the on-SOM TLV320AlC3106 audio codec. Refer to the data sheet for detailed electrical characteristics of the relevant interfaces <a href="http://www.ti.com/product/tlv320aic3106">http://www.ti.com/product/tlv320aic3106</a>.

### **AUDMUX4 Signals:**

| Signal     | Pin# | Туре | Description            |
|------------|------|------|------------------------|
| HP_LOUT    | 198  | AO   | Headphones out - left  |
| HP_ROUT    | 200  | AO   | Headphones out - right |
| LINEIN1_LP | 197  | Al   | Line-in - Right        |
| LINEIN1_RP | 199  | Al   | Line-in - Left         |

### **Digital AUDMUX:**

Key features of the block include:

- Full 6-wire SSI interfaces for asynchronous receive and transmit
- Configurable 4-wire (synchronous) or 6-wire (asynchronous) peripheral interfaces
- Independent Tx/Rx frame sync and clock direction selection for host or peripheral
- Each host interface's capability to connect to any other host or peripheral interface in a point-to-point or point-to-multipoint (network mode)
- Transmit and receive data switching to support external network mode

### **AUDMUX4 Signals:**

| Signal       | Pin# | Туре | Description                             |
|--------------|------|------|-----------------------------------------|
| AUDMUX4_TXD  | 26   | 10   | Transmit data from pin                  |
| AUDMUX4_RXD  | 21   | Ю    | Receive data at pin                     |
| AUDMUX4_TXC  | 25   | 10   | Transmit clock input/output at pin      |
| AUDMUX4_RXC  | 22   | 10   | Receive clock input/output at pin       |
| AUDMUX4_TXFS | 24   | 10   | Transmit frame sync input/output at pin |
| AUDMUX4_RXFS | 23   | Ю    | Receive frame sync input/output at pin  |

### S/PDIF (Sony Phillips Digital Interface) In/Out:

S/PDIF is a standard audio file transfer format, developed jointly by the Sony and Phillips corporations.

### SPIDF Signals:

| Signal      | Pin#      | Туре | Description |
|-------------|-----------|------|-------------|
| SPDIFIN     | 75        |      | In          |
| SPDIFOUT    | 77        |      | Out         |
| Spdif.plock | 44(MUXED) |      |             |
| Spdif.srclk | 46(MUXED) |      | Clock       |

### 4.10. UART Interfaces

All 5 UART interfaces are supported, refer to Table 3.2 for pin mux configurations of the UART interface.

### **UART Features:**

Each of the UART modules support the following serial data transmit/receive protocols and configurations:

7or 8-bit data words, one or two stop bits, programmable parity (even, odd or none)

- Programmable baud rates up to 4 MHz This is a higher max baud rate relative to the 1.875 MHz, which is stated by the TIA/EIA-232-F standard and the i.MX31 UART modules
- 32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud
- IrDA 1.0 support (up to SIR speed of 115200 bps)

#### **UART1 Signals:**

| Signal    | Pin# | Туре | Description              |  |
|-----------|------|------|--------------------------|--|
| UART1_CTS | 86   | 0    | UART HW flow control RTS |  |
| UART1_RTS | 84   | I    | UART HW flow control CTS |  |
| UART1_TX  | 85   | 0    | UART transmit            |  |
| UART1 RX  | 83   | 1    | UART receive             |  |

Note: UART1 is used as default boot debug port.

#### **UART2 Signals:**

| Signal    | Pin# | Туре | Description              |
|-----------|------|------|--------------------------|
| UART2_TXD | 52   | 0    | UART transmit            |
| UART2_RXD | 53   | 1    | UART receive             |
| UART2_RTS | 51   | 1    | UART HW flow control RTS |
| UART2_CTS | 50   | 0    | UART HW flow control CTS |

**Note:** UART2 Signals are shared with the on-som Bluetooth. Pins can't be used and mode can't be altered if the WiFi/Bluetooth module is installed.

#### **UART3 Signals:**

| Signal                   | Pin# | Туре | Description              |
|--------------------------|------|------|--------------------------|
| UART3_TXD                | 56   | 0    | UART transmit            |
| UART3_RXD                | 54   | T    | UART receive             |
| UART3_RTS <sup>[1]</sup> | 57   | I    | UART HW flow control RTS |
| UART3_CTS                | 55   | 0    | UART HW flow control CTS |

[1] UART3 RTS pin is being latched at boot to determine boot sequence. Use with OE# buffer, and enable only after SOM is powered-up. Use reference schematics as example.

#### **UART4 Signals:**

| Signal    | Pin# | Туре | Description              |
|-----------|------|------|--------------------------|
| UART4_TXD | 124  | 0    | UART transmit            |
| UART4_RXD | 175  | 1    | UART receive             |
| UART4_RTS | 173  | I    | UART HW flow control RTS |
| UART4_CTS | 117  | 0    | UART HW flow control CTS |

#### **UART5 Signals:**

| Signal    | Pin# | Туре | Description              |
|-----------|------|------|--------------------------|
| UART5_TXD | 41   | 0    | UART transmit            |
| UART5_RXD | 39   | 1    | UART receive             |
| UART5_RTS | 80   | T    | UART HW flow control RTS |
| UART5_CTS | 82   | 0    | UART HW flow control CTS |

## 4.11. Flexible Controller Area Network (FLEXCAN)

The CAN protocol was primarily, but not exclusively, designed to be used as a vehicle serial data bus, meeting the specific requirements of this field: Real-time processing, reliable

operation in the Electromagnetic Interference (EMI) environment of a vehicle, cost-effectiveness and required bandwidth. The FlexCAN module is a full implementation of the CAN protocol specification, version 2.0 B, which supports both standard and extended message frames.

#### **CAN1 Signals:**

| Signal  | Pin# | Туре | Description      |
|---------|------|------|------------------|
| CAN1_RX | 46   | 1    | CAN BUS receive  |
| CAN1 TX | 44   | 0    | CAN BUS transmit |

#### **CAN2 Signals:**

| Signal  | Pin# | Туре | Description      |  |
|---------|------|------|------------------|--|
| CAN2_TX | 80   | 0    | CAN BUS receive  |  |
| CAN2_RX | 82   | T    | CAN BUS transmit |  |

#### **Signal Descriptions**

<u>CAN Rx:</u> The receive pin from the CAN bus transceiver. Dominant state is represented by logic level '0'. Recessive state is represented by logic level '1'.

<u>CAN Tx:</u> The transmit pin to the CAN bus transceiver. Dominant state is represented by logic level '0'. Recessive state is represented by logic level '1'.

#### 4.12. SPI

The Enhanced Configurable Serial Peripheral Interface (ECSPI) is a full-duplex, synchronous 4-wire serial communication block. The ECSPI contains a 64 x 32 receive buffer (RXFIFO) and a 64 x 32 transmit buffer (TXFIFO). With data FIFOs, the ECSPI allows rapid data communication with fewer software interruptions.

#### 4.12.1. eCSPI Key Features:

- Full-duplex synchronous serial interface
- Master/slave configurable
- Four chip select (SS) signals to support multiple peripherals
- Transfer continuation function allows unlimited length data transfers
- 32-bit wide by 64-entry FIFO for both transmitting and receiving data
- 32-bit wide by 16-entry FIFO for HT message data
- Polarity and phase of the chip select (SS) and SPI clock (SCLK) are configurable
- Direct Memory Access (DMA) support
- Max operation frequency up to the reference clock frequency

#### **ECSPI1 Signals:**

| Signal     | Pin#   | Туре | Description               |
|------------|--------|------|---------------------------|
| cSPI1_CLK  | 25, 43 | Ю    | SPI1 clock                |
| cSPI1_MOSI | 26, 45 | Ю    | SPI1 MOSI signal          |
| cSPI1_MISO | 24, 41 | Ю    | SPI1 SOMI signal          |
| cSPI1_CS0  | 39, 21 | Ю    | SPI1 chip select 0 signal |
| cSPI1_CS1  | 48, 86 | Ю    | SPI1 chip select 1 signal |
| cSPI1_CS2  | 56     | 10   | SPI1 chip select 2 signal |

| cSPI1 CS3 | 54, 174 | 10 | SPI1 chip select 3 signal |
|-----------|---------|----|---------------------------|
|           |         |    |                           |

#### **ECSPI2 Signals:**

| Signal     | Pin #  | Туре | Description               |
|------------|--------|------|---------------------------|
| cSPI2_CLK  | 22, 87 | Ю    | SPI2 clock                |
| cSPI2_MOSI | 88     | Ю    | SPI2 MOSI signal          |
| cSPI2_MISO | 85     | Ю    | SPI2 SOMI signal          |
| cSPI2_CS0  | 23, 83 | Ю    | SPI2 Chip select 0 signal |
| cSPI2_CS2  | 56     | Ю    | SPI2 Chip select 2 signal |
| cSPI2_CS3  | 54     | Ю    | SPI2 Chip select 3 signal |

#### **ECSPI4 Signals:**

| Signal     | Pin#   | Туре | Description               |
|------------|--------|------|---------------------------|
| cSPI4_CLK  | 75     | Ю    | SPI4 clock                |
| cSPI4_MOSI | 50     | Ю    | SPI4 MOSI signal          |
| cSPI4_MISO | 77     | Ю    | SPI4 SOMI signal          |
| cSPI4_CS0  | 51, 84 | Ю    | SPI4 Chip select 0 signal |
| cSPI4_CS2  | 56     | Ю    | SPI4 Chip select 2 signal |
| cSPI4_CS3  | 54     | Ю    | SPI4 Chip select 3 signal |
| cSPI4_RDY  | 57     | Ю    | SPI4 ready signal         |

#### 4.13. PCle

VAR-SOM-MX6 PCI Express functionality has the following parts:

PCI Express includes the following cores:

- PCI Express Dual Mode (DM) core
- PCI Express Root Complex (RC) core
- PCI Express Endpoint (EP) core

#### PCI Express 2.0 PHY:

- PCIe 2.0 PHY is a complete mixed-signal semiconductor intellectual property (IP) solution, designed for single-chip integration into computer applications
- The PCIe 2.0 PHY supports both the 5 Gbps data rate of the PCI Express Gen 2.0 specifications as well as being backwards compatible to the 2.5Gb/s Gen 1.1 specification

#### **PCIE Signals:**

| Signal   | Pin# | Туре | Description                     |
|----------|------|------|---------------------------------|
| PCIE_TXP | 130  | DS   | Positive PCI TX differential    |
| PCIE_TXM | 128  | DS   | Negative PCI TX differential    |
| PCIE_RXP | 134  | DS   | Positive PCI RX differential    |
| PCIE_RXM | 136  | DS   | Negative PCI RX differential    |
| CLK1_P   | 102  | DS   | Positive PCI clock differential |
| CLK1_N   | 100  | DS   | Negative PCI clock differential |

#### 4.14. Serial ATA

VAR-SOM-MX6 includes an integrated Serial Advanced Technology Attachment (SATA) controller that is compatible with the Advanced Host Controller Interface (AHCI) specification.

The SATA Controller block (SATA) along with integrated physical link hardware (SATA PHY) provide one SATA port for the attachment of external SATA compliant storage devices.

#### **SATA Signals:**

| Signal   | Pin# | Туре | Description                   |
|----------|------|------|-------------------------------|
| SATA_RXN | 91   | DS   | Negative SATA RX differential |
| SATA_RXP | 93   | DS   | Positive SATA RX differential |
| SATA_TXN | 99   | DS   | Negative SATA TX differential |
| SATA_TXP | 97   | DS   | Positive SATA TX differential |

### 4.15. I<sup>2</sup>C

I2C-1, 2, 3 Interface connectivity peripherals provide serial interface for external devices. Data rates of up to 400 kbps are supported.

#### I2C1 Signals:

| Signal   | Pin#  | Туре | Description                             |
|----------|-------|------|-----------------------------------------|
| I2C1_SCL | 88,75 | Ю    | I2C1 I <sup>2</sup> C clock, open drain |
| I2C1_SDA | 87,50 | Ю    | I2C1 I <sup>2</sup> C data, open drain  |

#### **I2C2** Signals:

| Signal   | Pin# | Туре | Description                                       |
|----------|------|------|---------------------------------------------------|
| I2C2_SCL | 174  | 10   | I <sup>2</sup> C clock, open drain, internally PU |
| I2C2_SDA | 176  | Ю    | I <sup>2</sup> C data, open drain, internally PU  |

**Note:** I2C2 interface is used by PMIC, CODEC and EEPROM on-som devices (I2C ADDR =0x1B, 0x8, 0x56 & 0x57). Pin configuration for I2C2 signal can't be changed.

#### **I2C3** Signals:

| Signal   | Pin# | Type Description |                                         |
|----------|------|------------------|-----------------------------------------|
| I2C3_SCL | 92   | 10               | I2C3 I <sup>2</sup> C clock, open drain |
| I2C3_SDA | 90   | 10               | I2C3 I <sup>2</sup> C data, open drain  |

### 4.16. Local Bus

The EIM handles the interface to devices external to the chip, including generation of chip selects, clock and control for external peripherals and memory. It provides asynchronous access to devices with a SRAM-like interface and synchronous access to devices with Nor-Flash-like or PSRAM-like interfaces.

The local bus signals are split between two connectors: SODIMM 200 connector and 40-pin FFC connector.

Local Bus Signals on SODIMM Connector:

| Signal        | Pin# | Туре | Description             |
|---------------|------|------|-------------------------|
| WEIM_D[19]    | 86   | 10   | Local Bus D[19] signal  |
| WEIM_D[20]    | 84   | 10   | Local Bus D[20] signal  |
| WEIM_D[21]    | 75   | 10   | Local Bus D[21] signal  |
| WEIM_D[22]    | 77   | 10   | Local Bus D[22] signal  |
| WEIM_D[23]    | 55   | 10   | Local Bus D[23] signal  |
| WEIM_D[26]    | 52   | 10   | Local Bus D[24] signal  |
| WEIM_D[25]    | 54   | 10   | Local Bus D[25] signal  |
| WEIM_D[27]    | 53   | 10   | Local Bus D[27] signal  |
| WEIM_D[28]    | 50   | 10   | Local Bus D[28] signal  |
| WEIM_D[29]    | 51   | 10   | Local Bus D[29] signal  |
| WEIM_D[30]    | 79   | 10   | Local Bus D[30] signal  |
| WEIM_DA_A[13] | 40   | 10   | Local Bus DA[13] signal |
| WEIM_D[24]    | 56   | 10   | Local Bus EB[2] signal  |
| WEIM_EB[3]    | 57   | 10   | Local Bus EB[3] signal  |
| WEIM_D[8]     | 124  | 10   | Local Bus D[8] signal   |
| WEIM_D[9]     | 175  | 10   | Local Bus D[9] signal   |
| WEIM_D[10]    | 171  | 10   | Local Bus D[10] signal  |
| WEIM_D[11]    | 115  | 10   | Local Bus D[11] signal  |
| WEIM_D[12]    | 173  | 10   | Local Bus D[12] signal  |
| WEIM_D[13]    | 117  | 10   | Local Bus D[13] signal  |
| WEIM_D[14]    | 113  | 10   | Local Bus D[14] signal  |
| WEIM_D[15]    | 96   | 10   | Local Bus D[15] signal  |
| WEIM_D[6]     | 87   | 10   | Local Bus D[6] signal   |
| WEIM_D[7]     | 88   | 10   | Local Bus D[7] signal   |
| WEIM_D[0]     | 122  | 10   | Local Bus D[0] signal   |
| WEIM_D[1]     | 120  | 10   | Local Bus D[1] signal   |
| WEIM_CS[2]    | 63   | 10   | Local Bus CS[2] signal  |
| WEIM_CS[3]    | 61   | 10   | Local Bus CS[3] signal  |
| WEIM_CS[2]    | 23   | 10   | Local Bus CS[2] signal  |
| WEIM_CS[3]    | 22   | 10   | Local Bus CS[3] signal  |
| WEIM_DA_A[7]  | 42   | 10   | Local Bus DA[7] signal  |
| WEIM_DA_A[13] | 37   | 10   | Local Bus DA[13] signal |

Local Bus Signals 40 Pin FFC connector:

| Signal     | Pin# | Туре | Description            |
|------------|------|------|------------------------|
| WEIM_A[16] | 2    | 10   | Local Bus A[16] signal |
| WEIM_A[17] | 6    | 10   | Local Bus A[17] signal |
| WEIM_WAIT  | 9    | 10   | Local Bus Wait signal  |
| WEIM_A[18] | 10   | 10   | Local Bus A[18] signal |
| WEIM_A[24] | 11   | 10   | Local Bus A[24] signal |
| WEIM_CS[0] | 12   | 10   | Local Bus CS[0] signal |
| WEIM_CS[1] | 13   | 10   | Local Bus CS[1] signal |

#### VAR-SOM-MX6 SYSTEM ON MODULE

| Signal        | Pin# | Туре | Description             |
|---------------|------|------|-------------------------|
| WEIM_A[22]    | 14   | 10   | Local Bus A[22] signal  |
| WEIM_OE       | 15   | 10   | Local Bus OE signal     |
| WEIM_EB[1]    | 16   | 10   | Local Bus EB[1] signal  |
| WEIM_DA_A[3]  | 17   | 10   | Local Bus DA[3] signal  |
| WEIM_DA_A[6]  | 18   | 10   | Local Bus DA[6] signal  |
| WEIM_DA_A[1]  | 19   | 10   | Local Bus DA[10] signal |
| WEIM_A[20]    | 20   | 10   | Local Bus A[20] signal  |
| WEIM_DA_A[5]  | 21   | 10   | Local Bus DA[5] signal  |
| WEIM_DA_A[8]  | 23   | 10   | Local Bus DA[8] signal  |
| WEIM_A[19]    | 24   | 10   | Local Bus A[19] signal  |
| WEIM_LBA      | 25   | 10   | Local Bus LBA signal    |
| WEIM_EB[0]    | 26   | 10   | Local Bus EB[0] signal  |
| WEIM_DA_A[12] | 27   | 10   | Local Bus DA[12] signal |
| WEIM_DA_A[14] | 28   | 10   | Local Bus DA[14] signal |
| WEIM_BCLK     | 29   | 10   | Local Bus BCLK signal   |
| WEIM_DA_A[0]  | 30   | 10   | Local Bus DA[0] signal  |
| WEIM_DA_A[15] | 31   | 10   | Local Bus DA[15] signal |
| WEIM_DA_A[2]  | 32   | 10   | Local Bus DA[2] signal  |
| WEIM_DA_A[9]  | 33   | 10   | Local Bus DA[9] signal  |
| WEIM_DA_A[4]  | 34   | 10   | Local Bus DA[4] signal  |
| WEIM_DA_A[10] | 35   | 10   | Local Bus DA[10] signal |
| WEIM_DA_A[11] | 38   | 10   | Local Bus DA[11] signal |
| WEIM_A[23]    | 39   | 10   | Local Bus A[23] signal  |
| WEIM_RW       | 40   | 10   | Local Bus RW signal     |

#### 4.17. JTAG

The System JTAG Controller (SJC) provides debug and test control with maximum security. The test access port (TAP) is designed to support features compatible with the IEEE standard 1149.1 v2001 (JTAG). Support IEEE P1149.6 extensions to the JTAG standard are for AC testing of selected IO signals.

#### JTAG signals 40-pin FFC Connector:

| Signal     | Pin# | Туре | Description           |
|------------|------|------|-----------------------|
| JTAG_TDI   | 1    | I    | JTAG data-in          |
| JTAG_NTRST | 3    | I    | JTAG reset            |
| JTAG_TMS   | 4    | I    | JTAG test mode select |
| JTAG_TCK   | 5    | 0    | JTAG test clock       |
| JTAG_TDO   | 7    | 0    | JTAG data-out         |

### 4.18. General Purpose IOs

Most of the SoM's IO pins can be used as GPIOs.

See Chapter 3, Table 3.1 and 3.2 for a complete SoM connectors signal list and GPIO multiplexing.

### 4.19. General System Control

#### 4.19.1. Boot Options

Below you can find the MX6 boot options

| 8         | 7             | 6           | 5         | 4         | 3         | 2             | 1         |  |
|-----------|---------------|-------------|-----------|-----------|-----------|---------------|-----------|--|
| BT_CFG1_7 | BT_CFG1_6     | BT_CFG1_5   | BT_CFG1_4 | BT_CFG2_6 | BT_CFG2_5 | BT_CFG2_4     | BT_CFG2_3 |  |
|           | 1XXX = NAND   | F Boot      |           |           |           |               |           |  |
|           |               |             |           | XO =      | 1-bit     | 01 = SE       | )2 Boot   |  |
|           | 011X = MMC    | eMMC Boot   |           | X1 =      | 4-bit     | 10 = SD3 Boot |           |  |
|           |               |             |           | 10 =      | 8-bit     | 11 = SD4 Boot |           |  |
|           |               |             |           | V0 -      | 1-bit     | 01 = SD2 Boot |           |  |
|           | 010X = SD/eS  | D Boot      |           |           | 4-bit     | 10 = SD3 Boot |           |  |
|           |               |             |           | λ1 =      | 4-011     | 11 = SE       | 04 Boot   |  |
|           | 0011 = Serial | ROM (SPINOR | R) Boot   |           |           |               |           |  |
|           | 0010 = SATA   | Boot        |           |           |           |               |           |  |

The boot-select pin configures the boot sequence of the VAR-SOM-MX6: BOOT\_CFG = X1X00101

| Pin Name  | Pin Number | MX6 BOOT_CFG | Internally pulled |
|-----------|------------|--------------|-------------------|
| BOOT_SEL0 | 42         | BT_CFG1_7    | Pulled-up 10K     |
| BOOT_SEL1 | 40         | BT_CFG1_5    | Pulled-down 10K   |

#### Use cases:

BOOT\_SEL [1:0] = [0:1] => BOOT\_CFG = **110**00101 => NAND Boot

BOOT\_SEL [1:0] = [0:0] => BOOT\_CFG = 01000101 => SD2 boot, SD-Card, 4 bit bus

BOOT\_SEL [1:0] = | BOOT\_CFG = 01100101 => SD2 boot, eMMC (external, on carrier

board),4 bit bus

Note: boot from on-SOM eMMC is not possible

#### 4.19.2. Reset

'0' logic will reset VAR-SOM-MX6.

A Delay should be added on POR\_B to ensure POR\_B is released after SOM voltage rails have stabilized. Use a voltage supervisor, see reference schematics.

#### 4.19.3. Reference Clock Out

VAR-SOM-MX6 output clock (CLKO2) is controlled by the i.MX6 CCM module. Please refer to the i.MX6 user manual regarding the configuration option for this clock.

#### 4.19.4. General System Control Signals

| Signal    | Pin# | Туре   | Description                                                              |
|-----------|------|--------|--------------------------------------------------------------------------|
| CLKO      | 29   | 0      | Clock out                                                                |
| BOOT_SEL0 | 42   | 1      | Refer to section 4.19.1                                                  |
| BOOT_SEL1 | 40   | 1      | Refer to section 4.19.1                                                  |
| POR_B     | 98   | I<br>O | iMX6 Power on Reset Input signal,<br>PMIC Reset open drain output signal |
|           |      |        | '0' logic will reset the system                                          |

#### 4.20. Power

#### 4.20.1. Power Supply

| Signal  | Pin#                                                | Туре     | Description                                                            |
|---------|-----------------------------------------------------|----------|------------------------------------------------------------------------|
| VIN_3V3 | 32, 34,<br>36, 38,<br>103, 105,<br>107, 109,<br>111 | Power In | VAR-SOM-OMX6 Single DC-IN Supply voltage.<br>Voltage range: 3.3 +/- 5% |

#### 4.20.2. Ground

| Signal | Pin#                                                                                                                                                   | Туре  | Description    |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|
| GND    | 13, 14, 19, 27, 28, 31, 33, 35, 37, 47, 58, 59, 66, 67, 76, 78, 89, 95, 101, 112, 118, 126, 132, 138, 139, 144, 149, 158, 159, 169, 172, 178, 179, 185 | Power | Digital ground |
| AGND   | 195,196                                                                                                                                                | Power | Analog GND     |

## 5. Absolute Maximum Characteristics

| Power Supply             | Min  | Max | Unit |
|--------------------------|------|-----|------|
| Main Power Supply, DC-IN | -0.3 | 3.5 | V    |

# 6. Operational Characteristics

## 6.1. Power supplies

|                          | Min | Typical | Max | Unit |
|--------------------------|-----|---------|-----|------|
| Main Power Supply, DC-IN | -5% | 3.3     | +5% | V    |

## 6.2. Power Consumption

#### CPU usage:

| <u> </u>                                          |                                   |
|---------------------------------------------------|-----------------------------------|
| Task                                              | SOM VBAT current draw in ma @3.3v |
| Suspend (Contact support for further information) | 13mA                              |
| Idle (~10% CPU) @ 400mhz                          | 380mA                             |
| FHD Video playback                                | 750mA                             |
| 100% CPU Dhrystone test – Dual core               | 630mA                             |
| 100% CPU Dhrystone test – Quad core               | 900mA                             |
| 4 cores 100% utilization with graphics            | 1370mA                            |

#### Additional peripherals:

| Task                                   | SOM VBAT current draw in ma @3.3v |  |
|----------------------------------------|-----------------------------------|--|
| WLAN transmission 2.4Ghz 802.11(b/g/n) | ~(570-630)mA                      |  |
| WLAN transmission 5Ghz 802.11(a)       | ~640mA                            |  |
| Gbit Ethernet                          | ~710mA                            |  |

## 7. DC Electrical Characteristics

| Parameter       | Min           | Typical | Max          | Unit |
|-----------------|---------------|---------|--------------|------|
| Digital 3.3V    |               |         |              |      |
| V <sub>IH</sub> | 0.7x VIN_3V3  |         | VIN_3V3      | V    |
| V <sub>IL</sub> | 0             |         | 0.3x VIN_3V3 | V    |
| V <sub>OH</sub> | VIN_3V3- 0.15 |         |              | V    |
| V <sub>OL</sub> |               |         | 0.15         | V    |

Table 7-1 DC Electrical Characteristics

# 8. Environmental Specifications

|                                        | Min            | Max    |
|----------------------------------------|----------------|--------|
| Commercial Operating Temperature Range | 0 °C           | +70 °C |
| Extended Operating Temperature Range   | -20 °C         | +70 °C |
| Industrial Operating Temperature Range | -40 °C         | +85 °C |
| Referring MIL-HDBK-217F-2 Parts Count  |                |        |
| Reliability Prediction Method Model:   |                |        |
| 50Deg Celsius, Class B-1, GM           | 374 Khrs >     |        |
| 50Deg Celsius, Class B-1, GB           | 2668 Khrs >    |        |
| Shock Resistance                       | 50G/20 ms      |        |
| Vibration                              | 20G/0 - 600 Hz |        |

#### Notes:

- 1. Extended and Industrial Temperature is only based on the operating temperature grade of the SoM components. Customer should consider specific thermal design for the final product based upon the specific environmental and operational conditions.
- The 1GHz Dual/Quad IT variants of the VAR-SOM-MX6 are based on the automotive grade of the i.MX6 processor. For detailed lifetime usage estimates of this processor, please refer to NXP application note # AN4724 <a href="http://www.nxp.com/assets/documents/data/en/application-notes/AN4724.pdf?fsrch=1&sr=1&pageNum=1">http://www.nxp.com/assets/documents/data/en/application-notes/AN4724.pdf?fsrch=1&sr=1&pageNum=1</a>.

## 9. Mechanical Drawings

#### Top View [mm



CAD files are available for download at http://www.variscite.com/

## 10. Legal Notice

Variscite Ltd. ("Variscite") products and services are sold subject to Variscite terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Variscite warrants performance of its products to the specifications in effect at the date of shipment. Variscite reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant product information from Variscite to verify that their reference is current.

Testing and other quality control techniques are utilized to the extent that Variscite deems necessary to support its warranty.

Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Variscite is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Variscite products. Variscite is not liable for such selection or use or for use of any circuitry other than circuitry entirely embodied in a Variscite product.

Variscite products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Variscite does not grant any license (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Variscite covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Variscite's approval, license, warranty or endorsement thereof. Any third party trademarks contained in this document belong to the respective third party owner.

Reproduction of information from Variscite datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Variscite is not liable for any un-authorized alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Variscite's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Variscite is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

# 11. Warranty Terms

Variscite guarantees hardware products against defects in workmanship and material for a period of one (1) year from the date of shipment. Your sole remedy and Variscite's sole liability shall be for Variscite, at its sole discretion, to either repair or replace the defective hardware product at no charge or to refund the purchase price. Shipment costs in both directions are the responsibility of the customer. This warranty is void if the hardware product has been altered or damaged by accident, misuse or abuse.

#### **Disclaimer of Warranty**

THIS WARRANTY IS MADE IN LIEU OF ANY OTHER WARRANTY, WHETHER EXPRESSED, OR IMPLIED, OF MERCHANTABILITY, FITNESS FOR A SPECIFIC PURPOSE, NON-INFRINGEMENT OR THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION, EXCEPT THE WARRANTY EXPRESSLY STATED HEREIN. THE REMEDIES SET FORTH HEREIN SHALL BE THE SOLE AND EXCLUSIVE REMEDIES OF ANY PURCHASER WITH RESPECT TO ANY DEFECTIVE PRODUCT.

#### **Limitation on Liability**

UNDER NO CIRCUMSTANCES SHALL VARISCITE BE LIABLE FOR ANY LOSS, DAMAGE OR EXPENSE SUFFERED OR INCURRED WITH RESPECT TO ANY DEFECTIVE PRODUCT. IN NO EVENT SHALL VARISCITE BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES THAT YOU MAY SUFFER DIRECTLY OR INDIRECTLY FROM USE OF ANY PRODUCT. BY ORDERING THE SOM, THE CUSTOMER APPROVES THAT THE VARISCITE SOM, HARDWARE AND SOFTWARE, WAS THOROUGHLY TESTED AND HAS MET THE CUSTOMER'S REQUIREMETS AND SPECIFICATIONS.

## 12. Contact Information

## Headquarters:

Variscite Ltd.

9, Hamelacha Street Lod P.O.B 1121 Airport City, 70100 ISRAEL

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

Sales: <a href="mailto:sales@variscite.com">sales@variscite.com</a>

Technical Support: <a href="mailto:support@variscite.com">support@variscite.com</a>

Corporate Website: <a href="www.variscite.com">www.variscite.com</a>

