

# VARISCITE LTD.

# VAR-SOM-MX8M-PLUS V1.x Datasheet NXP i.MX 8M PLUS<sup>TM</sup> - based System-on-Module





#### VARISCITE LTD.

# VAR-SOM-MX8M-PLUS Datasheet

#### © 2020 Variscite Ltd.

All Rights Reserved. No part of this document may be photocopied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means whether, electronic, mechanical, or otherwise without the prior written permission of Variscite Ltd.

No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law no liability (including liability to any person by reason of negligence) will be accepted by Variscite Ltd., its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document.

Variscite Ltd. reserves the right to change details in this publication without notice. Product and company names herein may be the trademarks of their respective owners.

Variscite Ltd. 4, Hamelacha Street Lod P.O.B 1121 Airport City, 70100 ISRAEL

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

# 1. Document Revision History

| Revision | Date             | Notes                                                                              |  |
|----------|------------------|------------------------------------------------------------------------------------|--|
| 1.0      | October 21, 2020 | Initial - Preliminary                                                              |  |
| 1.01     | April 28, 2021   | Updated Reliability data section 11                                                |  |
| 1.02     | May 18, 2021     | Added Thermal management section 12.2                                              |  |
|          |                  | Updated ECSPI Features list section 8.13                                           |  |
| 1.03     | Jun 8, 2021      | Updated section 8.5.2 Table 20                                                     |  |
| 1.04     | Jul 12, 2021     | Updated Sections 5.1.4, 5.1.8-9, 5.1.11-14 according to NXP's updated RM Rev 1     |  |
|          |                  | Updated section 10.4 Table 71                                                      |  |
|          |                  | Updated section 8.11 Features                                                      |  |
| 1.05     | Aug 2, 2021      | Updated section 10 Tables 69,70 USB_OTGx_VBUS specs                                |  |
| 1.06     | Oct 19, 2021     | Corrected section 8.5 BT buffer enable GPIO                                        |  |
|          |                  | Added EEPROM section 5.8                                                           |  |
| 1.07     | Nov 9, 2021      | Corrected section 8.5.1.1 BT buffer enable GPIO                                    |  |
| 1.08     | Nov 11, 2021     | Corrected section 8.15.1 Table 49                                                  |  |
| 1.09     | Feb 13, 2022     | Updated note for CAN-FD section 8.12                                               |  |
| 1.10     | Mar 16, 2022     | Added Ethernet PHY ADIN1300 – Updated sections 5.6, 7.4, 8.4                       |  |
|          |                  | Updated section 5.3                                                                |  |
| 1.11     | Apr 14, 2022     | Corrected section 5.6                                                              |  |
| 1.12     | May 1, 2022      | Updated sections: 4.2, 5.4, 8.5                                                    |  |
| 1.13     | May 18, 2022     | Corrected sections 7.5, 8.9.2.4 – Removed SAI5_xx ALT functions from SAI1_xx balls |  |
| 1.14     | Sep 09, 2022     | Updated the LP-DDR4 sections 4.2, 4.3, 5.2                                         |  |
| 1.15     | Sep 14, 2022     | Updated Display features sections 4.2, 5.1.14,8.2 according to NXP's               |  |
|          |                  | latest i.MX8M-PLUS documentation                                                   |  |
| 1.16     | Feb 23, 2023     | Updated section 11                                                                 |  |
|          |                  | Updated the eMMC on sections 4.2, 5.2                                              |  |
| 1.17     | Apr 27, 2023     | Updated Block diagram section 4.3                                                  |  |
| 1.18     | Aug 30, 2023     | Corrected note for pin 57 – removed serial filter                                  |  |
| 1.19     | May 27, 2024     | Updated Tables 3,25 - removed USB2_OTG_ID function from pin 69 following NXP's     |  |
|          |                  | iMX8MP reference manual update to Rev 2.                                           |  |

# 2. Table of Contents

| 1.                  | Document Revision History                      | 3   |
|---------------------|------------------------------------------------|-----|
| 2.                  | Table of Contents                              | 4   |
| 3.                  | List of Tables                                 | 8   |
| 4.                  | Overview                                       | 9   |
| 4.1                 | General Information                            | 9   |
| 4.2                 | Feature Summary                                | 10  |
| 4.3                 | Block Diagram                                  | 11  |
| 5.                  | Main Hardware Components                       | 12  |
| 5.1                 | NXP i.MX 8M Plus                               | 12  |
| 5.1.1               | Overview                                       | 12  |
| 5.1.2               | i.MX 8M Plus Block Diagram                     | 13  |
| 5.1.3               | ARM Cortex-A53 MPCore™ Platform                | 14  |
| 5.1.4               | Arm Cortex M7 Platform                         | 14  |
| 5.1.5               | System Bus and Interconnect                    | 14  |
| 5.1.6               | Clocking and Resets                            | 14  |
| 5.1.7               | Interrupts and DMA                             | 15  |
| 5.1.8               | On-Chip Memory                                 |     |
| 5.1.9               | External Memory Interface                      | 15  |
| 5.1.10              | Timers                                         | 15  |
| 5.1.11              | Graphics Processing Unit (GPU)                 | 16  |
| 5.1.12              | Graphics Processing Unit (VPU)                 | 16  |
| 5.1.13              | Machine Learning: NPU (Neural Processing Unit) | 16  |
| 5.1.14              | Display Interfaces                             | 17  |
| 5.1.15              | Audio                                          | 17  |
| 5.1.16              | General Connectivity Interfaces                | 18  |
| 5.1.17              | Security                                       |     |
| 5.1.18              | Multicore Support                              | 19  |
| 5.1.19              | • •                                            |     |
| 5.1.20              | Power Management                               | 19  |
| 5.1.21              | System Debug                                   | 19  |
| <i>-</i> 2          | Manage                                         | 4.0 |
|                     | Memory                                         |     |
| 5.2.1               | RAM                                            |     |
| 5.2.2<br><i>5.3</i> | Non-volatile Storage Memory                    |     |
|                     | •                                              |     |
| 5.4                 | Wi-Fi + BT                                     |     |
| 5.4.1               | VAR-SOM-MX8M-PLUS Dual Band Option             |     |
| 5.4.2               | VAR-SOM-MX8M-PLUS Single Band Option           | 21  |
| 5.5                 | PMIC                                           | 21  |
| 5.6                 | 10/100/1000 Mbps Ethernet Transceiver          | 22  |
| 5.6.1               | Qualcomm Atheros AR8033 Ethernet Transceiver   | 22  |
| 5.6.2               | Analog Devices ADIN1300 Ethernet Transceiver   | 22  |
| 5. <i>7</i>         | Resistive Touch Controller (TSC2046)           |     |
| 5.8                 | EEPROM                                         | າວ  |
| ٠.٠                 | LLI NOIVI                                      | 23  |

| 6.     | VAR-SOM-MX8M-PLUS Hardware Configuration      | 24 |
|--------|-----------------------------------------------|----|
| 7.     | External Connectors                           | 25 |
| 7.1    | Board to Board Connector                      | 25 |
| 7.2    | Wi-Fi & BT Connector                          | 25 |
| 7.3    | JTAG Header                                   | 25 |
| 7.4    | VAR-SOM-MX8M-PLUS Connector Pin-out           | 26 |
| 7.5    | VAR-SOM-MX8M-PLUS Connector Pin Mux           | 34 |
| 8.     | SOM's Interfaces                              | 41 |
| 8.1    | Trace Impedance                               |    |
| 8.2    | Display Interfaces                            |    |
| 8.2.1  | HDMI                                          |    |
| 8.2.2  | LVDS                                          |    |
| 8.2.3  | DSI                                           | 44 |
| 8.3    | Camera Interface                              | 46 |
| 8.3.1  | MIPI CSI-2                                    |    |
| 8.3.2  | ISP                                           | 47 |
| 8.4    | Ethernet Interface                            | 49 |
| 8.4.1  | ENET QOS (Ethernet Quality of Service)        |    |
| 8.4.2  | ENET1                                         |    |
| 8.5    | Wi-Fi & BT                                    | 56 |
| 8.5.1  | Interface Implementation Options              |    |
| 8.5.2  | Bluetooth Interface Signals                   | 57 |
| 8.6    | Ultra-Secured Digital Host Controller         | 58 |
| 8.6.1  | uSDHC1 Signals                                |    |
| 8.6.2  | uSDHC2 Signals                                | 58 |
| 8.6.3  | uSDHC3 Signals                                | 58 |
| 8.7    | USB 3.0                                       | 59 |
| 8.7.1  | USB Port1 Interface Signals                   | 59 |
| 8.7.2  | USB Port2 Interface Signals                   |    |
| 8.7.3  | USB OTG Interface Signals                     | 60 |
| 8.8    | PCIe                                          | 61 |
| 8.8.1  | PCIE Signals                                  |    |
| 8.8.2  | PCIE Side band signals                        | 62 |
| 8.9    | Audio                                         | 63 |
| 8.9.1  | WM8904CGEFL Audio Codec                       |    |
| 8.9.2  | Serial Audio Interface                        |    |
| 8.9.3  | PDM - Microphone Interface (MICFIL)           |    |
| 8.9.4  | SPDIF – Sony Philips Digital Interface Format |    |
| 8.10   | Resistive Touch                               | 74 |
| 8.11   | UART                                          | 75 |
| 8.11.1 | UART1 Signals                                 |    |
| 8.11.2 | UART2 Signals                                 |    |
| 8.11.3 | UART3 Signals                                 |    |
| 8.11.4 | UART4 Signals                                 |    |
| 8.12   | Flexible Controller Area Network              | 78 |

| 10.1                     | Absolute Maximum Ratings                            | 99 |
|--------------------------|-----------------------------------------------------|----|
| 10.                      | Electrical Specifications                           | 99 |
| 9.10                     | eMMC                                                | 98 |
| 9.9                      | LPDDR4                                              |    |
| 9.8                      | Resistive Touch                                     |    |
| 9.7                      | Single/Dual band Wi-Fi and BT/BLE combo             |    |
| 9.6                      | Analog Audio Codec                                  |    |
| 9.5                      | Ethernet PHY                                        |    |
| 9.4                      | QSPI                                                |    |
| 9.3                      | SAI1                                                |    |
| 9.2                      | CSI2                                                |    |
| 9.1                      | DSI                                                 |    |
| 9.                       | Assembly Options                                    |    |
| 8.22<br>8.22.1<br>8.22.2 | General System Control                              | 94 |
| 8.21.1<br>8.21.2         | PowerGround                                         | 93 |
| 8.20.1<br><i>8.21</i>    | GPIO Signals                                        |    |
| 8.20                     | General Purpose IO                                  | 88 |
| <i>8.19</i><br>8.19.1    | JTAG                                                |    |
| <i>8.18</i><br>8.18.1    | Reference Clocks                                    |    |
| 8.17                     | General Purpose Timer                               | 85 |
| 8.16.5<br>8.16.6         | I2C5 Signals                                        |    |
| 8.16.3<br>8.16.4         | I2C3 Signals                                        |    |
| 8.16.1<br>8.16.2         | I2C1 Signals                                        | 83 |
| 8.16                     | 12C                                                 | 83 |
| <i>8.15</i><br>8.15.1    | PWM                                                 |    |
| <i>8.14</i><br>8.14.1    | QSPI/FlexSPI - Quad Serial Peripheral Interface     |    |
| 8.13.2<br>8.13.3         | ESCPI3 Signals                                      |    |
| 8.13.1                   | ESCPI1 Signals                                      | 79 |
| 8.12.2<br><i>8.13</i>    | FLEXCAN2 Signals  ECSPI - Enhanced Configurable SPI |    |
| 8.12.1                   | FLEXCAN1 Signals                                    |    |

| 10.2               | Operating Conditions         | 99         |
|--------------------|------------------------------|------------|
| 10.3               | Peripheral Voltage Levels    | 99         |
| 10.4               | Power Consumption            | 100        |
| 11.                | Environmental Specifications | 101        |
| 12.                | Mechanical                   | 102        |
| 12.1               | Carrier Board Mounting       | 102        |
| 12.2               | Thermal Management           | 102        |
| <i>12.3</i> 12.3.1 | SOM Dimensions               | 102<br>103 |
| 13.                | Legal Notice                 | 104        |
| 14.                | Warranty Terms               | 105        |
| 15.                | Contact Information          | 106        |
|                    |                              |            |

# 3. List of Tables

| Table 1 Hardware Configuration Options                                                                                                                          |                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Table 2: VAR-SOM-MX8M-PLUS J1 Pinout                                                                                                                            |                            |
| Table 3: VAR-SOM-MX8M-PLUS PINMUX                                                                                                                               |                            |
| Table 4: SOM Signal Group Traces Impedance                                                                                                                      | 41                         |
| Table 5: HDMI Signals                                                                                                                                           |                            |
| Table 6: HDMI eARC Signals                                                                                                                                      |                            |
| Table 7: LVDS0 Signals                                                                                                                                          | 45                         |
| Table 8: LVDS1 Signals                                                                                                                                          | 44                         |
| Table 10: MIPI-CSI2 #1 Signals                                                                                                                                  | 43                         |
| Table 11: MIPI-CSI2 #2 Signals                                                                                                                                  |                            |
| Table 12: ISPO & ISP1 Signals                                                                                                                                   | 18                         |
| Table 13: Gigabit Ethernet Magnetics                                                                                                                            | 49                         |
| Table 14: Ethernet PHY Signals.                                                                                                                                 | 50                         |
| Table 15: AR8033 Ethernet PHY LED Behavior                                                                                                                      | 50                         |
| Table 16: ADIN1300 Ethernet PHY LED Behavior                                                                                                                    |                            |
| Table 17: ENET_QOS Supply voltage input Signal                                                                                                                  |                            |
| Table 18: ENET_QOS RMII/RGMII Signals                                                                                                                           |                            |
| Table 19: ENET1 Supply voltage input Signal                                                                                                                     | 54                         |
| Table 20: ENET1 RMII/RGMII Signals                                                                                                                              | 55                         |
| Table 21: BT UART Interface Signals                                                                                                                             | 57                         |
| Table 22: uSDHC2 Signals                                                                                                                                        | 58                         |
| Table 23: USB 3.0/2.0 Port 1 Interface signals                                                                                                                  |                            |
| Table 24: USB 3.0/2.0 Port 2 Interface signals                                                                                                                  | 60                         |
| Table 25: USB Port 1 & 2 OTG Interface signals                                                                                                                  | 60                         |
| Table 26: PCIE Signals                                                                                                                                          | 62                         |
| Table 27: PCIE Side band Signals                                                                                                                                |                            |
| Table 28: Analog audio Signals                                                                                                                                  | 64                         |
| Table 29: Serial Audio Interface 1 Signals                                                                                                                      |                            |
| Table 30: Serial Audio Interface 2 Signals                                                                                                                      | 66                         |
| Table 31: Serial Audio Interface 3 Signals                                                                                                                      | 0/                         |
| Table 33: Serial Audio Interface 6 Signals                                                                                                                      | 60                         |
| Table 34: Serial Audio Interface 7 Signals                                                                                                                      |                            |
| Table 35: SAI interface signals definition                                                                                                                      | 71                         |
| Table 36: PDM Interface Signals                                                                                                                                 |                            |
| Table 37: SPDIF Interface Signals                                                                                                                               |                            |
| Table 38: Serial Resistive Touch Interface Signals                                                                                                              |                            |
| Table 39: UART I/O Configuration vs. mode                                                                                                                       | 75                         |
| Table 40: UARTI Signals                                                                                                                                         |                            |
| Table 41: UART2 Signals                                                                                                                                         |                            |
| Table 42: UART3 Signals                                                                                                                                         |                            |
| Table 43: UART4 Signals                                                                                                                                         |                            |
| Table 44: FLEXCAN1 Signals                                                                                                                                      |                            |
| Table 45: FLEXCAN2 Signals                                                                                                                                      | 78                         |
| Table 46: ECSPI1 Signals                                                                                                                                        | 79                         |
| Table 47: ECSPI2 Signals                                                                                                                                        | 80                         |
| Table 48: ECSPI3 Signals Table 49: QSPIA Signals                                                                                                                | 80                         |
| Table 50: PWM Signals                                                                                                                                           | 81                         |
| Table 51: 12C2 Signals.                                                                                                                                         | 02                         |
| Table 52: 12C3 Signals.                                                                                                                                         |                            |
| Table 53: 12C4 Signals.                                                                                                                                         |                            |
| Table 54: I2C5 Signals.                                                                                                                                         |                            |
| Table 55: 12C6 Signals.                                                                                                                                         |                            |
| Table 56: General Purpose Timer Signals                                                                                                                         |                            |
| Table 57: Clock Signals.                                                                                                                                        |                            |
| Table 58: JTAG signals on 14-pin Header Connector                                                                                                               |                            |
| Table 59: GPIO Signals                                                                                                                                          | 88                         |
| Table 60: Power                                                                                                                                                 |                            |
| Table 61: Digital Ground Pins                                                                                                                                   |                            |
| Table 62: General System Control Signals                                                                                                                        |                            |
| Table 63: BOOT_SEL signal SOM-DIMM 200 pin connector                                                                                                            | 94                         |
| Table 64: BOOT_MODE signals on 14-pin Header Connector                                                                                                          |                            |
| Table 65: BOOT_MODE signals on SO-DIMM 200 pin Connector                                                                                                        | 95                         |
|                                                                                                                                                                 | 95<br>95                   |
| Table 66: DSI assembly option                                                                                                                                   | 95<br>95<br>96             |
| Table 67: CSI2 assembly option                                                                                                                                  | 95<br>95<br>96<br>96       |
| Table 67: CSI2 assembly option                                                                                                                                  | 95<br>95<br>96<br>96       |
| Table 67: CSI2 assembly option                                                                                                                                  | 95<br>95<br>96<br>96<br>97 |
| Table 67: CSI2 assembly option                                                                                                                                  | 95<br>95<br>96<br>97<br>97 |
| Table 67: CSI2 assembly option  Table 68: SAI1 assembly option  Table 69: QSPIA assembly option  Table 70: Absolute Maximum Ratings  Table 71: Operating Ranges | 95 96 96 97 97 97          |
| Table 67: CSI2 assembly option                                                                                                                                  | 95 96 96 97 97 99 99       |

# 4. Overview

#### 4.1 General Information

The VAR-SOM-MX8M-PLUS offers a high-performance processing for a low-power System-on-Module.

The product is based on the i.MX 8M Plus family which is a set of NXP products focused on machine learning applications, combining state-of-art multimedia features with high-performance processing optimized for low-power consumption.

The i.MX 8M Plus Media Applications Processor is built to achieve both high performance and low power consumption and relies on a powerful, fully coherent core complex based on a quad Cortex-A53 cluster and Cortex-M7 low-power coprocessor, audio digital signal processor, machine learning and graphics accelerators.

This heterogeneous multicore processing architecture enables the device to run an open operating system like Linux and an RTOS like FreeRTOS™ on the Cortex-M7 core for time and security critical tasks.

The VAR-SOM-MX8M-PLUS provides an ideal building block for simple integration with a wide range of products in target markets requiring high-performance processing with low power consumption, compact size and a very cost-effective solution.

#### Supporting products:

- Symphony-Board evaluation board
  - ✓ Carrier Board, compatible with VAR-SOM-MX8M-PLUS
  - ✓ Schematics
- VAR-DVK-MX8MP full development kit, including:
  - ✓ Symphony-Board
  - ✓ VAR-SOM-MX8M-PLUS
  - ✓ Display and touch
  - ✓ Accessories and cables
- O.S support
  - ✓ Linux BSP
  - ✓ Android

Contact Variscite support services for further information: <a href="mailto:support@variscite.com">support@variscite.com</a>.

### 4.2 Feature Summary

- NXP i.MX8M-PLUS series SOC
  - o 4x Cortex A53 up to @ 1.8 GHz
  - o 1x Cortex M7 @ 800 MHz
  - o 1x Hi-Fi DSP @ 800 MHz
- Hardware 2D/3D Graphics Acceleration
  - o GC7000UltraLite 3D GPU (2 shaders) OpenGL ES 3.0, OpenCL1.2, Vulkan
  - o GC520L 2D GPU
- Machine Learning: NPU (Neural Processing Unit) 2.3 TOPS Neural Network performance
  - Keyword detect, noise reduction, beamforming
  - Speech recognition (i.e. Deep Speech 2)
  - o Image recognition (i.e. ResNet-50)
- Memory
  - O Up to 8GB LPDDR4 RAM @ 2000Mhz
  - o 8-bit up to 128GB eMMC boot and storage
- Display Support
  - o 2x LVDS interface 4-lane each
  - o HDMI 2.0a
  - o 1x MIPI DSI with up to 4 data lanes
- Networking
  - o 2x 10/100/1000 Mbit/s Ethernet Interface
  - o Certified Wi-Fi 802.11 ac/a/b/g/n
  - o Bluetooth: 5.2/BLE
- Camera
  - O Up to 2x MIPI CSI CMOS Serial camera Interface 4 lanes
  - o 375 Mpixel/s HDR ISP (Image Sensor Processor)
- Audio
  - Analog Stereo line in
  - Analog headphones out
  - o Digital microphone
  - Up to 6x Digital audio (SAI)
  - o 8-channel PDM microphone input
  - o SPDIF
- USB
  - o 2x USB 3.0/2.0 Host/Device
- Other Interfaces
  - o SDIO/MMC
  - o 1x PCle v3.0
  - Resistive touch controller
  - Serial interfaces (ECSPI, FlexSPI, I2C, UART, CAN, JTAG)
  - o GPIOs
- Single power supply: 3.3V
- Dimensions (W x L x H):
   67.6 mm x 33 mm x 3.4 mm
- Industrial temperature range: -40°C to 85°C

# 4.3 Block Diagram

Figure 1: VAR-SOM-MX8M-PLUS Block Diagram



# 5. Main Hardware Components

This section summarizes the main hardware building blocks of the VAR-SOM-MX8M-PLUS.

#### 5.1 NXP i.MX 8M Plus

#### 5.1.1 Overview

The i.MX 8M Plus family focuses on machine learning and vision, advanced multimedia, and industrial IoT with high reliability. It is built to meet the needs of Smart Home, Building, City and Industry 4.0 applications.

- Powerful quad or dual Arm® Cortex®-A53 processor with a Neural Processing Unit (NPU) operating at up to 2.3 TOPS.
- Real-time control with Cortex-M7. Robust control networks supported by dual CAN FD (IT version) and dual Gigabit Ethernet, one of which, with Time Sensitive Networking (TSN).
- The multimedia capabilities include video encode (including h.265) and decode, 3D/2D graphic acceleration, and multiple audio and voice functionalities.
- Dual Image Signal Processors and two camera inputs for an effective Vision System.
- High industrial reliability with DRAM inline ECC and ECC on on-chip RAM.

#### 5.1.2 i.MX 8M Plus Block Diagram



Figure 2: i.MX 8M Plus Block Diagram

#### 5.1.3 ARM Cortex-A53 MPCore™ Platform

The i.MX 8M Plus family Applications Processors are based on the ARM Cortex-A53 MPCore™ platform, which has the following features:

- Quad symmetric Cortex-A53 processors operation up to 1.8 GHz, including:
  - o 32 KB L1 Instruction Cache
  - o 32 KB L1 Data Cache
  - Media Processing Engine (MPE) with NEON technology supporting the Advanced Single Instruction Multiple Data architecture
  - o Floating Point Unit (FPU) with support of the VFPv4-D16 architecture
- Support of 64-bit Armv8-A architecture
   512 KB unified L2 cache

#### 5.1.4 Arm Cortex M7 Platform

The Cortex-M7 Core Platform includes the following:

- Low power microcontroller available for customer application:
  - o 32 KB L1 Instruction Cache
  - o 32 KB L1 Data Cache
  - 256 KB TCM
- Available customer applications include:
  - Low power standby mode
  - o loT device control
  - ML applications

#### 5.1.5 System Bus and Interconnect

System bus and interconnect include the following:

- Network interconnect (NoC) AXI arbiter
- Quality of service controller (QoSC) to configure priorities and limits of AXI transactions
- Performance monitor (PERFMON) to monitor AXI bus activity
- Debug monitor (DBGMON) to record AXI transactions preceding a system reset

#### 5.1.6 Clocking and Resets

Clocking and resets include:

- Clock control module (CCM) provides centralized clock generation and control
  - Simplified clock tree structure
  - o Unified clock programming model for each clock root
  - o Multicore awareness for resource domains
- System reset controller (SRC) provides reset generation and distribution

#### 5.1.7 Interrupts and DMA

#### Interrupts and DMA include:

- 160 shared peripheral interrupts routed to Cortex-A53 Global Interrupt Controller GIC) and Cortex-M7 nested vector interrupt controller (NVIC) for flexible interrupt handling
- Three Smart direct memory access (SDMA) engines. Although these three engines
- are identical to each other, they are integrated into the processor to serve different peripherals.
  - SDMA-1 is a general-purpose DMA engine which can be used by low speed peripherals including UART, SPI and also others peripherals.
  - SDMA-2 and SMDA-3 is used for audio interface, including SAI-1/2/3/5/6/7,
     SPDIF and PDM audio input

#### 5.1.8 On-Chip Memory

The on-chip memory system consists of the following:

- Boot ROM (256KB)
- On-Chip RAM OCRAM (576KB)
- Audio Processor System RAM OCRAM A (256KB)
- On-Chip RAM for State Retention OCRAM S (36KB)

#### 5.1.9 External Memory Interface

The external memory interfaces supported on this chip include:

- 32-bit DRAM Interface:
  - o LPDDR4-4000
  - o DDR4-3200
- 8-bit NAND FLASH, including support for Raw MLC/SLC devices, BCH ECC up to 62-bit, and ONFi3.2 compliance (clock rates up to 100 MHz and data rates up to 200 MB/sec)
- eMMC 5.1 FLASH (2 interfaces)
- SPI NOR FLASH (3 interfaces)
- FlexSPI FLASH with support for XIP (for Cortex-M7 in low-power mode) and support for either one Octal SPI, or parallel read mode of two identical Quad SPI FLASH devices

#### 5.1.10 Timers

- The timers on this chip include:
- One local generic timer integrated into each Cortex-A53 CPU
- Global system counter with timer bus interface to Cortex-A53 MPCore generic timers
- One local system timer (SysTick) integrated into the Cortex-M7 CPU
- Six general purpose timer (GPT) modules
- Three watchdog timer (WDOG) modules
- Four pulse width modulation (PWM) modules

#### 5.1.11 Graphics Processing Unit (GPU)

The chip incorporates the following Graphics Processing Unit (GPU) features:

- One GPU for 2D and composition acceleration
  - Supports multi-source composition
  - Supports one-pass filter
  - Supports tile format
- One GPU for 3D processing
  - Two Shader Execution Units
  - o Supports OpenGL ES 1.1, 2.0, 3.0, 3.1
  - o Supports OpenCL 3.0
  - Supports OpenVG 1.1
  - o Supports OpenGL 4.0
  - o Supports EGL 1.5
  - o Supports Vulkan 1.1
  - Supports tile format

#### 5.1.12 Graphics Processing Unit (VPU)

The chip incorporates the following Video Processing Unit (VPU) features:

- Video Decode:
  - 1080p60 HEVC/H.265 Main, Main 10 (up to level 5.1) (VPU G2)
  - o 1080p60 VP9 Profile 0, 2 (VPU G2)
  - o 1080p60 VP8 (VPU G1)
  - o 1080p60 AVC/H.264 Baseline, Main, High decoder (VPU G1)
- Video Encode:
  - o 1080p60 AVC/H.264 encoder
  - o 1080p60 HEVC/H.265 encoder
- TrustZone support

#### 5.1.13 Machine Learning: NPU (Neural Processing Unit)

- 2.3 TOP/s Neural Network performance available for user applications
  - o Speech recognition (e.g., Deep Speech 2)
  - o Image recognition (e.g., ResNet-50)
  - Object detection (e.g., MobileNet-SSD)

#### 5.1.14 Display Interfaces

The chip has the following display support:

- Three LCDIF Display Controllers:
  - One LCDIF drives MIPI DSI
  - One LCDIF drives LVDS Tx
  - One LCDIF drives HDMI Tx
  - Support up to 1920x1200p60 display per LCDIF if no more than 2 instances used simultaneously, or 2x 1080p60 + 1x 4kp30 on HDMI if all 3 instances used simultaneously.
  - O Supports 8-bit / 16-bit / 18-bit / 24-bit / 32-bit pixel depth
  - Supports one layer
- MIPI Interface:
  - One 4-lane MIPI DSI interface
  - Two 4-lane MIPI CSI interfaces
- Two 4-lane LVDS interfaces
- ISI (Image Sensor Interface):
  - o The ISI is a simple camera interface that supports image processing and transfer
  - o via a bus master interface for up to 2 cameras
- Two Camera ISP (Image Signal Processor):
  - When one camera is used, supports up to 12MP@30fps or 4kp45
  - When two cameras are used, each supports up to 1080p80
- HDMI 2.0a
  - o HDMI 2.0a Tx supporting one display
    - Resolutions of: 720 x 480p60, 1280 x 720p60, 1920 x 1080p60, 1920 x 1080p120, 3840 x 2160p30
- Audio support
  - o 32 channel audio output support
  - o 1 S/PDIF audio eARC input support

#### 5.1.15 Audio

Audio include the following:

- Audio DSP
- S/PDIF Input and Output, including a Raw Capture input mode
- Six external SAI (synchronous audio interface) modules supporting I2S, AC97, TDM, codec/DSP and DSD interfaces, comprising one SAI with 8 TX and 8 RX lanes, one SAI with 4 TX and 4 RX lanes, two SAI with 2 TX and 2 RX lanes, and two SAI with 1 TX and 1 RX lanes.
- PDM Microphone Interface module which supports up to 8-microphones (4 lanes)
- Asynchronous Sample Rate Converter (ASRC) module which supports:
  - Processing of up to 32 audio channels
  - 4 context groups
  - o 8 kHz to 384 kHz sample rate
  - o 1/16 to 8x sample rate conversion ratio

#### 5.1.16 General Connectivity Interfaces

The chip contains a rich set of general connectivity interfaces, including:

- One PCI Express (PCIe):
  - o Single lane supporting PCle Gen 3
  - o Dual mode operation to function as root complex or endpoint
  - Integrated PHY interface
  - Supports L1 low power substate
- Two USB 3.0 Type C controllers with integrated PHY interface
  - Backwards compatibility with USB 2.0
  - Spread spectrum clock support
- Three Ultra Secure Digital Host Controller (uSDHC) interfaces
  - o MMC 5.1 compliance with HS400 DDR signaling to support up to 400 MB/sec
  - SD/SDIO 3.01 compliance with 200 MHZ SDR signaling to support up to 100 MB/sec
  - Support for SDXC (extended capacity)
- Two Ethernet controllers, capable of simultaneous operation
  - One Gigabit Ethernet controller with support for EEE, Ethernet AVB and IEEE1588
  - One Gigabit Ethernet controller with support for TSN, EEE, Ethernet AVB and IEEE1588
- Two controller area network (FlexCAN) modules, each optionally supporting flexible data rate (FD)
- Four universal asynchronous receiver/transmitter (UART) modules
- Six I2C modules
- Three SPI modules

#### 5.1.17 Security

Security functions are enabled and accelerated by the following hardware:

- RDC Resource Domain Controller:
  - Supports 4 domains and up to 8 regions
- Arm TrustZone including the TZ architecture:
  - o ARM Cortex-A53 MPCore TrustZone support
- On-chip RAM (OCRAM) secure region protection using OCRAM controller
- High Assurance Boot (HAB)
- Cryptographic Acceleration and Assurance Module (CAAM)
  - Support Widevine and PlayReady content protection
  - Public Key Cryptography (PKHA) with RSA and Elliptic Curve (ECC) algorithms
  - o Real-time integrity checker (RTIC)
  - o DRM support for RSA, AES, 3DES, DES
  - Side channel attack resistance
  - True random number generation (RNG)
  - Manufacturing protection support
- Secure Non-Volatile Storage (SNVS), including Secure Real Time Clock (SRTC)
- Secure JTAG Controller (SJC)

#### 5.1.18 Multicore Support

Multicore support contains:

- Resource domain controller (RDC) to support isolation and safe sharing of system resources
- Messaging unit (MU)
- Hardware Semaphore (SEMA42)
- Shared bus topology

#### 5.1.19 GPIO and Pin Multiplexing

- General-purpose input/output (GPIO) modules with interrupt capability
- Input/output multiplexing controller (IOMUXC) to provide centralized pad control

#### 5.1.20 Power Management

The power management unit consists of:

- Temperature sensor with programmable trip points
- Flexible power domain partitioning with internal power switches to support efficient power management

#### 5.1.21 System Debug

The system debug features are:

- ARM CoreSight debug and trace architecture
- Embedded Trace FIFO (ETF) with 4 KB internal storage to provide trace buffering
- Unified trace capability for Quad Cortex-A53 and Cortex-M7 CPUs
- Cross Triggering Interface (CTI)
- Support for 5-pin (JTAG) debug interfaces

# 5.2 Memory

#### 5.2.1 RAM

The VAR-SOM-MX8M-PLUS is available with up to 8 GB of LPDDR4-4000 memory.

#### 5.2.2 Non-volatile Storage Memory

The VAR-SOM-MX8M-PLUS is available with a non-volatile MLC eMMC storage memory with optional densities of up to 128GB. It is used for Flash Disk purposes, O.S. run-time-image, Bootloader and application/user data storage.

### 5.3 Audio (WM8904)

The WM8904 is a high performance ultra-low power stereo CODEC optimized for portable audio applications.

The device features stereo ground-referenced headphone amplifiers using the Wolfson 'Class-W' amplifier techniques. It incorporates an innovative dual-mode charge pump architecture - to optimize efficiency and power consumption during playback.

The ground-referenced headphone output eliminates AC coupling capacitors, and both outputs include common mode feedback paths to reject ground noise. Control sequences for audio path setup can be preloaded and executed by an integrated control write sequencer to reduce software driver development and minimize pops and clicks via SilentSwitch™ technology. The input impedance is constant with PGA gain setting. A stereo digital microphone interface is provided, with a choice of two inputs. A dynamic range controller provides compression and level control to support a wide range of portable recording applications. Anti-clip and quick release features offer good performance in the presence of loud impulsive noises. ReTuneTM Mobile 5-band parametric equalizer with fully programmable coefficients is integrated for optimization of speaker characteristics. Programmable dynamic range control is also available for maximizing loudness, protecting speakers from clipping and preventing premature shutdown due to battery droop. Common audio sampling frequencies are supported from a wide range of external clocks, either directly or generated via the FLL.

#### Features:

- 3.0mW quiescent power consumption for DAC to headphone playback
- DAC SNR 96dB typical, THD -86dB typical
- ADC SNR 91dB typical, THD -80dB typical
- 2.4mW quiescent power consumption for analogue bypass playback
- Control write sequencer for pop minimized start-up and shutdown
- Single register writes for default start-up sequence
- Integrated FLL provides all necessary clocks Self-clocking modes allow processor to sleep All standard sample rates from 8kHz to 96kHz
- Stereo digital microphone input
- 2 single ended inputs per stereo channel
- Digital Dynamic Range Controller (compressor / limiter)
- Digital sidetone mixing
- Ground-referenced headphone driver

#### 5.4 Wi-Fi + BT

VAR-SOM-MX8M-PLUS module can be configured either for Dual band or Single Band Wi-Fi® and Bluetooth® add on modules. Both realize the necessary PHY/MAC layers to support WLAN applications in conjunction with a host processor over a SDIO interface.

The modules also provide a Bluetooth/BLE platform through the HCI transport layer. Both WLAN and Bluetooth share the same antenna port.

VAR-SOM-MX8M-PLUS Wi-Fi and BT Key Features:

- IEEE 802.11 ac/a/b/g/n (Dual Band Option)
- IEEE 802.11 b/g/n (Single Band Option)
- Bluetooth 2.1+EDR, and BLE 5.2
- U.F.L connector for external antenna
- Latest Linux and Android drivers supported directly by LSR and Cypress
- Wi-Fi/BT module Broad certifications with multiple antennas: FCC (USA), IC (Canada), ETSI (Europe), Giteki (Japan), and RCM (AU/NZ)
- Industrial operating Temperature Range: -40 to +85

#### 5.4.1 VAR-SOM-MX8M-PLUS Dual Band Option

The VAR-SOM-MX8M-PLUS contains LSR's certified high-performance Sterling-LWB5™ Dual band 2.4/5 GHz Wi-Fi® and Bluetooth® Smart Ready Multi-Standard Module based upon the Cypress (formerly Broadcom) CYW43353 chipset supporting 802.11 ac/a/b/g/n, BT 2.1+EDR, and BLE 5.2 wireless connectivity.

#### 5.4.2 VAR-SOM-MX8M-PLUS Single Band Option

The VAR-SOM-MX8M-PLUS contains Laird's certified high-performance Sterling-LWB™ 2.4 GHz Wi-Fi® and Bluetooth® Smart Ready Multi-Standard Module based upon the Cypress (formerly Broadcom) CYW4343W chipset supporting IEEE 802.11 b/g/n, BT 2.1+EDR, and BLE 5.2 wireless connectivity.

#### **5.5 PMIC**

The VAR-SOM-MX8M-PLUS features Dual Freescale/NXP's PCA9450CHN chip as a Power Management Integrated circuit (PMIC) designed specifically for use with NXP's i.MX 8M Plus series of application processors. The PCA9450CHN regulates power rails required on SOM from a single 3.3V power supply. The PMIC is fully programmable via the I2C interface and associated register map.

Additional communication is provided by direct logic interfacing including interrupt, watchdog and reset.

### 5.6 10/100/1000 Mbps Ethernet Transceiver

The SOM can be ordered with an Integrated Ethernet Transceiver, Qualcomm Atheros AR8033 or Analog Devices ADIN1300. Please contact sales@variscite.com for inquiries about P/N assembled on your SOM.

#### 5.6.1 Qualcomm Atheros AR8033 Ethernet Transceiver

#### Key features include:

- 10BASE-Te/100BASE-TX/1000BASE-T IEEE 802.3 compliant
- 1000BASE-T PCS and auto-negotiation with next page support
- Green ETHOS power saving modes with internal automatic DSP power saving scheme
- IEEE 802.3az EEE
- Fully integrated digital adaptive equalizers, echo cancellers, and Near End Crosstalk (NEXT) cancellers
- Robust Cable Discharge Event (CDE) protection of ±6 kV
- Robust operation over up to 140 meters of CAT5 cable
- Automatic Channel Swap (ACS)
- Automatic MDI/MDIX crossover
- Automatic polarity correction v IEEE 802.3u compliant auto-negotiation
- Jumbo frame supports up to 10 KB (full-duplex)
- Integrated termination circuitry at the line side

#### 5.6.2 Analog Devices ADIN1300 Ethernet Transceiver

#### Key features include:

- 10BASE-Te/100BASE-TX/1000BASE-T IEEE® 802.3™ compliant MII, RMII, and RGMII MAC interfaces
- EEE in accordance with IEEE 802.3az
- Start of packet detection for IEEE 1588 time stamp support
- Enhanced link detection
- Configurable LED
- Integrated power supply monitoring and POR
- MII management interface (MDIO) compatible with the IEEE 802.3 Standard Clause 22 and Clause 45 management frame structures.
- Supports cable lengths up to 150 meters at Gigabit speeds and 180 meters when operating at 100 Mbps or 10 Mbps.
- Automatic MDI/MDIX crossover
- Auto-negotiation capability in accordance with IEE 802.3 Clause 28
- Supports a number of power-down modes: hardware, software, and energy detect power-down, and EEE LPI mode
- On-chip cable diagnostics capabilities
- Transmit drivers are voltage mode with on-chip terminations

# 5.7 Resistive Touch Controller (TSC2046)

The VAR-SOM-MX8M-PLUS features on board a 4-wire resistive touch panel interface controller (TI TSC2046) with the following features:

- Compatible with 4-wire resistive touch screens
- Pen-detection and nIRQ generation
- Supports several schemes of measurement, averaging to filter noise

#### 5.8 EEPROM

The SOM uses 4Kbit serial EEPROM to store memory calibration and manufacturing parameters. This EEPROM is connected to I2C1 bus and intended only for holding the above information. The SOM may not boot if the contents of EEPROM device are corrupted.

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

# 6. VAR-SOM-MX8M-PLUS Hardware Configuration

The table below lists the Hardware configurations options orderable for the VAR-SOM-MX8M-PLUS.

**Table 1 Hardware Configuration Options** 

| Option | Description                                                                                         |  |  |  |
|--------|-----------------------------------------------------------------------------------------------------|--|--|--|
| EC     | Ethernet PHY assembled on SOM                                                                       |  |  |  |
| AC     | Audio Codec assembled on SOM                                                                        |  |  |  |
| WBD    | Dual band Wi-Fi and BT/BLE combo assembled on SOM                                                   |  |  |  |
| WB     | Single band Wi-Fi and BT/BLE combo assembled on SOM                                                 |  |  |  |
| TP     | Resistive Touch controller assembled on SOM                                                         |  |  |  |
| DSI    | DSI lanes exported via SOM connector pins instead of LVDSO lanes                                    |  |  |  |
| CSI2   | 2 <sup>nd</sup> MIPI-CSI2 serial camera lanes exported via SOM connector pins instead of HDMI lanes |  |  |  |
| SAI1   | CPU SAI1 balls exported via SOM connector pins instead of GPIO1 balls                               |  |  |  |
| QSPI   | QSPIA lanes exported via SOM connector pins                                                         |  |  |  |

<u>Note</u>: Other orderable options are available and are not part of this datasheet. Please refer to Variscite official website for full list of configuration options.

# 7. External Connectors

#### 7.1 Board to Board Connector

The VAR-SOM-MX8M-PLUS exposes a 200-pin SO-DIMM connector.

- The recommended mating connectors for baseboard interfacing are:
  - 1. Concraft 0701A0BE52E
  - 2. Tyco Electronics -1565917-4

## 7.2 Wi-Fi & BT Connector

In Modules with Wi-Fi "WB" or "WBD" Configuration - a combined Wi-Fi + BT antenna connector is assembled.

- Connector type: U.FL JACK connector
- Cable and antenna shall have a 50 Ohm characteristic impedance

#### 7.3 JTAG Header

In addition to the 200-pin SO-DIMM interface, the SOM exposes JTAG interface via an optional header.

## 7.4 VAR-SOM-MX8M-PLUS Connector Pin-out

Table 2: VAR-SOM-MX8M-PLUS J1 Pinout

| D'a | Accombile | Planama                   | Notes                                                                               | CDIO       | D-II                          |
|-----|-----------|---------------------------|-------------------------------------------------------------------------------------|------------|-------------------------------|
| Pin | Assembly  | Pin name                  | Notes                                                                               | GPIO       | Ball                          |
|     |           |                           | Referenced to pin 36 supply (1.8V/3.3V);<br>On some SOM modules this pin is GND; If |            |                               |
|     |           |                           | placed in such carrier with no "EC"                                                 |            |                               |
| 1   | no EC     | ENET_TX_CTL               | configuration define PAD as input!                                                  | GPIO1_IO22 | SOC.AF24                      |
| 4   | 50        | NC                        | With "EC" configuration this pin in Not                                             |            | NC 50                         |
| 1   | EC        | NC                        | Connected                                                                           |            | NC_EC                         |
| 2   |           | GND                       | Digital Ground                                                                      | 00104 1040 | GND                           |
| 3   | no EC     | ENET_TD3                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO18 | SOC.AD24<br>AR8033.11/        |
| 3   | EC        | ETH0_MDI_A_P              | Signal source is Ethernet PHY                                                       |            | ADIN1300.12                   |
| 4   | no EC     | ENET_RD0                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO26 | SOC.AG29                      |
|     | F.C.      | ETILO MIDLI C. D.         | Circular was in 5th annut DUV                                                       |            | AR8033.17/                    |
| 4   | EC        | ETHO_MDI_C_P              | Signal source is Ethernet PHY                                                       | CDIO4 1040 | ADIN1300.16                   |
| 5   | no EC     | ENET_TD2                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO19 | SOC.AF26<br>AR8033.12/        |
| 5   | EC        | ETH0_MDI_A_M              | Signal source is Ethernet PHY                                                       |            | ADIN1300.13                   |
| 6   | no EC     | ENET_RD1                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO27 | SOC.AG28                      |
|     | 50        | ETUO NADI C NA            | Cinnal annua in Ethanuat DUV                                                        |            | AR8033.18/                    |
| 6   | EC        | ETH0_MDI_C_M              | Signal source is Ethernet PHY                                                       |            | ADIN1300.17                   |
| 7   |           | GND                       | Digital Ground                                                                      |            | GND                           |
| 8   |           | GND                       | Digital Ground                                                                      | 00104 1000 | GND                           |
| 9   | no EC     | ENET_TD1                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO20 | SOC.AE26<br>AR8033.14/        |
| 9   |           | ETH0_MDI_B_P              |                                                                                     |            | ADIN1300.14                   |
| 10  | no EC     | ENET_RD2                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO28 | SOC.AF29                      |
| 10  | EC        | ETUO MOL D. D.            | Circular was in Ethornat DUV                                                        |            | AR8033.20/                    |
| 10  |           | ETHO_MDI_D_P              | Signal source is Ethernet PHY                                                       | CDIO1 1031 | ADIN1300.18                   |
| 11  | no EC     | ENET_TD0                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO21 | SOC.AC25<br>AR8033.15/        |
| 11  | EC        | ETH0_MDI_B_M              | Signal source is Ethernet PHY                                                       |            | ADIN1300.15                   |
| 12  | no EC     | ENET_RD3                  | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO29 | SOC.AF28                      |
| 12  | EC        | ETHO MDI D M              | Signal source is Ethernet PHY                                                       |            | AR8033.21/<br>ADIN1300.19     |
| 13  | LC        | GND                       | Digital Ground                                                                      |            | GND                           |
|     |           | GND                       |                                                                                     |            | GND                           |
| 14  | no FC     |                           | Digital Ground                                                                      | CDIO1 1034 |                               |
| 15  | no EC     | ENET_RX_CTL               | Referenced to pin 36 supply (1.8V/3.3V)                                             | GPIO1_IO24 | SOC.AE28<br>AR8033.23/        |
| 15  | EC        | ETHO_LED_ACT              | Signal source is Ethernet PHY                                                       |            | ADIN1300.21                   |
|     |           |                           | Referenced to pin 36 supply (1.8V/3.3V);                                            | 05104 :55  |                               |
| 16  | no EC     | ENET_RXC                  | Includes series EMI filter                                                          | GPIO1_IO25 | SOC.AE29<br>AR8033.24 26/     |
| 16  | EC        | ETH0_LED_LINK_10_100_1000 | Signal source is Ethernet PHY                                                       |            | ADIN1300.26 via inverting FET |
| 17  |           | SPDIF_EXT_CLK             |                                                                                     | GPIO5_IO05 | SOC.AC18                      |
| 18  | no AC     | SAI3_TXD                  | Available in SOM without "AC" configuration                                         | GPIO5_IO01 | SOC.AH18                      |
| 18  | AC        | DMIC_CLK                  | Signal source is Audio Codec                                                        |            | WM8904.1                      |
| 19  |           | GND                       | Digital Ground                                                                      |            | GND                           |

| Pin | Assembly | Pin name             | Notes                                                                                              | GPIO       | Ball                 |
|-----|----------|----------------------|----------------------------------------------------------------------------------------------------|------------|----------------------|
| 20  | no AC    | SAI3_MCLK            | Available in SOM without "AC" configuration                                                        | GPIO5 1002 | SOC.AJ20             |
| 20  | AC       | DMIC_DATA            | Signal source is Audio Codec                                                                       | _          | WM8904.27            |
| 21  |          | SAI2 RXD0            | Ü                                                                                                  | GPIO4 IO23 | SOC.AJ14             |
| 22  |          | SAI2_RXC             |                                                                                                    | GPIO4_IO22 | SOC.AJ16             |
| 23  |          | SAI2 RXFS            |                                                                                                    | GPIO4 IO21 | SOC.AH17             |
| 24  |          | SAI2_TXFS            |                                                                                                    | GPIO4_IO24 | SOC.AJ17             |
| 25  |          | SAI2_TXC             |                                                                                                    | GPIO4_IO25 | SOC.AH15             |
| 26  |          | SAI2_TXD0            |                                                                                                    | GPIO4_IO26 | SOC.AH16             |
| 27  |          | GND                  | Digital Ground                                                                                     |            | GND                  |
| 28  |          | GND                  | Digital Ground                                                                                     |            | GND                  |
| 29  |          | GPIO1_IO15           |                                                                                                    | GPIO1_IO15 | SOC.B5               |
| 30  |          | ENET_MDIO            | Shared by SOM with "EC"; Pin alternate function cannot be changed when using SOM with EC assembled | GPI01_I017 | SOC.AH29             |
| 31  | no QSPI  | NC                   | Without "QSPI" configuration this pin is Not Connected                                             |            | NC_QSPI              |
| 31  | QSPI     | NAND_DATA01          | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                              | GPIO3_IO07 | SOC.L25              |
| 32  |          | VCC_SOM              | SOM Power                                                                                          |            | VCC_SOM              |
| 33  | no QSPI  | NC                   | Without "QSPI" configuration this pin is Not Connected                                             |            | NC_QSPI              |
| 33  | QSPI     | NAND_DATA02          | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                              | GPIO3_IO08 | SOC.L24              |
| 34  |          | VCC_SOM              | SOM Power                                                                                          |            | VCC_SOM              |
| 35  | no QSPI  | NC                   | Without "QSPI" configuration this pin is Not Connected                                             |            | NC_QSPI              |
| 35  | QSPI     | NAND DATA03          | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                              | GPIO3 1009 | SOC.N24              |
| 36  | no EC    | VDD_ENETO_1P8_3P3_IN | ENET_QOS pins group power IN                                                                       | 01103_1003 | VDD ENETO 1P8 3P3 IN |
| 36  | EC       | NC NC                | With "EC" configuration this pin in Not Connected                                                  |            | NC NC                |
| 37  |          | GND                  | Digital Ground                                                                                     |            | GND                  |
| 38  |          | VDD_ENET1_1P8_3P3_IN | ENET1 pins group power IN                                                                          |            | VDD ENET1 1P8 3P3 IN |
| 39  |          | ECSPI2_SS0           |                                                                                                    | GPIO5 IO13 | SOC.AJ22             |
| 40  | no SAI1  | GPIO1_IO00           |                                                                                                    | GPIO1_I000 | SOC.A7               |
| 40  | SAI1     | SAI1_MCLK            | Referenced to pin 38 supply (1.8V/3.3V)                                                            | GPIO4_IO20 | SOC.AE12             |
| 41  |          | ECSPI2_MISO          |                                                                                                    | GPIO5_IO12 | SOC.AH20             |
| 42  |          | DOOT SEL             | Controls internal OR external boot source;<br>Internal signal pulled up to SOM_PER_3V3             |            | INT LOGIC            |
| 42  |          | BOOT_SEL             | using 10K resistor;                                                                                | CDIOT 1040 | INT. LOGIC           |
| 43  |          | ECSPI2_SCLK          |                                                                                                    | GPIO5_IO10 | SOC.AF6              |
| 44  |          | UART3_RXD            |                                                                                                    | GPIO5_IO26 | SOC.AE6              |
| 45  |          | ECSPI2_MOSI          |                                                                                                    | GPIO5_IO11 | SOC.AJ21             |
| 46  |          | UART3_TXD<br>GND     | Digital Ground                                                                                     | GPIO5_IO27 | SOC.AJ4<br>GND       |
|     |          |                      | Digital Glounu                                                                                     | GDIO4 1027 |                      |
| 48  |          | SAI2_MCLK            |                                                                                                    | GPIO4_IO27 | SOC.AJ15             |

| Pin | Assembly | Pin name    | Notes                                                                     | GPIO        | Ball        |
|-----|----------|-------------|---------------------------------------------------------------------------|-------------|-------------|
|     |          |             | SOM Peripherals' 3.3v rail Output.                                        |             |             |
|     |          |             | Should be used to sequence carrier board peripherals' 3.3v supply.        |             |             |
|     |          |             | Refer to Symphony-Board schematics for                                    |             |             |
| 49  |          | SOM 3V3 PER | implementation.  Max. 200mA current draw allowed.                         |             | SOM 3V3 PER |
|     |          |             | Used internally with "WBD",                                               |             |             |
|     |          |             | Function can be released if BT Function                                   |             |             |
| 50  |          | ECSPI1_MISO | disabled                                                                  | GPIO5_IO08  | SOC.AD20    |
|     |          |             | Used internally with "WBD", Function can be released if BT Function       |             |             |
| 51  |          | ECSPI1_SS0  | disabled                                                                  | GPIO5_IO09  | SOC.AE20    |
|     |          |             | Used internally with "WBD",                                               |             |             |
| 52  |          | ECSPI1_MOSI | Function can be released if BT Function disabled                          | GPIO5_IO07  | SOC.AC20    |
| 32  |          | LC3FII_WO3I | Used internally with "WBD",                                               | GF103_1007  | 30C.AC20    |
|     |          |             | Function can be released if BT Function                                   |             |             |
| 53  |          | ECSPI1_SCLK | disabled                                                                  | GPIO5_IO06  | SOC.AF20    |
| 54  |          | SAI1_RXD7   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO09  | SOC.AH12    |
| 55  |          | SAI1_TXD3   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO15  | SOC.AD12    |
| 56  |          | SAI1_TXD2   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO14  | SOC.AH11    |
| 57  |          | SAI1_TXC    | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO11  | SOC.AJ12    |
|     |          |             | Referenced to pin 36 supply (1.8V/3.3V);<br>Includes series EMI filter;   |             |             |
|     |          |             | On some SOM modules this pin is GND; If                                   |             |             |
|     |          |             | placed in such carrier with no "EC"                                       | 05104 1000  |             |
| 58  | no EC    | ENET_TXC    | configuration define PAD as input!                                        | GPIO1_IO23  | SOC.AE24    |
| 58  | EC       | NC          | With "EC" configuration this pin in Not Connected                         |             | NC EC       |
| 59  |          | GND         | Digital Ground                                                            |             | GND         |
| 60  |          | SD2_CLK     | Bank voltage set on SOM 1.8V/3.3V                                         | GPIO2_IO13  | SOC.AB29    |
| 61  |          | SD2_DATA2   | Bank voltage set on SOM 1.8V/3.3V                                         | GPIO2_IO17  | SOC.AA26    |
| 62  |          | SD2_DATA0   | Bank voltage set on SOM 1.8V/3.3V                                         | GPIO2_IO15  | SOC.AC28    |
| 63  |          | SD2_DATA1   | Bank voltage set on SOM 1.8V/3.3V                                         | GPIO2_IO16  | SOC.AC29    |
| 64  |          | SD2_CMD     | Bank voltage set on SOM 1.8V/3.3V                                         | GPIO2_IO14  | SOC.AB28    |
| 65  |          | SD2_DATA3   | Bank voltage set on SOM 1.8V/3.3V                                         | GPIO2_IO18  | SOC.AA25    |
| 66  |          | GND         | Digital Ground                                                            |             | GND         |
| 67  |          | GND         | Digital Ground                                                            |             | GND         |
| 68  |          | SPDIF_TX    |                                                                           | GPIO5_IO03  | SOC.AE18    |
| 69  |          | GPIO1_IO11  |                                                                           | GPIO1_IO11  | SOC.D8      |
| 70  | no SAI1  | GPIO1_IO13  |                                                                           | GPIO1_IO13  | SOC.A6      |
| 70  | SAI1     | SAI1_RXD0   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO02  | SOC.AC10    |
| 71  |          | SAI1_RXD6   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO08  | SOC.AH10    |
| 72  | no SAI1  | GPIO1_IO05  |                                                                           | GPIO1_IO05  | SOC.B4      |
| 72  | SAI1     | SAI1_RXD2   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO04  | SOC.AH9     |
| 73  |          | SAI1_TXD0   | Referenced to pin 38 supply (1.8V/3.3V)                                   | GPIO4_IO12  | SOC.AJ11    |
|     |          |             | Shared by SOM with "EC";                                                  |             |             |
| 74  |          | ENET_MDC    | Pin alternate function cannot be changed when using SOM with EC assembled | GPIO1_IO16  | SOC.AH28    |
|     | I        | -14-1_WDC   | WHEN ASING SOM WITH LE ASSEMBLE                                           | 3, 101_1010 | 333.71120   |

Rev. 1.19, 5/2024

| Pin | Assembly | Pin name        | Notes                                                                                   | GPIO       | Ball     |
|-----|----------|-----------------|-----------------------------------------------------------------------------------------|------------|----------|
| 75  | no SAI1  | GPIO1 IO01      | Notes                                                                                   | GPIO1 IO01 | SOC.E8   |
|     |          | <del>-</del>    | Defendant to min 20 averals (4 0)//2 2)/)                                               | _          |          |
| 75  | SAI1     | SAI1_RXD3       | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4_IO05 | SOC.AJ8  |
| 76  | 6414     | GND             | Digital Ground                                                                          | CD104 1000 | GND      |
| 77  | no SAI1  | GPIO1_IO08      |                                                                                         | GPIO1_IO08 | SOC.A8   |
| 77  | SAI1     | SAI1_TXD6       | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4_IO18 | SOC.AC12 |
| 78  |          | GND             | Digital Ground  Pin is routed by default via on SOM                                     |            | GND      |
|     |          |                 | 1.8<->3.3V open drain voltage translator with                                           |            |          |
|     |          |                 | 10K Pull up. In "QSPI" configuration Pin is routed directly                             |            |          |
| 79  |          | NAND_DQS        | from CPU @1.8v                                                                          | GPIO3_IO14 | SOC.R26  |
| 80  |          | GPIO1_IO14      |                                                                                         | GPIO1_IO14 | SOC.A4   |
| 81  |          | SAI1 RXD5       | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4_I007 | SOC.AE10 |
| 82  | no SAI1  | GPI01 I007      |                                                                                         | GPIO1 IO07 | SOC.F6   |
| 82  | SAI1     | SAI1 RXFS       | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4 1000 | SOC.AJ9  |
| 83  |          | UART2_RXD       | Used as debug UART on Variscite base board                                              | GPIO5_IO24 | SOC.AF6  |
|     |          |                 | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with       |            |          |
|     |          |                 | 1.8<->3.3V open drain voltage translator with 10K Pull up.                              |            |          |
|     |          |                 | In "QSPI" configuration Pin is routed directly                                          |            |          |
| 84  |          | NAND_DATA00     | from CPU @1.8v                                                                          | GPIO3_IO06 | SOC.R25  |
| 85  |          | UART2_TXD       | Used as debug UART on Variscite base board                                              | GPIO5 1025 | SOC.AH4  |
| 86  | no SAI1  | GPIO1_IO06      | <u> </u>                                                                                | GPIO1_IO06 | SOC.A3   |
| 86  | SAI1     | SAI1_RXC        | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4_IO01 | SOC.AH8  |
| 87  |          | I2C3_SDA        |                                                                                         | GPIO5_IO19 | SOC.AJ6  |
| 88  |          | I2C3_SCL        |                                                                                         | GPIO5_IO18 | SOC.AJ7  |
| 89  |          | GND             | Digital Ground                                                                          | _          | GND      |
| 90  |          | I2C4_SDA        |                                                                                         | GPIO5_IO21 | SOC.AD8  |
| 91  |          | USB1_RX_N       |                                                                                         | _          | SOC.B9   |
| 92  |          | I2C4_SCL        |                                                                                         | GPIO5 IO20 | SOC.AF8  |
| 93  |          | USB1_RX_P       |                                                                                         | _          | SOC.A9   |
|     |          |                 | USB PHY ID pin, No GPIO function                                                        |            |          |
| 94  |          | USB1_ID         | Pin referenced to 1.8V                                                                  |            | SOC.B11  |
| 95  |          | GND             | Digital Ground                                                                          |            | GND      |
| 96  |          | SAI1_TXD5       | Referenced to pin 38 supply (1.8V/3.3V) Includes series EMI filter                      | GPIO4 IO17 | SOC.AH14 |
| 97  |          | USB1 TX P       |                                                                                         | _          | SOC.A10  |
|     |          | <del></del>     | SOM reset input pin. Internally pulled up.                                              |            |          |
|     |          |                 | Once it is asserted low, SOM performs reset.  By default, cold reset is performed power |            |          |
|     |          |                 | cycling the PMIC rails. Can be programmed to                                            |            |          |
| 98  |          | SYS_nRST_3V3    | perform warm reset instead.                                                             |            | PMIC.8   |
| 99  |          | USB1_TX_N       |                                                                                         |            | SOC.B10  |
| 100 |          | PCIE1_REF_CLK_N | Differential Pair Negative side                                                         |            | SOC.E16  |
| 101 |          | GND             | Digital Ground                                                                          |            | GND      |
| 102 |          | PCIE1_REF_CLK_P | Differential Pair Positive side                                                         |            | SOC.D16  |
| 103 |          | VCC_SOM         | SOM Power                                                                               |            | VCC_SOM  |
| 104 |          | USB2_VBUS       | USB PHY power pin; 5V tolerant                                                          |            | SOC.D12  |

| Pin | Assembly | Pin name        | Notes                                    | GPIO       | Ball     |
|-----|----------|-----------------|------------------------------------------|------------|----------|
| 105 | resembly | VCC SOM         | SOM Power                                | GI IO      | VCC SOM  |
| 106 |          | USB1_VBUS       | USB PHY power pin; 5V tolerant           |            | SOC.A11  |
| 107 |          | VCC SOM         | SOM Power                                |            | VCC_SOM  |
| 108 |          | USB2_D_N        | SONTOWE                                  |            | SOC.E14  |
| 109 |          | VCC_SOM         | SOM Power                                |            | VCC_SOM  |
| 110 |          | USB2_D_P        | SOWITOWEI                                |            | SOC.D14  |
| 111 |          | VCC_SOM         | SOM Power                                |            | VCC SOM  |
| 112 |          | GND             | Digital Ground                           |            | GND      |
| 113 |          | SAI1_TXD4       | Referenced to pin 38 supply (1.8V/3.3V)  | GPIO4_IO16 | SOC.AH13 |
| 114 |          | USB1_D_N        | USB OTG capable                          | GF104_1010 | SOC.E10  |
| 115 |          | UART4_RXD       | ОЗВ ОТО сараше                           | GPIO5 IO28 | SOC.AJ5  |
| 116 |          | USB1_D_P        | USB OTG capable                          | GP105_1028 | SOC.D10  |
| 117 | no CAI1  |                 | ОЗВ ОТО сараше                           | CDIO1 1003 |          |
|     | no SAI1  | GPIO1_IO03      | Defendand to min 20 comple (4 0)//2 2)() | GPIO1_IO03 | SOC.D6   |
| 117 | SAI1     | SAI1_RXD1       | Referenced to pin 38 supply (1.8V/3.3V)  | GPIO4_IO03 | SOC.AF10 |
| 118 |          | GND             | Digital Ground                           |            | GND      |
| 119 |          | MIPI_CSI1_D0_P  | D ( 14 04/204)                           | CDIO4 1040 | SOC.D18  |
| 120 |          | SAI1_TXFS       | Referenced to pin 38 supply (1.8V/3.3V)  | GPIO4_IO10 | SOC.AF12 |
| 121 |          | MIPI_CSI1_D0_N  |                                          |            | SOC.E18  |
| 122 |          | SAI1_RXD4       | Referenced to pin 38 supply (1.8V/3.3V)  | GPIO4_IO06 | SOC.AD10 |
| 123 |          | MIPI_CSI1_D1_N  |                                          |            | SOC.E20  |
| 124 |          | UART1_TXD       |                                          | GPIO5_IO23 | SOC.AJ3  |
| 125 |          | MIPI_CSI1_D1_P  |                                          |            | SOC.D20  |
| 126 |          | GND             | Digital Ground                           |            | GND      |
| 127 |          | MIPI_CSI1_D2_P  |                                          |            | SOC.D24  |
| 128 |          | PCIE1_TX_N      |                                          |            | SOC.B15  |
| 129 |          | MIPI_CSI1_D2_N  |                                          |            | SOC.E24  |
| 130 |          | PCIE1_TX_P      |                                          |            | SOC.A15  |
| 131 |          | MIPI_CSI1_D3_N  |                                          |            | SOC.E26  |
| 132 |          | GND             | Digital Ground                           |            | GND      |
| 133 |          | MIPI_CSI1_D3_P  |                                          |            | SOC.D26  |
| 134 |          | PCIE1_RX_P      |                                          |            | SOC.A14  |
| 135 |          | MIPI_CSI1_CLK_P |                                          |            | SOC.D22  |
| 136 |          | PCIE1_RX_N      |                                          |            | SOC.B14  |
| 137 |          | MIPI_CSI1_CLK_N |                                          |            | SOC.E22  |
| 138 |          | GND             | Digital Ground                           |            | GND      |
| 139 |          | GND             | Digital Ground                           |            | GND      |
| 140 |          | USB2_RX_P       |                                          |            | SOC.A12  |
| 141 |          | USB2_TX_N       |                                          |            | SOC.B13  |
| 142 |          | USB2_RX_N       |                                          |            | SOC.B12  |
| 143 |          | USB2_TX_P       |                                          |            | SOC.A13  |
| 144 |          | GND             | Digital Ground                           |            | GND      |

Rev. 1.19, 5/2024

| Pin  | Assembly | Pin name                     | Notes                                                                       | GPIO       | Ball     |
|------|----------|------------------------------|-----------------------------------------------------------------------------|------------|----------|
|      |          |                              | Available in SOM without "QSPI"                                             |            |          |
| 1.45 | no OCDI  | EADC N LIDD                  | configuration; Pin referenced to 1.8v                                       |            | SOC AU22 |
| 145  | no QSPI  | EARC_N_HPD                   | Available in SOM with "QSPI" configuration;                                 |            | SOC.AH22 |
| 145  | QSPI     | NAND_ALE                     | Pin referenced to 1.8V                                                      | GPIO3_IO00 | SOC.N25  |
|      | 0010     |                              | Available in SOM without "CSI2"                                             |            |          |
| 146  | no CSI2  | HDMI_TX1_P                   | configuration                                                               |            | SOC.AH26 |
| 146  | CSI2     | MIPI_CSI2_D1_P               | Available in SOM with "CSI2" configuration                                  |            | SOC.A24  |
|      |          |                              | Available in SOM without "QSPI" configuration;                              |            |          |
| 147  | no QSPI  | EARC_P_UTIL                  | Pin referenced to 1.8v                                                      |            | SOC.AJ23 |
| 4.47 | OCDI     | NAME OF D                    | Available in SOM with "QSPI" configuration;                                 | CDIO2 1004 | 505135   |
| 147  | QSPI     | NAND_CEO_B                   | Pin referenced to 1.8V  Available in SOM without "CSI2"                     | GPIO3_IO01 | SOC.L26  |
| 148  | no CSI2  | HDMI_TX1_N                   | configuration                                                               |            | SOC.AJ26 |
| 148  | CSI2     | MIPI_CSI2_D1_N               | Available in SOM with "CSI2" configuration                                  |            | SOC.B24  |
| 149  |          | GND                          | Digital Ground                                                              |            | GND      |
|      |          |                              | Available in SOM without "CSI2"                                             |            |          |
| 150  | no CSI2  | HDMI_TXC_N                   | configuration                                                               |            | SOC.AJ24 |
| 150  | CSI2     | MIPI_CSI2_CLK_N              | Available in SOM with "CSI2" configuration                                  |            | SOC.B23  |
| 151  | no CSI2  | HDMI_TX2_P                   | Available in SOM without "CSI2" configuration                               |            | SOC.AH27 |
| 151  | CSI2     | MIPI_CSI2_D2_P               | Available in SOM with "CSI2" configuration                                  |            | SOC.A22  |
|      | 55.2     |                              | Available in SOM without "CSI2"                                             |            |          |
| 152  | no CSI2  | HDMI_TXC_P                   | configuration                                                               |            | SOC.AH24 |
| 152  | CSI2     | MIPI_CSI2_CLK_P              | Available in SOM with "CSI2" configuration                                  |            | SOC.A23  |
| 153  | no CSI2  | LIDMI TV2 N                  | Available in SOM without "CSI2" configuration                               |            | SOC.AJ27 |
| 153  | CSI2     | HDMI_TX2_N<br>MIPI_CSI2_D2_N | Available in SOM with "CSI2" configuration                                  |            | SOC.B22  |
| 133  | CSIZ     | IVIIFI_C3IZ_DZ_IV            | Available in SOM with CSI2 configuration  Available in SOM without "CSI2"   |            | 30C.B22  |
| 154  | no CSI2  | HDMI_HPD                     | configuration                                                               | GPIO3_IO29 | SOC.AE22 |
| 154  | CSI2     | MIPI_CSI2_D3_P               | Available in SOM with "CSI2" configuration                                  |            | SOC.A21  |
|      |          |                              | Available in SOM without "CSI2"                                             |            |          |
| 155  | no CSI2  | HDMI_TX0_P                   | configuration                                                               |            | SOC.AH25 |
| 155  | CSI2     | MIPI_CSI2_D0_P               | Available in SOM with "CSI2" configuration  Available in SOM without "CSI2" |            | SOC.A25  |
| 156  | no CSI2  | HDMI_CEC                     | configuration                                                               | GPIO3_IO28 | SOC.AD22 |
| 156  | CSI2     | MIPI_CSI2_D3_N               | Available in SOM with "CSI2" configuration                                  |            | SOC.B21  |
|      |          |                              | Available in SOM without "CSI2"                                             |            |          |
| 157  | no CSI2  | HDMI_TX0_N                   | configuration                                                               |            | SOC.AJ25 |
| 157  | CSI2     | MIPI_CSI2_D0_N               | Available in SOM with "CSI2" configuration                                  |            | SOC.B25  |
| 158  |          | GND                          | Digital Ground                                                              |            | GND      |
| 159  |          | GND                          | Digital Ground                                                              |            | GND      |
| 160  | no DSI   | LVDS0_D1_N                   | Available in SOM without "DSI" configuration                                |            | SOC.F28  |
| 160  | DSI      | MIPI_DSI1_D1_N               | Available in SOM with "DSI" configuration                                   |            | SOC.B17  |
|      |          |                              |                                                                             |            |          |
| 161  | no DSI   | LVDS0_D0_N                   | Available in SOM without "DSI" configuration                                |            | SOC.E28  |
| 161  | DSI      | MIPI_DSI1_D0_N               | Available in SOM with "DSI" configuration                                   |            | SOC.B16  |

Rev. 1.19, 5/2024

| Pin | Assembly      | Pin name                     | Notes GPIO                                                                              |            | Ball               |
|-----|---------------|------------------------------|-----------------------------------------------------------------------------------------|------------|--------------------|
| 162 | no DCI        | LVDC0_D1_D                   | Available in SOM without "DSI" configuration                                            |            | 500 530            |
| 162 | no DSI<br>DSI | LVDS0_D1_P<br>MIPI DSI1 D1 P | Available in SOM without "DSI" configuration  Available in SOM with "DSI" configuration |            | SOC.E29<br>SOC.A17 |
| 102 | וכטו          | MINI_D3I1_D1_P               | Available in SOW with D31 configuration                                                 |            | SUC.A17            |
| 163 | no DSI        | LVDS0_D0_P                   | Available in SOM without "DSI" configuration                                            |            | SOC.D29            |
| 163 | DSI           | MIPI_DSI1_D0_P               | Available in SOM with "DSI" configuration                                               |            | SOC.A16            |
| 164 | DCI           | LVDCO DO N                   | Aveilable to COM with and IIDCIII and firmed to                                         |            | 505 1130           |
| 164 | no DSI<br>DSI | LVDS0_D2_N                   | Available in SOM without "DSI" configuration                                            |            | SOC.H28<br>SOC.B19 |
| 164 | וצט           | MIPI_DSI1_D2_N               | Available in SOM with "DSI" configuration                                               |            | SOC.B19            |
| 165 | no DSI        | LVDS0_D3_N                   | Available in SOM without "DSI" configuration                                            |            | SOC.J28            |
| 165 | DSI           | MIPI_DSI1_D3_N               | Available in SOM with "DSI" configuration                                               |            | SOC.B20            |
|     |               |                              |                                                                                         |            |                    |
| 166 | no DSI        | LVDS0_D2_P                   | Available in SOM without "DSI" configuration                                            |            | SOC.G29            |
| 166 | DSI           | MIPI_DSI1_D2_P               | Available in SOM with "DSI" configuration                                               |            | SOC.A19            |
| 167 | no DSI        | LVDS0_D3_P                   | Available in SOM without "DSI" configuration                                            |            | SOC.H29            |
| 167 | DSI           | MIPI DSI1 D3 P               | Available in SOM with "DSI" configuration                                               |            | SOC.A20            |
|     |               |                              | <u> </u>                                                                                |            |                    |
| 168 | no DSI        | LVDS0_CLK_N                  | Available in SOM without "DSI" configuration                                            |            | SOC.G28            |
| 168 | DSI           | MIPI_DSI1_CLK_N              | Available in SOM with "DSI" configuration                                               |            | SOC.B18            |
| 169 |               | GND                          | Digital Ground                                                                          |            | GND                |
| 170 | no DSI        | LVDS0_CLK_P                  | Available in SOM without "DSI" configuration                                            |            | SOC.F29            |
| 170 | DSI           | MIPI_DSI1_CLK_P              | Available in SOM with "DSI" configuration                                               |            | SOC.A18            |
| 171 |               | UART4_TXD                    |                                                                                         | GPIO5_IO29 | SOC.AH5            |
| 172 |               | GND                          | Digital Ground                                                                          | _          | GND                |
| 173 | no SAI1       | GPIO1_IO09                   |                                                                                         | GPIO1_IO09 | SOC.B8             |
| 173 | SAI1          | SAI1_TXD7                    | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4_IO19 | SOC.AJ13           |
| 474 |               | LIDAM DDG CCI                | Internal signal pulled up to SOM_PER_3V3                                                | CD102 1026 | 500 4000           |
| 174 |               | HDMI_DDC_SCL                 | using 10K resistor;                                                                     | GPIO3_IO26 | SOC.AC22           |
| 175 |               | UART1_RXD                    | Internal signal pulled up to SOM PER 3V3                                                | GPIO5_IO22 | SOC.AD6            |
| 176 |               | HDMI_DDC_SDA                 | using 10K resistor;                                                                     | GPIO3_IO27 | SOC.AF22           |
| 177 |               | SAI1_TXD1                    | Referenced to pin 38 supply (1.8V/3.3V)                                                 | GPIO4_IO13 | SOC.AJ10           |
| 178 |               | GND                          | Digital Ground                                                                          |            | GND                |
| 179 |               | GND                          | Digital Ground                                                                          |            | GND                |
| 180 |               | LVDS1_CLK_N                  |                                                                                         |            | SOC.B28            |
| 181 |               | LVDS1_D3_P                   |                                                                                         |            | SOC.C29            |
| 182 |               | LVDS1_CLK_P                  |                                                                                         |            | SOC.A28            |
| 183 |               | LVDS1_D3_N                   |                                                                                         |            | SOC.D28            |
| 184 |               | LVDS1_D0_N                   |                                                                                         |            | SOC.B26            |
| 185 |               | GND                          | Digital Ground                                                                          |            | GND                |
| 186 |               | LVDS1_D0_P                   |                                                                                         |            | SOC.A26            |
| 187 | no TP         | I2C1_SDA                     | Available in SOM without TP                                                             | GPIO5_IO15 | SOC.AH7            |
| 187 | TP            | TS_X-                        | Signal source is Resistive Touch controller                                             |            | TSC2046.8          |
| 188 |               | LVDS1_D1_N                   |                                                                                         |            | SOC.B27            |

Rev. 1.19, 5/2024

Page 32

| Pin | Assembly | Pin name   | Notes                                       | GPIO       | Ball      |
|-----|----------|------------|---------------------------------------------|------------|-----------|
| 189 | no TP    | I2C1_SCL   | Available in SOM without TP                 | GPIO5_IO14 | SOC.AC8   |
| 189 | TP       | TS_X+      | Signal source is Resistive Touch controller |            | TSC2046.6 |
| 190 |          | LVDS1_D1_P |                                             |            | SOC.A27   |
| 191 | no TP    | I2C2_SDA   | Available in SOM without TP                 | GPIO5_IO17 | SOC.AE8   |
| 191 | TP       | TS_Y+      | Signal source is Resistive Touch controller |            | TSC2046.7 |
| 192 |          | LVDS1_D2_N |                                             |            | SOC.C28   |
| 193 | no TP    | I2C2_SCL   | Available in SOM without TP                 | GPIO5_IO16 | SOC.AH6   |
| 193 | TP       | TS_Y-      | Signal source is Resistive Touch controller |            | TSC2046.9 |
| 194 |          | LVDS1_D2_P |                                             |            | SOC.B29   |
| 195 |          | AGND       | Audio Ground                                |            | AGND      |
| 196 | no AC    | SAI3_RXFS  | Available in SOM without "AC" configuration | GPIO4_IO28 | SOC.AJ19  |
| 196 | AC       | HPOUTFB    | Signal source is Audio Codec                |            | WM8904.14 |
| 197 | no AC    | SAI3_RXC   | Available in SOM without "AC" configuration | GPIO4_IO29 | SOC.AJ18  |
| 197 | AC       | LINEIN1_LP | Signal source is Audio Codec                |            | WM8904.26 |
| 198 | no AC    | SAI3_RXD   | Available in SOM without "AC" configuration | GPIO4_IO30 | SOC.AF18  |
| 198 | AC       | HPLOUT     | Signal source is Audio Codec                |            | WM8904.13 |
| 199 | no AC    | SAI3_TXFS  | Available in SOM without "AC" configuration | GPIO4_IO31 | SOC.AC16  |
| 199 | AC       | LINEIN1_RP | Signal source is Audio Codec                |            | WM8904.24 |
| 200 | no AC    | SAI3_TXC   | Available in SOM without "AC" configuration | GPIO5_IO00 | SOC.AH19  |
| 200 | AC       | HPROUT     | Signal source is Audio Codec                |            | WM8904.15 |

# 7.5 VAR-SOM-MX8M-PLUS Connector Pin Mux

Table 3: VAR-SOM-MX8M-PLUS PINMUX

| Pin | Assembly | Ball     | ALTO                  | ALT1                                                             | ALT2                          | ALT3                | ALT4                            | ALT5       | ALT6            |
|-----|----------|----------|-----------------------|------------------------------------------------------------------|-------------------------------|---------------------|---------------------------------|------------|-----------------|
| 1   | no EC    | SOC.AF24 | ENET_QOS_RGMII_TX_CTL |                                                                  | SAI6_MCLK                     | SPDIF1_OUT          |                                 | GPIO1_IO22 | USDHC3_DATA0    |
| 3   | no EC    | SOC.AD24 | ENET_QOS_RGMII_TD3    |                                                                  | SAI6_TX_BCLK                  | PDM_BIT_STREAM2     |                                 | GPIO1_IO18 | USDHC3_DATA6    |
| 4   | no EC    | SOC.AG29 | ENET_QOS_RGMII_RD0    |                                                                  | SAI7_RX_DATA0                 | PDM_BIT_STREAM1     |                                 | GPIO1_IO26 | USDHC3_DATA4    |
|     |          |          |                       | ENET_QOS_INPUT=E NET_QOS_TX_CLK OUTPUT=CCM_ENET _QOS_REF_CLK_ROO |                               |                     |                                 |            |                 |
| 5   | no EC    | SOC.AF26 | ENET_QOS_RGMII_TD2    | Т                                                                | SAI6_RX_DATA0                 | PDM_BIT_STREAM1     |                                 | GPIO1_IO19 | USDHC3_DATA7    |
| 6   | no EC    | SOC.AG28 | ENET_QOS_RGMII_RD1    |                                                                  | SAI7_RX_SYNC                  | PDM_BIT_STREAM0     |                                 | GPIO1_IO27 | USDHC3_RESET_B  |
| 9   | no EC    | SOC.AE26 | ENET_QOS_RGMII_TD1    |                                                                  | SAI6_RX_SYNC                  | PDM_BIT_STREAM0     |                                 | GPIO1_IO20 | USDHC3_CD_B     |
| 10  | no EC    | SOC.AF29 | ENET_QOS_RGMII_RD2    |                                                                  | SAI7_RX_BCLK                  | PDM_CLK             |                                 | GPIO1_IO28 | USDHC3_CLK      |
| 11  | no EC    | SOC.AC25 | ENET_QOS_RGMII_TD0    |                                                                  | SAI6_RX_BCLK                  | PDM_CLK             |                                 | GPIO1_IO21 | USDHC3_WP       |
| 12  | no EC    | SOC.AF28 | ENET_QOS_RGMII_RD3    |                                                                  | SAI7_MCLK                     | SPDIF1_IN           |                                 | GPIO1_IO29 | USDHC3_CMD      |
| 15  | no EC    | SOC.AE28 | ENET_QOS_RGMII_RX_CTL |                                                                  | SAI7_TX_SYNC                  | PDM_BIT_STREAM3     |                                 | GPIO1_IO24 | USDHC3_DATA2    |
| 16  | no EC    | SOC.AE29 | ENET_QOS_RGMII_RXC    | ENET_QOS_RX_ER                                                   | SAI7_TX_BCLK                  | PDM_BIT_STREAM2     |                                 | GPIO1_IO25 | USDHC3_DATA3    |
| 17  |          | SOC.AC18 | SPDIF1_EXT_CLK        | PWM1_OUT                                                         |                               | GPT1_COMPARE3       |                                 | GPIO5_IO05 |                 |
| 18  | no AC    | SOC.AH18 | SAI3_TX_DATA0         | SAI2_TX_DATA3                                                    | SAI5_RX_DATA3                 | GPT1_CAPTURE2       | SPDIF1_EXT_CLK                  | GPIO5_IO01 | SRC_BOOT_MODE5  |
| 20  | no AC    | SOC.AJ20 | SAI3_MCLK             | PWM4_OUT                                                         | SAI5_MCLK                     |                     | SPDIF1_OUT                      | GPIO5_IO02 | SPDIF1_IN       |
| 21  |          | SOC.AJ14 | SAI2_RX_DATA0         | SAI5_TX_DATA0                                                    | ENET_QOS_1588_E<br>VENT2_OUT  | SAI2_TX_DATA1       | UART1_RTS_B                     | GPIO4_IO23 | PDM_BIT_STREAM3 |
| 22  |          | SOC.AJ16 | SAI2_RX_BCLK          | SAI5_TX_BCLK                                                     | 2115 517 5151                 | FLEXCAN1_TX         | UART1_RX                        | GPIO4_IO22 | PDM_BIT_STREAM1 |
| 23  |          | SOC.AH17 | SAI2_RX_SYNC          | SAI5_TX_SYNC                                                     | SAI5_TX_DATA1                 | SAI2_RX_DATA1       | UART1_TX                        | GPIO4_IO21 | PDM_BIT_STREAM2 |
| 24  |          | SOC.AJ17 | SAI2_TX_SYNC          | SAI5_TX_DATA1                                                    | ENET_QOS_1588_E<br>VENT3_ OUT | SAI2_TX_DATA1       | UART1_CTS_B                     | GPIO4_IO24 | PDM_BIT_STREAM2 |
| 25  |          | SOC.AH15 | SAI2_TX_BCLK          | SAI5_TX_DATA2                                                    |                               | FLEXCAN1_RX         |                                 | GPIO4_IO25 | PDM_BIT_STREAM1 |
| 26  |          | SOC.AH16 |                       | SAI5_TX_DATA3                                                    | ENET_QOS_1588_E<br>VENT2_IN   | FLEXCAN2_TX         | ENET_QOS_1588_EVEN<br>T2_AUX_IN | GPIO4_IO26 | SRC_BOOT_MODE4  |
| 29  |          | SOC.B5   | GPIO1_IO15            | USB2_OTG_OC                                                      |                               |                     | USDHC3_WP                       | PWM4_OUT   | CCM_CLKO2       |
| 30  |          | SOC.AH29 | ENET_QOS_MDIO         |                                                                  | SAI6_TX_SYNC                  | PDM_BIT_STREAM3     |                                 | GPIO1_IO17 | USDHC3_DATA5    |
| 31  | QSPI     | SOC.L25  | NAND_DATA01           | QSPI_A_DATA1                                                     | SAI3_TX_SYNC                  | ISP_PRELIGHT_TRIG_0 | UART4_TX                        | GPIO3_IO07 |                 |

| Pin | Assembly | Ball     | ALTO               | ALT1             | ALT2            | ALT3          | ALT4                | ALT5            | ALT6            |
|-----|----------|----------|--------------------|------------------|-----------------|---------------|---------------------|-----------------|-----------------|
| 33  | QSPI     | SOC.L24  | NAND_DATA02        | QSPI_A_DATA2     | USDHC3_CD_B     | UART4_CTS_B   | I2C4_SDA            | GPIO3_IO08      |                 |
| 35  | QSPI     | SOC.N24  | NAND_DATA03        | QSPI_A_DATA3     | USDHC3_WP       | UART4_RTS_B   | ISP_FL_TRIG_1       | GPIO3_IO09      |                 |
| 39  |          | SOC.AJ22 | ECSPI2_SS0         | UART4_RTS_B      | I2C4_SDA        |               | CCM_CLKO2           | GPIO5_IO13      |                 |
|     |          |          | _                  | CCM_ENET_PHY_REF | _               |               |                     | _               |                 |
| 40  | no SAI1  | SOC.A7   | GPIO1_IO00         | _CLK_ROOT        |                 | ISP_FL_TRIG_0 |                     | CCM_REF_CLK_32K | CCM_EXT_CLK1    |
|     |          |          |                    |                  |                 |               | ENET1_INPUT=ENET1_T |                 |                 |
|     |          |          |                    |                  |                 |               | X_ CLK              |                 |                 |
| 40  | CAIA     | COC 4542 | CAIA NACII         |                  | CAIA TV DCIII   |               | OUTPUT=CCM_ENET_R   | CDIO 4 1020     |                 |
| 40  | SAI1     | SOC.AE12 | SAI1_MCLK          | LIADTA CTC D     | SAI1_TX_BCLK    | CALZ NACLY    | EF_CLK_ROOT         | GPIO4_IO20      |                 |
| 41  |          | SOC.AH20 | ECSPI2_MISO        | UART4_CTS_B      | I2C4_SCL        | SAI7_MCLK     | CCM_CLKO1           | GPI05_I012      |                 |
| 43  |          | SOC.AH21 | ECSPI2_SCLK        | UART4_RX         | 12C3_SCL        | SAI7_TX_BCLK  | FI FVCAND TV        | GPI05_I010      |                 |
| 44  |          | SOC.AE6  | UART3_RX           | UART1_CTS_B      | USDHC3_RESET_B  | GPT1_CAPTURE2 | FLEXCAN2_TX         | GPIO5_IO26      |                 |
| 45  |          | SOC.AJ21 | ECSPI2_MOSI        | UART4_TX         | I2C3_SDA        | SAI7_TX_DATA0 |                     | GPIO5_IO11      |                 |
| 46  |          | SOC.AJ4  | UART3_TX           | UART1_RTS_B      | USDHC3_VSELECT  | GPT1_CLK      | FLEXCAN2_RX         | GPIO5_IO27      |                 |
| 40  |          | 500 1145 | CA12 A401/         | 6415 44611/      | ENET_QOS_1588_E | ELEVOANO DV   | ENET_QOS_1588_EVEN  | CDIO 4 1027     | CA12 A4CLK      |
| 48  |          | SOC.AJ15 | SAI2_MCLK          | SAI5_MCLK        | VENT3_IN        | FLEXCAN2_RX   | T3_AUX_IN           | GPI04_I027      | SAI3_MCLK       |
| 50  |          | SOC.AD20 | ECSPI1_MISO        | UART3_CTS_B      | I2C2_SCL        | SAI7_RX_DATA0 |                     | GPIO5_IO08      |                 |
| 51  |          | SOC.AE20 | ECSPI1_SS0         | UART3_RTS_B      | I2C2_SDA        | SAI7_TX_SYNC  |                     | GPIO5_IO09      |                 |
| 52  |          | SOC.AC20 | ECSPI1_MOSI        | UART3_TX         | I2C1_SDA        | SAI7_RX_BCLK  |                     | GPIO5_IO07      |                 |
| 53  |          | SOC.AF20 | ECSPI1_SCLK        | UART3_RX         | I2C1_SCL        | SAI7_RX_SYNC  |                     | GPIO5_IO06      |                 |
| 54  |          | SOC.AH12 | SAI1_RX_DATA7      | SAI6_MCLK        | SAI1_TX_SYNC    | SAI1_TX_DATA4 | ENET1_RGMII_RD3     | GPIO4_IO09      |                 |
| 55  |          | SOC.AD12 | SAI1_TX_DATA3      |                  |                 |               | ENET1_RGMII_TD3     | GPIO4_IO15      |                 |
| 56  |          | SOC.AH11 | SAI1_TX_DATA2      |                  |                 |               | ENET1_RGMII_TD2     | GPIO4_IO14      |                 |
| 57  |          | SOC.AJ12 | SAI1_TX_BCLK       |                  |                 |               | ENET1_RGMII_RXC     | GPIO4_IO11      |                 |
| 58  | no EC    | SOC.AE24 | ENET_QOS_RGMII_TXC | ENET_QOS_TX_ER   | SAI7_TX_DATA0   |               |                     | GPIO1_IO23      | USDHC3_DATA1    |
| 60  |          | SOC.AB29 | USDHC2_CLK         |                  | ECSPI2_SCLK     | UART4_RX      |                     | GPIO2_IO13      |                 |
| 61  |          | SOC.AA26 | USDHC2_DATA2       |                  | ECSPI2_SS0      | SPDIF1_OUT    | PDM_BIT_STREAM2     | GPIO2_IO17      |                 |
| 62  |          | SOC.AC28 | USDHC2_DATA0       |                  | I2C4_SDA        | UART2_RX      | PDM_BIT_STREAM0     | GPIO2_IO15      |                 |
| 63  |          | SOC.AC29 | USDHC2_DATA1       |                  | I2C4_SCL        | UART2_TX      | PDM_BIT_STREAM1     | GPIO2_IO16      |                 |
| 64  |          | SOC.AB28 | USDHC2_CMD         |                  | ECSPI2_MOSI     | UART4_TX      | PDM_CLK             | GPIO2_IO14      |                 |
| 65  |          | SOC.AA25 | USDHC2_DATA3       |                  | ECSPI2_MISO     | SPDIF1_IN     | PDM_BIT_STREAM3     | GPIO2_IO18      | SRC_EARLY_RESET |
| 68  |          | SOC.AE18 | SPDIF1_OUT         | PWM3_OUT         | I2C5_SCL        | GPT1_COMPARE1 | FLEXCAN1_TX         | GPIO5_IO03      |                 |
|     |          |          |                    |                  |                 |               |                     |                 |                 |
| 69  |          | SOC.D8   | GPIO1_IO11         |                  | PWM2_OUT        |               | USDHC3_VSELECT      | CCM_PMIC_READY  |                 |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

Page 35

Variscite Ltd.

| Pin | Assembly | Ball     | ALTO          | ALT1             | ALT2           | ALT3                | ALT4                | ALT5            | ALT6          |
|-----|----------|----------|---------------|------------------|----------------|---------------------|---------------------|-----------------|---------------|
| 70  | no SAI1  | SOC.A6   | GPIO1_IO13    | USB1_OTG_OC      |                |                     |                     | PWM2_OUT        |               |
|     |          |          | _             |                  |                |                     | ENET1_1588_EVENT1_I | _               |               |
| 70  | SAI1     | SOC.AC10 | SAI1_RX_DATA0 |                  | SAI1_TX_DATA1  | PDM_BIT_STREAM0     | N                   | GPIO4_IO02      |               |
| 71  |          | SOC.AH10 | SAI1_RX_DATA6 | SAI6_TX_SYNC     | SAI6_RX_SYNC   |                     | ENET1_RGMII_RD2     | GPIO4_IO08      |               |
|     |          |          |               |                  |                |                     |                     |                 |               |
| 72  | no SAI1  | SOC.B4   | GPIO1_IO05    | M7_NMI           |                | ISP_FL_TRIG_1       |                     | CCM_PMIC_READY  |               |
| 72  | SAI1     | SOC.AH9  | SAI1_RX_DATA2 |                  |                | PDM_BIT_STREAM2     | ENET1_MDC           | GPIO4_IO04      |               |
| 73  |          | SOC.AJ11 | SAI1_TX_DATA0 |                  |                |                     | ENET1_RGMII_TD0     | GPIO4_IO12      |               |
| 74  |          | SOC.AH28 | ENET_QOS_MDC  |                  | SAI6_TX_DATA0  |                     |                     | GPIO1_IO16      | USDHC3_STROBE |
| 75  | no SAI1  | SOC.E8   | GPIO1_IO01    | PWM1_OUT         |                | ISP_SHUTTER_TRIG_0  |                     | CCM_REF_CLK_24M | CCM_EXT_CLK2  |
| 75  | SAI1     | SOC.AJ8  | SAI1_RX_DATA3 |                  |                | PDM_BIT_STREAM3     | ENET1_MDIO          | GPIO4_IO05      |               |
|     |          |          |               | ENET_QOS_1588_EV |                |                     | ENET_QOS_1588_EVEN  |                 |               |
| 77  | no SAI1  | SOC.A8   | GPIO1_IO08    | ENTO_ IN         | PWM1_OUT       | ISP_PRELIGHT_TRIG_1 | T0_AUX_IN           | USDHC2_RESET_B  |               |
| 77  | SAI1     | SOC.AC12 | SAI1_TX_DATA6 | SAI6_RX_SYNC     | SAI6_TX_SYNC   |                     | ENET1_RX_ER         | GPIO4_IO18      |               |
| 79  |          | SOC.R26  | NAND_DQS      | QSPI_A_DQS       | SAI3_MCLK      | ISP_SHUTTER_OPEN_0  | I2C3_SCL            | GPIO3_IO14      |               |
| 80  |          | SOC.A4   | GPIO1_IO14    | USB2_OTG_PWR     |                |                     | USDHC3_CD_B         | PWM3_OUT        | CCM_CLKO1     |
| 81  |          | SOC.AE10 | SAI1_RX_DATA5 | SAI6_TX_DATA0    | SAI6_RX_DATA0  | SAI1_RX_SYNC        | ENET1_RGMII_RD1     | GPIO4_IO07      |               |
| 82  | no SAI1  | SOC.F6   | GPIO1_IO07    | ENET_QOS_MDIO    |                | ISP_FLASH_TRIG_1    |                     | USDHC1_WP       | CCM_EXT_CLK4  |
|     |          |          |               |                  |                |                     | ENET1_1588_EVENT0_I |                 |               |
| 82  | SAI1     | SOC.AJ9  | SAI1_RX_SYNC  |                  |                |                     | N                   | GPIO4_IO00      |               |
| 83  |          | SOC.AF6  | UART2_RX      | ECSPI3_MISO      |                | GPT1_COMPARE3       |                     | GPIO5_IO24      |               |
| 84  |          | SOC.R25  | NAND_DATA00   | QSPI_A_DATA0     | SAI3_RX_DATA0  | ISP_FLASH_TRIG_0    | UART4_RX            | GPIO3_IO06      |               |
| 85  |          | SOC.AH4  | UART2_TX      | ECSPI3_SS0       |                | GPT1_COMPARE2       |                     | GPIO5_IO25      |               |
| 86  | no SAI1  | SOC.A3   | GPIO1_IO06    | ENET_QOS_MDC     |                | ISP_SHUTTER_TRIG_1  |                     | USDHC1_CD_B     | CCM_EXT_CLK3  |
|     |          |          |               |                  |                |                     | ENET1_1588_EVENT0_  |                 |               |
| 86  | SAI1     | SOC.AH8  | SAI1_RX_BCLK  |                  |                | PDM_CLK             | OUT                 | GPIO4_IO01      |               |
| 87  |          | SOC.AJ6  | I2C3_SDA      | PWM3_OUT         | GPT3_CLK       | ECSPI2_MOSI         |                     | GPIO5_IO19      |               |
| 88  |          | SOC.AJ7  | I2C3_SCL      | PWM4_OUT         | GPT2_CLK       | ECSPI2_SCLK         |                     | GPIO5_IO18      |               |
| 90  |          | SOC.AD8  | I2C4_SDA      | PWM1_OUT         |                | ECSPI2_SS0          |                     | GPIO5_IO21      |               |
| 91  |          | SOC.B9   | USB1_RX_N     |                  |                |                     |                     |                 |               |
| 92  |          | SOC.AF8  | I2C4_SCL      | PWM2_OUT         | PCIE1_CLKREQ_B | ECSPI2_MISO         |                     | GPIO5_IO20      |               |
| 93  |          | SOC.A9   | USB1_RX_P     |                  |                |                     |                     |                 |               |
| 94  |          | SOC.B11  | USB1_ID       |                  |                |                     |                     |                 |               |
| 96  |          | SOC.AH14 | SAI1_TX_DATA5 | SAI6_RX_DATA0    | SAI6_TX_DATA0  |                     | ENET1_RGMII_TXC     | GPIO4_IO17      |               |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

Page 36

Variscite Ltd.

| Pin | Assembly | Ball     | ALTO               | ALT1           | ALT2           | ALT3                | ALT4               | ALT5             | ALT6 |
|-----|----------|----------|--------------------|----------------|----------------|---------------------|--------------------|------------------|------|
| 97  |          | SOC.A10  | USB1 TX P          |                |                |                     |                    |                  |      |
| 99  |          | SOC.B10  | USB1_TX_N          |                |                |                     |                    |                  |      |
| 100 |          | SOC.E16  | PCIE_REF_PAD_CLK_N |                |                |                     |                    |                  |      |
| 102 |          | SOC.D16  | PCIE_REF_PAD_CLK_P |                |                |                     |                    |                  |      |
| 104 |          | SOC.D12  | USB2_VBUS          |                |                |                     |                    |                  |      |
| 106 |          | SOC.A11  | USB1_VBUS          |                |                |                     |                    |                  |      |
| 108 |          | SOC.E14  | USB2_D_N           |                |                |                     |                    |                  |      |
| 110 |          | SOC.D14  | USB2_D_P           |                |                |                     |                    |                  |      |
| 113 |          | SOC.AH13 | SAI1_TX_DATA4      | SAI6_RX_BCLK   | SAI6_TX_BCLK   |                     | ENET1_RGMII_TX_CTL | GPIO4_IO16       |      |
| 114 |          | SOC.E10  | USB1_D_N           |                |                |                     |                    |                  |      |
| 115 |          | SOC.AJ5  | UART4_RX           | UART2_CTS_B    | PCIE1_CLKREQ_B | GPT1_COMPARE1       | I2C6_SCL           | GPIO5_IO28       |      |
| 116 |          | SOC.D10  | USB1_D_P           |                |                |                     |                    |                  |      |
| 117 | no SAI1  | SOC.D6   | GPIO1_IO03         | USDHC1_VSELECT |                | ISP_PRELIGHT_TRIG_0 |                    | SDMA1_EXT_EVENT0 |      |
|     |          |          | _                  |                |                |                     | ENET1_1588_EVENT1_ |                  |      |
| 117 | SAI1     | SOC.AF10 | SAI1_RX_DATA1      |                |                | PDM_BIT_STREAM1     | OUT                | GPIO4_IO03       |      |
| 119 |          | SOC.D18  | MIPI_CSI1_D0_P     |                |                |                     |                    |                  |      |
| 120 |          | SOC.AF12 | SAI1_TX_SYNC       |                |                |                     | ENET1_RGMII_RX_CTL | GPIO4_IO10       |      |
| 121 |          | SOC.E18  | MIPI_CSI1_D0_N     |                |                |                     |                    |                  |      |
| 122 |          | SOC.AD10 | SAI1_RX_DATA4      | SAI6_TX_BCLK   | SAI6_RX_BCLK   |                     | ENET1_RGMII_RD0    | GPIO4_IO06       |      |
| 123 |          | SOC.E20  | MIPI_CSI1_D1_N     |                |                |                     |                    |                  |      |
| 124 |          | SOC.AJ3  | UART1_TX           | ECSPI3_MOSI    |                |                     |                    | GPIO5_IO23       |      |
| 125 |          | SOC.D20  | MIPI_CSI1_D1_P     |                |                |                     |                    |                  |      |
| 127 |          | SOC.D24  | MIPI_CSI1_D2_P     |                |                |                     |                    |                  |      |
| 128 |          | SOC.B15  | PCIE_TXN_N         |                |                |                     |                    |                  |      |
| 129 |          | SOC.E24  | MIPI_CSI1_D2_N     |                |                |                     |                    |                  |      |
| 130 |          | SOC.A15  | PCIE_TXN_P         |                |                |                     |                    |                  |      |
| 131 |          | SOC.E26  | MIPI_CSI1_D3_N     |                |                |                     |                    |                  |      |
| 133 |          | SOC.D26  | MIPI_CSI1_D3_P     |                |                |                     |                    |                  |      |
| 134 |          | SOC.A14  | PCIE_RXN_P         |                |                |                     |                    |                  |      |
| 135 |          | SOC.D22  | MIPI_CSI1_CLK_P    |                |                |                     |                    |                  |      |
| 136 |          | SOC.B14  | PCIE_RXN_N         |                |                |                     |                    |                  |      |
| 137 |          | SOC.E22  | MIPI_CSI1_CLK_N    |                |                |                     |                    |                  |      |
| 140 |          | SOC.A12  | USB2_RX_P          |                |                |                     |                    |                  |      |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

Page 37

Variscite Ltd.

| Pin | Assembly | Ball     | ALTO            | ALT1         | ALT2          | ALT3               | ALT4        | ALT5       | ALT6 |
|-----|----------|----------|-----------------|--------------|---------------|--------------------|-------------|------------|------|
| 141 |          | SOC.B13  | USB2 TX N       |              |               |                    |             |            |      |
| 142 |          | SOC.B12  | USB2 RX N       |              |               |                    |             |            |      |
| 143 |          | SOC.A13  | USB2_TX_P       |              |               |                    |             |            |      |
| 145 | no QSPI  | SOC.AH22 | EARC_N_HPD      |              |               |                    |             |            |      |
| 145 | QSPI     | SOC.N25  | NAND_ALE        | QSPI_A_SCLK  | SAI3_TX_BCLK  | ISP_FL_TRIG_0      | UART3_RX    | GPIO3_IO00 |      |
| 146 | no CSI2  | SOC.AH26 | HDMI_TX1_P      |              |               |                    | _           | _          |      |
| 146 | CSI2     | SOC.A24  | MIPI_CSI2_D1_P  |              |               |                    |             |            |      |
| 147 | no QSPI  | SOC.AJ23 | EARC_P_UTIL     |              |               |                    |             |            |      |
| 147 | QSPI     | SOC.L26  | NAND_CEO_B      | QSPI_A_SSO_B | SAI3_TX_DATA0 | ISP_SHUTTER_TRIG_0 | UART3_TX    | GPIO3_IO01 |      |
| 148 | no CSI2  | SOC.AJ26 | HDMI_TX1_N      |              |               |                    |             |            |      |
| 148 | CSI2     | SOC.B24  | MIPI_CSI2_D1_N  |              |               |                    |             |            |      |
| 150 | no CSI2  | SOC.AJ24 | HDMI_TXC_N      |              |               |                    |             |            |      |
| 150 | CSI2     | SOC.B23  | MIPI_CSI2_CLK_N |              |               |                    |             |            |      |
| 151 | no CSI2  | SOC.AH27 | HDMI_TX2_P      |              |               |                    |             |            |      |
| 151 | CSI2     | SOC.A22  | MIPI_CSI2_D2_P  |              |               |                    |             |            |      |
| 152 | no CSI2  | SOC.AH24 | HDMI_TXC_P      |              |               |                    |             |            |      |
| 152 | CSI2     | SOC.A23  | MIPI_CSI2_CLK_P |              |               |                    |             |            |      |
| 153 | no CSI2  | SOC.AJ27 | HDMI_TX2_N      |              |               |                    |             |            |      |
| 153 | CSI2     | SOC.B22  | MIPI_CSI2_D2_N  |              |               |                    |             |            |      |
| 154 | no CSI2  | SOC.AE22 | HDMI_HPD        | HDMI_HPD_O   |               | I2C6_SDA           | FLEXCAN2_RX | GPIO3_IO29 |      |
| 154 | CSI2     | SOC.A21  | MIPI_CSI2_D3_P  |              |               |                    |             |            |      |
| 155 | no CSI2  | SOC.AH25 | HDMI_TX0_P      |              |               |                    |             |            |      |
| 155 | CSI2     | SOC.A25  | MIPI_CSI2_D0_P  |              |               |                    |             |            |      |
| 156 | no CSI2  | SOC.AD22 | HDMI_CEC        |              |               | I2C6_SCL           | FLEXCAN2_TX | GPIO3_IO28 |      |
| 156 | CSI2     | SOC.B21  | MIPI_CSI2_D3_N  |              |               |                    |             |            |      |
| 157 | no CSI2  | SOC.AJ25 | HDMI_TX0_N      |              |               |                    |             |            |      |
| 157 | CSI2     | SOC.B25  | MIPI_CSI2_D0_N  |              |               |                    |             |            |      |
| 160 | no DSI   | SOC.F28  | LVDS0_D1_N      |              |               |                    |             |            |      |
| 160 | DSI      | SOC.B17  | MIPI_DSI1_D1_N  |              |               |                    |             |            |      |
| 161 | no DSI   | SOC.E28  | LVDS0_D0_N      |              |               |                    |             |            |      |
| 161 | DSI      | SOC.B16  | MIPI_DSI1_D0_N  |              |               |                    |             |            |      |
| 162 | no DSI   | SOC.E29  | LVDS0_D1_P      |              |               |                    |             |            |      |
| 162 | DSI      | SOC.A17  | MIPI_DSI1_D1_P  |              |               |                    |             |            |      |
| 163 | no DSI   | SOC.D29  | LVDS0_D0_P      |              |               |                    |             |            |      |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

Page 38

Variscite Ltd.

| Pin | Assembly | Ball     | ALTO            | ALT1             | ALT2      | ALT3               | ALT4            | ALT5             | ALT6 |
|-----|----------|----------|-----------------|------------------|-----------|--------------------|-----------------|------------------|------|
| 163 | DSI      | SOC.A16  | MIPI DSI1 D0 P  |                  |           |                    |                 |                  |      |
| 164 | no DSI   | SOC.H28  | LVDS0 D2 N      |                  |           |                    |                 |                  |      |
| 164 | DSI      | SOC.B19  | MIPI DSI1 D2 N  |                  |           |                    |                 |                  |      |
| 165 | no DSI   | SOC.J28  | LVDSO D3 N      |                  |           |                    |                 |                  |      |
| 165 | DSI      | SOC.B20  | MIPI DSI1 D3 N  |                  |           |                    |                 |                  |      |
| 166 | no DSI   | SOC.G29  | LVDS0 D2 P      |                  |           |                    |                 |                  |      |
| 166 | DSI      | SOC.A19  | MIPI_DSI1_D2_P  |                  |           |                    |                 |                  |      |
| 167 | no DSI   | SOC.H29  | LVDS0 D3 P      |                  |           |                    |                 |                  |      |
| 167 | DSI      | SOC.A20  | MIPI_DSI1_D3_P  |                  |           |                    |                 |                  |      |
| 168 | no DSI   | SOC.G28  | LVDSO CLK N     |                  |           |                    |                 |                  |      |
| 168 | DSI      | SOC.B18  | MIPI_DSI1_CLK_N |                  |           |                    |                 |                  |      |
| 170 | no DSI   | SOC.F29  | LVDS0_CLK_P     |                  |           |                    |                 |                  |      |
| 170 | DSI      | SOC.A18  | MIPI_DSI1_CLK_P |                  |           |                    |                 |                  |      |
| 171 |          | SOC.AH5  | UART4_TX        | UART2_RTS_B      |           | GPT1_CAPTURE1      | I2C6_SDA        | GPIO5_IO29       |      |
|     |          |          |                 | ENET_QOS_1588_EV |           |                    |                 |                  |      |
| 173 | no SAI1  | SOC.B8   | GPIO1_IO09      | ENTO_OUT         | PWM2_OUT  | ISP_SHUTTER_OPEN_1 | USDHC3_RESET_B  | SDMA2_EXT_EVENT0 |      |
| 173 | SAI1     | SOC.AJ13 | SAI1_TX_DATA7   | SAI6_MCLK        |           | PDM_CLK            | ENET1_TX_ER     | GPIO4_IO19       |      |
| 174 |          | SOC.AC22 | HDMI_SCL        |                  |           | I2C5_SCL           | FLEXCAN1_TX     | GPIO3_IO26       |      |
| 175 |          | SOC.AD6  | UART1_RX        | ECSPI3_SCLK      |           |                    |                 | GPIO5_IO22       |      |
| 176 |          | SOC.AF22 | HDMI_SDA        |                  |           | I2C5_SDA           | FLEXCAN1_RX     | GPIO3_IO27       |      |
| 177 |          | SOC.AJ10 | SAI1_TX_DATA1   |                  |           |                    | ENET1_RGMII_TD1 | GPIO4_IO13       |      |
| 180 |          | SOC.B28  | LVDS1_CLK_N     |                  |           |                    |                 |                  |      |
| 181 |          | SOC.C29  | LVDS1_D3_P      |                  |           |                    |                 |                  |      |
| 182 |          | SOC.A28  | LVDS1_CLK_P     |                  |           |                    |                 |                  |      |
| 183 |          | SOC.D28  | LVDS1_D3_N      |                  |           |                    |                 |                  |      |
| 184 |          | SOC.B26  | LVDS1_D0_N      |                  |           |                    |                 |                  |      |
| 186 |          | SOC.A26  | LVDS1_D0_P      |                  |           |                    |                 |                  |      |
| 187 | no TP    | SOC.AH7  | I2C1_SDA        | ENET_QOS_MDIO    |           | ECSPI1_MOSI        |                 | GPI05_I015       |      |
| 188 |          | SOC.B27  | LVDS1_D1_N      |                  |           |                    |                 |                  |      |
| 189 | no TP    | SOC.AC8  | I2C1_SCL        | ENET_QOS_MDC     |           | ECSPI1_SCLK        |                 | GPIO5_IO14       |      |
| 190 |          | SOC.A27  | LVDS1_D1_P      |                  |           |                    |                 |                  |      |
|     |          |          |                 | ENET_QOS_1588_EV |           |                    |                 |                  |      |
| 191 | no TP    | SOC.AE8  | I2C2_SDA        | ENT1_OUT         | USDHC3_WP | ECSPI1_SS0         |                 | GPI05_I017       |      |
| 192 |          | SOC.C28  | LVDS1_D2_N      |                  |           |                    |                 |                  |      |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

Page 39

Variscite Ltd.

| Pin | Assembly | Ball     | ALT0          | ALT1                         | ALT2          | ALT3          | ALT4                             | ALT5       | ALT6            |
|-----|----------|----------|---------------|------------------------------|---------------|---------------|----------------------------------|------------|-----------------|
| 193 | no TP    | SOC.AH6  | I2C2_SCL      | ENET_QOS_1588_EV<br>ENT1_ IN | USDHC3_CD_B   | ECSPI1_MISO   | ENET_QOS_1588_EVEN<br>T1_ AUX_IN | GPIO5_IO16 |                 |
| 194 |          | SOC.B29  | LVDS1_D2_P    |                              |               |               |                                  |            |                 |
| 196 | no AC    | SOC.AJ19 | SAI3_RX_SYNC  | SAI2_RX_DATA1                | SAI5_RX_SYNC  | SAI3_RX_DATA1 | SPDIF1_IN                        | GPIO4_IO28 | PDM_BIT_STREAM0 |
| 197 | no AC    | SOC.AJ18 | SAI3_RX_BCLK  | SAI2_RX_DATA2                | SAI5_RX_BCLK  | GPT1_CLK      | UART2_CTS_B                      | GPIO4_IO29 | PDM_CLK         |
| 198 | no AC    | SOC.AF18 | SAI3_RX_DATA0 | SAI2_RX_DATA3                | SAI5_RX_DATA0 |               | UART2_RTS_B                      | GPIO4_IO30 | PDM_BIT_STREAM1 |
| 199 | no AC    | SOC.AC16 | SAI3_TX_SYNC  | SAI2_TX_DATA1                | SAI5_RX_DATA1 | SAI3_TX_DATA1 | UART2_RX                         | GPIO4_IO31 | PDM_BIT_STREAM3 |
| 200 | no AC    | SOC.AH19 | SAI3_TX_BCLK  | SAI2_TX_DATA2                | SAI5_RX_DATA2 | GPT1_CAPTURE1 | UART2_TX                         | GPIO5_IO00 | PDM_BIT_STREAM2 |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

Page 40 Variscite Ltd.

# 8. SOM's Interfaces

# 8.1 Trace Impedance

SOM traces are designed with the below table impedance list per signal group. Table is a reference when you are updating or creating constraints in the PCB design tool to set up the impedances/trace widths.

Table 4: SOM Signal Group Traces Impedance

| Signal Group                                                             | Impedance          |
|--------------------------------------------------------------------------|--------------------|
| All single ended signals                                                 | 50 Ω Single ended  |
| PCIe Clock, TX/RX data pairs                                             | 85 Ω Differential  |
| USB Differential signals                                                 | 90 Ω Differential  |
| Differential signals including: Ethernet, MIPI (CSI and DSI), LVDS, HDMI | 100 Ω Differential |

# 8.2 Display Interfaces

the i.MX 8M Plus SoC has the following display support

- Three LCDIF Display Controllers:
  - o One LCDIF drives MIPI DSI
  - One LCDIF drives LVDS Tx
  - One LCDIF drives HDMI Tx

Support up to 1920x1200p60 display per LCDIF if no more than 2 instances used simultaneously, or 2x 1080p60 + 1x 4kp30 on HDMI if all 3 instances used simultaneously.

The VAR-SOM-MX8M-PLUS supports all display interfaces HDMI, MIPI DSI and LVDS display available by the i.MX 8M Plus SoC

#### 8.2.1 HDMI

The following features are supported:

HDMI 2.0a Tx supporting one display

- Resolutions of: 720 x 480p60, 1280 x 720p60, 1920 x 1080p60, 1920 x 1080p120,
- 3840 x 2160p30
- Pixel clock up to 297 MHz

#### Audio support

- 32 channel audio output support
- 1 S/PDIF audio eARC input support

# 8.2.1.1 HDMI Signals

# Table 5: HDMI Signals

| Pin# | Assy    | Pin Function | Alt# | Notes                                                                         | Ball     |
|------|---------|--------------|------|-------------------------------------------------------------------------------|----------|
| 156  | no CSI2 | HDMI_CEC     | 0    | Available in SOM without "CSI2" configuration                                 | SOC.AD22 |
| 154  | no CSI2 | HDMI_HPD     | 0    | Available in SOM without "CSI2" configuration                                 | SOC.AE22 |
| 154  | no CSI2 | HDMI_HPD_O   | 1    | Available in SOM without "CSI2" configuration                                 | SOC.AE22 |
| 174  |         | HDMI_SCL     | 0    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor;                  | SOC.AC22 |
| 176  |         | HDMI_SDA     | 0    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor;                  | SOC.AF22 |
| 157  | no CSI2 | HDMI_TX0_N   | 0    | Differential Pair Negative side Available in SOM without "CSI2" configuration | SOC.AJ25 |
| 155  | no CSI2 | HDMI_TX0_P   | 0    | Differential Pair Positive side Available in SOM without "CSI2" configuration | SOC.AH25 |
| 148  | no CSI2 | HDMI_TX1_N   | 0    | Differential Pair Negative side Available in SOM without "CSI2" configuration | SOC.AJ26 |
| 146  | no CSI2 | HDMI_TX1_P   | 0    | Differential Pair Positive side Available in SOM without "CSI2" configuration | SOC.AH26 |
| 153  | no CSI2 | HDMI_TX2_N   | 0    | Differential Pair Negative side Available in SOM without "CSI2" configuration | SOC.AJ27 |
| 151  | no CSI2 | HDMI_TX2_P   | 0    | Differential Pair Positive side Available in SOM without "CSI2" configuration | SOC.AH27 |
| 150  | no CSI2 | HDMI_TXC_N   | 0    | Differential Pair Negative side Available in SOM without "CSI2" configuration | SOC.AJ24 |
| 152  | no CSI2 | HDMI_TXC_P   | 0    | Differential Pair Positive side Available in SOM without "CSI2" configuration | SOC.AH24 |

# Table 6: HDMI eARC Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                         | Ball     |
|------|------|--------------|------|-----------------------------------------------|----------|
|      | no   |              |      | Differential Pair Negative side               |          |
| 145  | QSPI | EARC_N_HPD   | 0    | Available in SOM without "QSPI" configuration | SOC.AH22 |
|      | no   |              |      | Differential Pair Positive side               |          |
| 147  | QSPI | EARC_P_UTIL  | 0    | Available in SOM without "QSPI" configuration | SOC.AJ23 |

#### 8.2.2 LVDS

The LVDS Display Bridge (LDB) connects the CPU internal LCDIF to External LVDS Display. The purpose of the LDB is to support flow of synchronous RGB data to external display devices through the LVDS interface.

The LVDS ports can be used as follows:

- Single channel (4 lanes) supports resolutions up to 720p60
- Dual asynchronous channels (8 data, 2 clocks). Supports resolutions up to 1920x1200p60
   This is intended for a single panel with two interfaces, transferring across two channels (even pixel/odd pixel).

The Pixel Mapper splits and reorders the pixels from the single LCDIF display output into an odd and even pixel stream. Splitting and reordering is required to match the LVDS Displays speed and channel requirements. Both VESA and JEIDA pixel mapping is supported.

#### 8.2.2.1 LVDS0 Signals

Table 7: LVDS0 Signals

| Pin# | Assy   | Pin Function | Alt# | Notes                                                                           | Ball    |
|------|--------|--------------|------|---------------------------------------------------------------------------------|---------|
| 168  | no DSI | LVDS0_CLK_N  | 0    | Differential Pair Negative side<br>Available in SOM without "DSI" configuration | SOC.G28 |
| 170  | no DSI | LVDS0_CLK_P  | 0    | Differential Pair Positive side Available in SOM without "DSI" configuration    | SOC.F29 |
| 161  | no DSI | LVDS0_D0_N   | 0    | Differential Pair Negative side Available in SOM without "DSI" configuration    | SOC.E28 |
| 163  | no DSI | LVDS0_D0_P   | 0    | Differential Pair Positive side Available in SOM without "DSI" configuration    | SOC.D29 |
| 160  | no DSI | LVDS0_D1_N   | 0    | Differential Pair Negative side Available in SOM without "DSI" configuration    | SOC.F28 |
| 162  | no DSI | LVDS0_D1_P   | 0    | Differential Pair Positive side Available in SOM without "DSI" configuration    | SOC.E29 |
| 164  | no DSI | LVDS0_D2_N   | 0    | Differential Pair Negative side Available in SOM without "DSI" configuration    | SOC.H28 |
| 166  | no DSI | LVDS0_D2_P   | 0    | Differential Pair Positive side Available in SOM without "DSI" configuration    | SOC.G29 |
| 165  | no DSI | LVDS0_D3_N   | 0    | Differential Pair Negative side Available in SOM without "DSI" configuration    | SOC.J28 |
| 167  | no DSI | LVDS0_D3_P   | 0    | Differential Pair Positive side Available in SOM without "DSI" configuration    | SOC.H29 |

### 8.2.2.2 LVDS1 Signals

**Table 8: LVDS1 Signals** 

| Pin# | Assy | Pin Function | Alt# | Notes                           | Ball    |
|------|------|--------------|------|---------------------------------|---------|
| 180  |      | LVDS1_CLK_N  | 0    | Differential Pair Negative side | SOC.B28 |
| 182  |      | LVDS1_CLK_P  | 0    | Differential Pair Positive side | SOC.A28 |
| 184  |      | LVDS1_D0_N   | 0    | Differential Pair Negative side | SOC.B26 |
| 186  |      | LVDS1_D0_P   | 0    | Differential Pair Positive side | SOC.A26 |
| 188  |      | LVDS1_D1_N   | 0    | Differential Pair Negative side | SOC.B27 |
| 190  |      | LVDS1_D1_P   | 0    | Differential Pair Positive side | SOC.A27 |
| 192  |      | LVDS1_D2_N   | 0    | Differential Pair Negative side | SOC.C28 |
| 194  |      | LVDS1_D2_P   | 0    | Differential Pair Positive side | SOC.B29 |
| 183  |      | LVDS1_D3_N   | 0    | Differential Pair Negative side | SOC.D28 |
| 181  |      | LVDS1_D3_P   | 0    | Differential Pair Positive side | SOC.C29 |

#### 8.2.3 DSI

The i.MX 8M Plus incorporates the MIPI DSI Host Controller.

The key features of the MIPI DSI include:

- Compliant to MIPI-DSI standard v1.2
- Support up to 4 data lanes
- Maximum resolution limited to resolutions achievable with a 250MHz pixel clock and active pixel rate of 200Mpixel/s with 24-bit RGB. This includes resolutions such as:
  - o 1080 p60
  - o WUXGA (1920x1200) at 60 Hz
  - o 1920x1440 at 60 Hz
  - o UWHD (2560x1080) at 60 Hz
  - o WQHD (2560x1440) can be supported by reduced blanking mode
- Support 80Mbps 1.5Gbps data rate in high speed operation
- Support 10Mbps data rate in low power operation

Note: MIPI DSI is available only in SOMs with the "DSI" assembly option. In "DSI" assembly option LVDSO interface pins are not available.

# 8.2.3.1 DSI Signals

Table 9: MIPI DSI Signals

| in# | Assy | Pin Function    | Alt# | Notes                                                                        | Ball    |
|-----|------|-----------------|------|------------------------------------------------------------------------------|---------|
| 168 | DSI  | MIPI_DSI1_CLK_N | 0    | Differential Pair Negative side<br>Available in SOM with "DSI" configuration | SOC.B18 |
| 170 | DSI  | MIPI_DSI1_CLK_P | 0    | Differential Pair Positive side Available in SOM with "DSI" configuration    | SOC.A18 |
| 161 | DSI  | MIPI_DSI1_D0_N  | 0    | Differential Pair Negative side<br>Available in SOM with "DSI" configuration | SOC.B16 |
| 163 | DSI  | MIPI_DSI1_D0_P  | 0    | Differential Pair Positive side Available in SOM with "DSI" configuration    | SOC.A16 |
| 160 | DSI  | MIPI_DSI1_D1_N  | 0    | Differential Pair Negative side Available in SOM with "DSI" configuration    | SOC.B17 |
| 162 | DSI  | MIPI_DSI1_D1_P  | 0    | Differential Pair Positive side Available in SOM with "DSI" configuration    | SOC.A17 |
| 164 | DSI  | MIPI_DSI1_D2_N  | 0    | Differential Pair Negative side Available in SOM with "DSI" configuration    | SOC.B19 |
| 166 | DSI  | MIPI_DSI1_D2_P  | 0    | Differential Pair Positive side Available in SOM with "DSI" configuration    | SOC.A19 |
| 165 | DSI  | MIPI_DSI1_D3_N  | 0    | Differential Pair Negative side Available in SOM with "DSI" configuration    | SOC.B20 |
| 167 | DSI  | MIPI_DSI1_D3_P  | 0    | Differential Pair Positive side Available in SOM with "DSI" configuration    | SOC.A20 |

### 8.3 Camera Interface

#### 8.3.1 MIPI CSI-2

The VAR-SOM-MX8M-PLUS consists of 2x MIPI CSI-2 Host Controller which implements the protocol functions defined in the MIPI CSI-2 specification, allowing communication with an MIPI CSI-2 compliant camera sensor.

The MIPI CSI-2 controller supports the following features:

- MIPI D-PHY specification V1.2 (Board Approved)
- Compliant to MIPI CSI2 Specification V1.3 except for C-PHY feature (Board Approved)
- Support primary and secondary Image format
  - o YUV420, YUV420 (Legacy), YUV420 (CSPS), YUV422 of 8-bits and 10-bits
  - o RGB565, RGB666, RGB888
  - o RAW6, RAW7, RAW8, RAW10, RAW12, RAW14
  - All of User defined Byte-based Data packet
- Support up to 4 lanes of D-PHY operating up to a maximum bit rate of 1.5 Gbps
- Interfaces
  - o Compatible to PPI (Protocol-to-PHY Interface) in MIPI D-PHY Specification
  - o AMBA3.0 APB Slave for Register configuration.
  - o Image output data buswidth: 32 bits
- Image memory size of SRAM is 4KB
- Pixel clock can be gated when no ppi data is coming

Note: MIPI CSI-2 2<sup>nd</sup> interface is available only in SOMs with the "CSI2" assembly option. In "CSI2" assembly option HDMI interface pins are not available.

#### 8.3.1.1 MIPI-CSI2 #1 Signals

Table 10: MIPI-CSI2 #1 Signals

| Pin# | Assy | Pin Function    | Alt# | Notes                           | Ball    |
|------|------|-----------------|------|---------------------------------|---------|
| 137  |      | MIPI_CSI1_CLK_N | 0    | Differential Pair Negative side | SOC.E22 |
| 135  |      | MIPI_CSI1_CLK_P | 0    | Differential Pair Positive side | SOC.D22 |
| 121  |      | MIPI_CSI1_D0_N  | 0    | Differential Pair Negative side | SOC.E18 |
| 119  |      | MIPI_CSI1_D0_P  | 0    | Differential Pair Positive side | SOC.D18 |
| 123  |      | MIPI_CSI1_D1_N  | 0    | Differential Pair Negative side | SOC.E20 |
| 125  |      | MIPI_CSI1_D1_P  | 0    | Differential Pair Positive side | SOC.D20 |
| 129  |      | MIPI_CSI1_D2_N  | 0    | Differential Pair Negative side | SOC.E24 |
| 127  |      | MIPI_CSI1_D2_P  | 0    | Differential Pair Positive side | SOC.D24 |
| 131  |      | MIPI_CSI1_D3_N  | 0    | Differential Pair Negative side | SOC.E26 |
| 133  |      | MIPI_CSI1_D3_P  | 0    | Differential Pair Positive side | SOC.D26 |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

### 8.3.1.2 MIPI-CSI2 #2 Signals

Table 11: MIPI-CSI2 #2 Signals

| Pin# | Assy | Pin Function    | Alt# | Notes                                                                         | Ball    |
|------|------|-----------------|------|-------------------------------------------------------------------------------|---------|
| 150  | CSI2 | MIPI_CSI2_CLK_N | 0    | Differential Pair Negative side<br>Available in SOM with "CSI2" configuration | SOC.B23 |
| 152  | CSI2 | MIPI_CSI2_CLK_P | 0    | Differential Pair Positive side Available in SOM with "CSI2" configuration    | SOC.A23 |
| 157  | CSI2 | MIPI_CSI2_D0_N  | 0    | Differential Pair Negative side<br>Available in SOM with "CSI2" configuration | SOC.B25 |
| 155  | CSI2 | MIPI_CSI2_D0_P  | 0    | Differential Pair Positive side Available in SOM with "CSI2" configuration    | SOC.A25 |
| 148  | CSI2 | MIPI_CSI2_D1_N  | 0    | Differential Pair Negative side Available in SOM with "CSI2" configuration    | SOC.B24 |
| 146  | CSI2 | MIPI_CSI2_D1_P  | 0    | Differential Pair Positive side Available in SOM with "CSI2" configuration    | SOC.A24 |
| 153  | CSI2 | MIPI_CSI2_D2_N  | 0    | Differential Pair Negative side Available in SOM with "CSI2" configuration    | SOC.B22 |
| 151  | CSI2 | MIPI_CSI2_D2_P  | 0    | Differential Pair Positive side Available in SOM with "CSI2" configuration    | SOC.A22 |
| 156  | CSI2 | MIPI_CSI2_D3_N  | 0    | Differential Pair Negative side Available in SOM with "CSI2" configuration    | SOC.B21 |
| 154  | CSI2 | MIPI_CSI2_D3_P  | 0    | Differential Pair Positive side Available in SOM with "CSI2" configuration    | SOC.A21 |

#### 8.3.2 ISP

The Image Signal Processors (ISP) receive an image from the camera sensor and converts it from raw Bayer to YUV so it can be processed by the chip. The ISP also provides additional processing to improve the image quality. Supported image quality processes include:

- HDR to retain image details in high contrast scenes
- Dewarp to correct the image geometry caused by lens distortion (e.g. fisheye lens)
- Image enhancements (e.g. AWB, Denoise, AE, etc)

There are two instances of ISP on the chip and each is connected to separate instances of MIPI CSI. Both ISP instances support YCbCr420, YCbCR422, RAW8, RAW10, and RAW12 output pixel formats.

### 8.3.2.1 High-Dynamic Range (HDR)

The ISP supports the following HDR generation for high-quality on-the-fly dynamic range compression (DRC):

- Native HDR Sensor with compand output (max 14 bit compressed input)
- Digital Overlap High-Dynamic Range Sensor (DOL-HDR), staggered HDR For Native HDR sensors, the multi-exposure stitching is done internally and has line buffers.

Table 12: ISPO & ISP1 Signals

| Pin# | Assy    | Pin Function        | Alt# | Notes                                                                                                                                                        | Ball    |  |  |  |
|------|---------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| 40   | no SAI1 | ISP_FL_TRIG_0       | 3    |                                                                                                                                                              | SOC.A7  |  |  |  |
| 145  | QSPI    | ISP_FL_TRIG_0       | 3    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.N25 |  |  |  |
| 35   | QSPI    | ISP_FL_TRIG_1       | 4    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.N24 |  |  |  |
| 72   | no SAI1 | ISP_FL_TRIG_1       | 3    |                                                                                                                                                              | SOC.B4  |  |  |  |
| 84   |         | ISP_FLASH_TRIG_0    | 3    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R25 |  |  |  |
| 82   | no SAI1 | ISP_FLASH_TRIG_1    | 3    |                                                                                                                                                              | SOC.F6  |  |  |  |
| 31   | QSPI    | ISP_PRELIGHT_TRIG_0 | 3    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L25 |  |  |  |
| 117  | no SAI1 | ISP_PRELIGHT_TRIG_0 | 3    |                                                                                                                                                              | SOC.D6  |  |  |  |
| 77   | no SAI1 | ISP_PRELIGHT_TRIG_1 | 3    |                                                                                                                                                              | SOC.A8  |  |  |  |
| 79   |         | ISP_SHUTTER_OPEN_0  | 3    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R26 |  |  |  |
| 173  | no SAI1 | ISP_SHUTTER_OPEN_1  | 3    |                                                                                                                                                              | SOC.B8  |  |  |  |
| 75   | no SAI1 | ISP_SHUTTER_TRIG_0  | 3    |                                                                                                                                                              | SOC.E8  |  |  |  |
| 147  | QSPI    | ISP_SHUTTER_TRIG_0  | 3    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L26 |  |  |  |
| 86   | no SAI1 | ISP_SHUTTER_TRIG_1  | 3    |                                                                                                                                                              | SOC.A3  |  |  |  |

### 8.4 Ethernet Interface

The iMX 8M Plus implements Two Ethernet controllers both capable of simultaneous operation.

**ENET\_QOS (Ethernet Quality of Service)** - Gigabit Ethernet controller based on Synopsys Proprietary with support for TSN (time-sensitive networking) in addition to EEE, Ethernet AVB, and IEEE 1588

**ENET1** - Gigabit Ethernet controller with support for Energy Efficient Ethernet (EEE), Ethernet AVB (Audio Video Bridging, IEEE 802.1Qav), and IEEE 1588 time-stamping module which provides accurate clock synchronization for distributed control nodes for industrial automation applications.

#### 8.4.1 ENET QOS (Ethernet Quality of Service)

For RMII - 1.8V/3.3, For RGMII - 1.8V.

The SOM can be ordered in one of the following configurations:

- "EC" configuration The VAR-SOM-MX8M-PLUS includes an on SOM a Gigabit PHY
   (Atheros AR8033/Analog Devices ADIN1300) connected to ENET\_QOS RGMII interface signals.

   External connector and magnetics should be implemented on carrier board to complete the interface to the media.
- "no EC" configuration The VAR-SOM-MX8M-PLUS exposes the ENET\_QOS RGMII/RMII interface signals to the SO-DIMM connector and ENET\_QOS pins are referenced to SOM pin 36 VDD\_ENETO\_1P8\_3P3\_IN.
   Reference voltage should be supplied to SOM pin 36:

# 8.4.1.1 Ethernet PHY

The on SOM AR8033 / Analog Devices ADIN1300 Gigabit PHY in conjunction with external magnetics on carrier board complete the interface to the media. PHY LINK LEDs 10/100 and 1000 combined on SOM to one signal 10/100/1000.

The Following External Gigabit magnetics are required to complete the Ethernet PHY interface to the media.

Vendor P/N Configuration **Package** Cores H5007NL Pulse Transformer 8 Auto-MDX TDK TLA-7T101LF Transformer Auto-MDX 8 Pulse J0G-0009NL Integrated RJ45 8 Auto-MDX

**Table 13: Gigabit Ethernet Magnetics** 

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Table 14: Ethernet PHY Signals

| Pin# | Assy  | Pin Function                            | Alt# | Notes                                                                                         | Ball                                                                      |
|------|-------|-----------------------------------------|------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| 15   | EC    | ETHO_LED_ACT                            |      | Signal source is Ethernet PHY Ethernet PHY Activity LED, active low                           | AR8033.23/<br>ADIN1300.21                                                 |
| 16   | EC EC | ETHO_LED_LINK_10_100_1000  ETHO MDI A M |      | Signal source is Ethernet PHY Ethernet PHY Link LED, active low Signal source is Ethernet PHY | AR8033.24_26/<br>ADIN1300.26<br>via inv. FET<br>AR8033.12/<br>ADIN1300.13 |
| 3    | EC    | ETHO_MDI_A_P                            |      | Differential Pair Positive side<br>Signal source is Ethernet PHY                              | AR8033.11/<br>ADIN1300.12                                                 |
| 11   | EC    | ETH0_MDI_B_M                            |      | Signal source is Ethernet PHY                                                                 | AR8033.15/<br>ADIN1300.15                                                 |
| 9    |       | ETH0_MDI_B_P                            |      | Differential Pair Positive side                                                               | AR8033.14/<br>ADIN1300.14                                                 |
| 6    | EC    | ETH0_MDI_C_M                            |      | Signal source is Ethernet PHY                                                                 | AR8033.18/<br>ADIN1300.17                                                 |
| 4    | EC    | ETH0_MDI_C_P                            |      | Differential Pair Positive side<br>Signal source is Ethernet PHY                              | AR8033.17/<br>ADIN1300.16                                                 |
| 12   | EC    | ETH0_MDI_D_M                            |      | Signal source is Ethernet PHY                                                                 | AR8033.21/<br>ADIN1300.19                                                 |
| 10   | EC    | ETH0_MDI_D_P                            |      | Differential Pair Positive side<br>Signal source is Ethernet PHY                              | AR8033.20/<br>ADIN1300.18                                                 |
| 1    | EC    | NC                                      |      | With "EC" configuration this pin in Not Connected                                             | NC_EC                                                                     |
| 58   | EC    | NC                                      |      | With "EC" configuration this pin in Not Connected                                             | NC_EC                                                                     |
| 36   | EC    | NC                                      |      | With "EC" configuration this pin in Not<br>Connected                                          | NC_EC                                                                     |

### Table 15: AR8033 Ethernet PHY LED Behavior

| Symbol                      | 10M link | 10M active | 100M link | 100M active | 1000M link | 1000M active |  |  |
|-----------------------------|----------|------------|-----------|-------------|------------|--------------|--|--|
| LED_10_100_1000             | OFF      | OFF        | ON        | ON          | ON         | ON           |  |  |
| LED_ACT                     | ON       | BLINK      | ON        | BLINK       | ON         | BLINK        |  |  |
| ON = active; OFF = inactive |          |            |           |             |            |              |  |  |

### Table 16: ADIN1300 Ethernet PHY LED Behavior

| Symbol                      | 10M link | 10M active | 100M link | 100M active | 1000M link | 1000M active |  |  |
|-----------------------------|----------|------------|-----------|-------------|------------|--------------|--|--|
| LED_10_100_1000             | ON       | ON         | ON        | ON          | ON         | ON           |  |  |
| LED_ACT                     | ON       | BLINK      | ON        | BLINK       | ON         | BLINK        |  |  |
| ON = active; OFF = inactive |          |            |           |             |            |              |  |  |

Rev. 1.19, 5/2024 Page 50 Variscite Ltd.

# 8.4.1.2 ENET\_QOS Signals

Table 17: ENET\_QOS Supply voltage input Signal

| Pin# | Assy     | Pin Function         | Alt# | Notes                                                                                                                                                                                                                                                                                                                                                                        | Ball                 |
|------|----------|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 36   | no<br>EC | VDD_ENETO_1P8_3P3_IN |      | ENET_QOS pins group power IN "EC" configuration:  * Not Connected  No "EC" configuration: NVCC_ENET 1.8V/3.3V supply voltage input. The following SOM pins are referenced to this voltage: 1,3,4,5,6,9,10,11,12,15,16,30,58,74.  Must supply one option:  * For RMII - connect to 1.8 or 3.3V.  * For RGMII - connect to 1.8V  * For other alternates - connect to 1.8V/3.3V | VDD_ENETO_1P8_3P3_IN |

Table 18: ENET\_QOS RMII/RGMII Signals

| Pin# | Assy    | Pin Function                                                     | Alt# | Notes                                                                                                                                                                                               | Ball     |
|------|---------|------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 77   | no SAI1 | ENET_QOS_1588_EVENTO_ AUX_IN                                     | 4    |                                                                                                                                                                                                     | SOC.A8   |
| 77   | no SAI1 | ENET_QOS_1588_EVENTO_ IN                                         |      |                                                                                                                                                                                                     | SOC.A8   |
| 173  | no SAI1 | ENET_QOS_1588_EVENT0_ OUT                                        | 1    |                                                                                                                                                                                                     | SOC.B8   |
| 193  | no TP   | ENET_QOS_1588_EVENT1_ AUX_IN                                     | 4    | Available in SOM without TP                                                                                                                                                                         | SOC.AH6  |
| 193  | no TP   | ENET_QOS_1588_EVENT1_ IN                                         | 1    | Available in SOM without TP                                                                                                                                                                         | SOC.AH6  |
| 191  | no TP   | ENET_QOS_1588_EVENT1_ OUT                                        | 1    | Available in SOM without TP                                                                                                                                                                         | SOC.AE8  |
| 26   |         | ENET_QOS_1588_EVENT2_ AUX_IN                                     | 4    |                                                                                                                                                                                                     | SOC.AH16 |
| 26   |         | ENET_QOS_1588_EVENT2_ IN                                         | 2    |                                                                                                                                                                                                     | SOC.AH16 |
| 21   |         | ENET_QOS_1588_EVENT2_ OUT                                        | 2    |                                                                                                                                                                                                     | SOC.AJ14 |
| 48   |         | ENET_QOS_1588_EVENT3_ AUX_IN                                     | 4    |                                                                                                                                                                                                     | SOC.AJ15 |
| 48   |         | ENET_QOS_1588_EVENT3_ IN                                         | 2    |                                                                                                                                                                                                     | SOC.AJ15 |
| 24   |         | ENET_QOS_1588_EVENT3_ OUT                                        | 2    |                                                                                                                                                                                                     | SOC.AJ17 |
| 5    | no EC   | ENET_QOS_INPUT=ENET_ QOS_TX_CLK OUTPUT=CCM_ENET_QOS_REF_CLK_ROOT | 1    | Referenced to pin 36 supply (1.8V/3.3V);  RMII clock - can be used in 2 schemes:  • MAC generates output 50M reference clock for PHY, also MAC uses this 50M clock.  • MAC uses external 50M clock. | SOC.AF26 |
| 86   | no SAI1 | ENET_QOS_MDC                                                     | 1    |                                                                                                                                                                                                     | SOC.A3   |

| Pin# | Assy       | Pin Function          | Alt# | Notes                                                 | Ball       |
|------|------------|-----------------------|------|-------------------------------------------------------|------------|
|      |            |                       |      | Shared by SOM with "EC";                              |            |
|      |            |                       |      | Pin alternate function cannot be                      |            |
|      |            |                       |      | changed when using SOM with                           |            |
|      |            |                       |      | EC assembled  Do not alter pinmux with "EC"           |            |
| 74   |            | ENET QOS MDC          | 0    | configuration                                         | SOC.AH28   |
|      |            |                       |      | Shared by SOM with "EC";                              |            |
|      |            |                       |      | Pin alternate function cannot be                      |            |
|      |            |                       |      | changed when using SOM with                           |            |
|      |            |                       |      | EC assembled                                          |            |
| 20   |            | ENET OOS MDIO         | 0    | Do not alter pinmux with "EC"                         | SOC VH30   |
| 30   | <b>T</b> D | ENET_QOS_MDIO         |      | configuration                                         | SOC.AH29   |
| 187  | no TP      | ENET_QOS_MDIO         | 1    | Available in SOM without TP                           | SOC.AH7    |
| 82   | no SAI1    | ENET_QOS_MDIO         | 1    |                                                       | SOC.F6     |
|      |            |                       |      | Referenced to pin 36 supply                           |            |
| 4    | no EC      | ENET QOS RGMII RD0    | 0    | (1.8V/3.3V);<br>RMII/RGMI Data in                     | SOC.AG29   |
|      | 110 LC     | ENET_Q05_NGWIII_ND0   | U    | Referenced to pin 36 supply                           | 30C.AG23   |
|      |            |                       |      | (1.8V/3.3V);                                          |            |
| 6    | no EC      | ENET_QOS_RGMII_RD1    | 0    | RMII/RGMI Data in                                     | SOC.AG28   |
|      |            |                       |      | Referenced to pin 36 supply                           |            |
|      |            |                       |      | (1.8V/3.3V);                                          |            |
| 10   | no EC      | ENET_QOS_RGMII_RD2    | 0    | RGMII Data in;                                        | SOC.AF29   |
|      |            |                       |      | Referenced to pin 36 supply (1.8V/3.3V);              |            |
| 12   | no EC      | ENET_QOS_RGMII_RD3    | 0    | RGMII Data in                                         | SOC.AF28   |
|      |            |                       |      | Referenced to pin 36 supply                           | 000        |
|      |            |                       |      | (1.8V/3.3V);                                          |            |
|      |            |                       |      | RMII - RX_EN (CRS_DV) Signal;                         |            |
| 15   | no EC      | ENET_QOS_RGMII_RX_CTL | 0    | RGMII - Receive Control signal                        | SOC.AE28   |
|      |            |                       |      | Referenced to pin 36 supply (1.8V/3.3V);              |            |
|      |            |                       |      | Includes series EMI filter;                           |            |
|      |            |                       |      | RGMII - Receive Clock: 125MHz                         |            |
|      |            |                       |      | @ 1000Mbps /                                          |            |
|      |            |                       |      | 25MHz @ 100Mbps / 2.5MHz @                            |            |
|      |            |                       | _    | 10Mbps                                                |            |
| 16   | no EC      | ENET_QOS_RGMII_RXC    | 0    | Samples RD[3:0] and RX_CTL;                           | SOC.AE29   |
|      |            |                       |      | Referenced to pin 36 supply (1.8V/3.3V);              |            |
| 11   | no EC      | ENET QOS RGMII TD0    | 0    | RMII/RGMII Data out                                   | SOC.AC25   |
|      |            |                       |      | Referenced to pin 36 supply                           |            |
|      |            |                       |      | (1.8V/3.3V);                                          |            |
| 9    | no EC      | ENET_QOS_RGMII_TD1    | 0    | RMII/RGMII Data out                                   | SOC.AE26   |
|      |            |                       |      | Referenced to pin 36 supply                           |            |
| 5    | no EC      | ENET_QOS_RGMII_TD2    | 0    | (1.8V/3.3V);<br>RGMII Data out;                       | SOC.AF26   |
|      | 110 EC     |                       |      | Referenced to pin 36 supply                           | 300.711 20 |
|      |            |                       |      | (1.8V/3.3V);                                          |            |
| 3    | no EC      | ENET_QOS_RGMII_TD3    | 0    | RGMII Data out                                        | SOC.AD24   |
|      |            |                       |      | Referenced to pin 36 supply                           |            |
|      |            |                       |      | (1.8V/3.3V);                                          |            |
|      |            |                       |      | RMII - TX_EN signal; RGMII - Transmit Control signal; |            |
|      |            |                       |      | Nowin Transmit Control signal,                        |            |
|      |            |                       |      | On some SOM modules this pin is                       |            |
|      |            |                       |      | GND; If placed in such carrier                        |            |
|      |            |                       |      | with no "EC" configuration define                     |            |
| 1    | no EC      | ENET_QOS_RGMII_TX_CTL | 0    | PAD as input!                                         | SOC.AF24   |

| Pin# | Assy  | Pin Function       | Alt# | Notes                                                                                                                                                                           | Ball     |
|------|-------|--------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|      |       |                    |      | Referenced to pin 36 supply (1.8V/3.3V); Includes series EMI filter; RGMII - Transmit Clock: 125MHz @ 1000Mbps / 25MHz @ 100Mbps / 2.5MHz @ 10Mbps Samples TD [3:0] and TX_CTL; |          |
|      |       |                    |      | GND; If placed in such carrier with no "EC" configuration define                                                                                                                |          |
| 58   | no EC | ENET_QOS_RGMII_TXC | 0    | PAD as input!                                                                                                                                                                   | SOC.AE24 |
|      |       |                    |      | Referenced to pin 36 supply (1.8V/3.3V);<br>Includes series EMI filter;                                                                                                         |          |
| 16   | no EC | ENET_QOS_RX_ER     | 1    | RMII - RX_ER Signal                                                                                                                                                             | SOC.AE29 |
|      |       |                    |      | Referenced to pin 36 supply (1.8V/3.3V);                                                                                                                                        |          |
|      |       |                    |      | Includes series EMI filter;                                                                                                                                                     |          |
|      |       |                    |      | RMII - TX_ER signal;                                                                                                                                                            |          |
|      |       |                    |      | On some SOM modules this pin is<br>GND; If placed in such carrier<br>with no "EC" configuration define                                                                          |          |
| 58   | no EC | ENET_QOS_TX_ER     | 1    | PAD as input!                                                                                                                                                                   | SOC.AE24 |

### 8.4.2 ENET1

ENET1 RGMII/RMII interface signals are always exported through SO-DIMM connector. Signals, in conjunction to MDIO signals exported from SO-DIMM connector, they can be used to interface an external Ethernet PHY.

ENET1 pins are referenced to SOM pin 38 VDD\_ENET1\_1P8\_3P3\_IN. Reference voltage should be supplied to SOM pin 38. For RMII - 1.8V/3.3 V For RGMII - 1.8V

### 8.4.2.1 ENET1 Signals

Table 19: ENET1 Supply voltage input Signal

| Pin# | Assy | Pin Function         | Alt# | Notes                                                                                                                                                                                                                                                                                                                                                                                | Ball                 |
|------|------|----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| 38   |      | VDD_ENET1_1P8_3P3_IN |      | NVCC_SAI1_SAI5 supply voltage input.  The following SOM pins are referenced to this voltage: 54,55,56,57,71,73,81,96,113,120,122,177 In "SAI1" configuration, also these pins are referenced to this voltage: 40,70,72,75,77,82,86,117,173  Must supply one option: * For RMII - connect to 1.8 or 3.3V. * For RGMII - connect to 1.8V * For other alternates - connect to 1.8V/3.3V | VDD_ENET1_1P8_3P3_IN |

# Table 20: ENET1 RMII/RGMII Signals

| Pin# | Assy | Pin Function          | Alt# | Notes                                                                                  | Ball     |
|------|------|-----------------------|------|----------------------------------------------------------------------------------------|----------|
| 82   | SAI1 | ENET1_1588_EVENT0_IN  | 4    | Referenced to pin 38 supply (1.8V/3.3V)                                                | SOC.AJ9  |
|      | 57 2 |                       |      | nere-rended to pill be supply (2107) of the                                            | 00000    |
| 86   | SAI1 | ENET1_1588_EVENT0_OUT | 4    | Referenced to pin 38 supply (1.8V/3.3V)                                                | SOC.AH8  |
|      |      |                       |      |                                                                                        |          |
| 70   | SAI1 | ENET1_1588_EVENT1_IN  | 4    | Referenced to pin 38 supply (1.8V/3.3V)                                                | SOC.AC10 |
|      |      |                       |      |                                                                                        |          |
| 117  | SAI1 | ENET1_1588_EVENT1_OUT | 4    | Referenced to pin 38 supply (1.8V/3.3V)                                                | SOC.AF10 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
|      |      | ENET1 INPUT=ENET1 TX  |      | RMII clock - can be used in 2 schemes:  • MAC generates output 50M reference clock for |          |
|      |      | CLK                   |      | PHY,                                                                                   |          |
|      |      | OUTPUT=CCM_ENET_REF_  |      | also MAC uses this 50M clock.                                                          |          |
| 40   | SAI1 | CLK_ROOT              | 4    | MAC uses external 50M clock.                                                           | SOC.AE12 |
| 72   | SAI1 | ENET1_MDC             | 4    | Referenced to pin 38 supply (1.8V/3.3V)                                                | SOC.AH9  |
| 75   | SAI1 | ENET1_MDIO            | 4    | Referenced to pin 38 supply (1.8V/3.3V)                                                | SOC.AJ8  |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 122  |      | ENET1_RGMII_RD0       | 4    | RMII/RGMI Data in  Referenced to pin 38 supply (1.8V/3.3V);                            | SOC.AD10 |
| 81   |      | ENET1_RGMII_RD1       | 4    | RMII/RGMI Data in                                                                      | SOC.AE10 |
| - 01 |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               | 0001220  |
| 71   |      | ENET1_RGMII_RD2       | 4    | RGMII Data in;                                                                         | SOC.AH10 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 54   |      | ENET1_RGMII_RD3       | 4    | RGMII Data in                                                                          | SOC.AH12 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 120  |      | CNICTA DONALL DV CTI  | 4    | RMII - RX_EN (CRS_DV) Signal;                                                          | COC 4513 |
| 120  |      | ENET1_RGMII_RX_CTL    | 4    | RGMII Receive Control signal                                                           | SOC.AF12 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V)                                                |          |
|      |      |                       |      | RGMII - Receive Clock: 125MHz @ 1000Mbps /                                             |          |
|      |      |                       |      | 25MHz @ 100Mbps / 2.5MHz @ 10Mbps                                                      |          |
| 57   |      | ENET1_RGMII_RXC       | 4    | Samples RD[3:0] and RX_CTL;                                                            | SOC.AJ12 |
| 73   |      | CNICTA DOMIN TOO      | 4    | Referenced to pin 38 supply (1.8V/3.3V);<br>RMII/RGMII Data out                        | SOC.AJ11 |
| /3   |      | ENET1_RGMII_TD0       | 4    | Referenced to pin 38 supply (1.8V/3.3V);                                               | 30C.AJ11 |
| 177  |      | ENET1_RGMII_TD1       | 4    | RMII/RGMII Data out                                                                    | SOC.AJ10 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 56   |      | ENET1_RGMII_TD2       | 4    | RGMII Data out                                                                         | SOC.AH11 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 55   |      | ENET1_RGMII_TD3       | 4    | RGMII Data out                                                                         | SOC.AD12 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 113  |      | ENET1_RGMII_TX_CTL    | 4    | RMII - TX_EN signal;<br>RGMII - Transmit Control signal                                | SOC.AH13 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V)                                                |          |
|      |      |                       |      | Includes series EMI filter;                                                            |          |
|      |      |                       |      | DOME Transmit Cl. 1 405041 C 100011                                                    |          |
|      |      |                       |      | RGMII - Transmit Clock: 125MHz @ 1000Mbps / 25MHz @ 100Mbps / 2.5MHz @ 10Mbps          |          |
| 96   |      | ENET1_RGMII_TXC       | 4    | Samples TD [3:0] and TX_CTL;                                                           | SOC.AH14 |
|      |      |                       |      | Referenced to pin 38 supply (1.8V/3.3V);                                               |          |
| 77   | SAI1 | ENET1_RX_ER           | 4    | RMII - RX_ER signal                                                                    | SOC.AC12 |
| 172  | CALL | ENET1 TV ED           | 4    | Referenced to pin 38 supply (1.8V/3.3V);                                               | SOC A112 |
| 173  | SAI1 | ENET1_TX_ER           | 4    | RMII - TX_ER signal                                                                    | SOC.AJ13 |

### 8.5 Wi-Fi & BT

The VAR-SOM-MX8M-PLUS contains a certified high-performance Wi-Fi (Single or Dual Band option) and Bluetooth (BT) module:

- IEEE 802.11 ac/a/b/g/n (Dual Band Option)
- IEEE 802.11 b/g/n (Single Band Option)
- Bluetooth 2.1+EDR
- BLE 5.2 capabilities
- Modules have an antenna connection through a U. FL JACK connector
- Antenna cable connected to module must have 50-Ω impedance

Figure 3 illustrates the VAR-SOM-MX8M-PLUS internal Wi-Fi and BT connectivity.



Figure 3: VAR-SOM-MX8M-PLUS Wi-Fi & BT Internal Connection

To allow the most flexible solution the following elements are added to the VAR-SOM-MX8M-PLUS:

- Buffer with tristate on the BT link based on UART interface.
   Will allow isolation from the BT module and the use by external circuity via the VAR-SOM-MX8M-PLUS connector.
- Dedicated uSDHC channel for the Wi-Fi module interface.

#### NOTE

### BT UART tristate buffer controlled using GPIO1\_IO04.

- Logic "High" enables the buffer
- Logic "Low" disable it and releases the signals to be used via SOM connector.

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

### 8.5.1 Interface Implementation Options

### 8.5.1.1 Module Configuration with "WBD" or "WB" Option

- System use: Wi-Fi and Bluetooth.
  - o BT UART external interface pins should be left floating.
- System use: Wi-Fi and no BT.
  - o In this case, disable the BT buffer (using GPIO1\_IO04) and BT function.
  - o BT UART interface pins can be used externally with any of the alternate functions.
- System use: BT and no Wi-Fi.
  - o Disable Wi-Fi function.
  - o Enable the BT buffer (using GPIO1\_IO04) and BT function.

### 8.5.1.2 Module Configuration without "WBD" or "WB" Option

- System use: no Wi-Fi and no BT.
  - o BT UART interface accessible externally with any of its alternative functions.

### 8.5.2 Bluetooth Interface Signals

Table 21: BT UART Interface Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                            | Ball     |
|------|------|--------------|------|--------------------------------------------------|----------|
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 50   |      | UART3_CTS_B  | 1    | Always exposed;                                  | SOC.AD20 |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 51   |      | UART3_RTS_B  | 1    | Always exposed;                                  | SOC.AE20 |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 52   |      | UART3_TX     | 1    | Always exposed;                                  | SOC.AC20 |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 53   |      | UART3_RX     | 1    | Always exposed;                                  | SOC.AF20 |

# 8.6 Ultra-Secured Digital Host Controller

The VAR-SOM-MX8M-PLUS exposes the uSDHC2 controller 4-bit interface for supporting interface between the host system and the SD/SDIO/MMC cards. Key features of uSDHC2:

- SD/SDIO standard, up to version 3.0.
- MMC standard, up to version 5.1.
- 1.8 V and 3.3 V operation
- 1-bit/4-bit SD and SDIO modes, 1-bit/4-bit MMC mode
- Up to SDR104 rate

### 8.6.1 uSDHC1 Signals

uSDHC controller, uSDHC1, is used internally for the Wi-Fi SDIO interface on the SOM.

#### 8.6.2 uSDHC2 Signals

For *Card Detect function* any GPIO can be used; For pinout compatibility with other SOMs of VAR-SOM pin2pin family, pin 80 GPIO1\_IO14 is used.

Table 22: uSDHC2 Signals

| Pin# | Assy    | Pin Function   | Alt# | Notes                             | Ball     |
|------|---------|----------------|------|-----------------------------------|----------|
| 60   |         | USDHC2_CLK     | 0    | Bank voltage set on SOM 1.8V/3.3V | SOC.AB29 |
| 61   |         | USDHC2_DATA2   | 0    | Bank voltage set on SOM 1.8V/3.3V | SOC.AA26 |
| 62   |         | USDHC2_DATA0   | 0    | Bank voltage set on SOM 1.8V/3.3V | SOC.AC28 |
| 63   |         | USDHC2_DATA1   | 0    | Bank voltage set on SOM 1.8V/3.3V | SOC.AC29 |
| 64   |         | USDHC2_CMD     | 0    | Bank voltage set on SOM 1.8V/3.3V | SOC.AB28 |
| 65   |         | USDHC2_DATA3   | 0    | Bank voltage set on SOM 1.8V/3.3V | SOC.AA25 |
| 77   | no SAI1 | USDHC2_RESET_B | 5    |                                   | SOC.A8   |

### 8.6.3 uSDHC3 Signals

uSDHC controller, uSDHC3, is used internally for the eMMC interface on the SOM.

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

Rev. 1.19, 5/2024

### 8.7 USB 3.0

The VAR-SOM-MX8M-PLUS consists Two USB controllers and PHYs that support USB 3.0 and USB 2.0.

Each USB 3.0 module includes the following features:

- Up to SDR104 rate
- Complies with USB specification rev 3.0 (xHCl compatible)
- Supports operation as a standalone USB host controller
   USB dual-role operation and can be configured as host or device
- Super-speed (5 Gbit/s), high-speed (480 Mbit/s), full-speed (12 Mbit/s), and lowspeed (1.5 Mbit/s) operations.
- Supports operation as a standalone single port USB
- Supports four programmable, bidirectional USB endpoints
- Supports system memory interface with -bit addressing capability

The USB 3.0 module operates in following modes.

Host Mode: SS/HS/FS/LSDevice Mode: SS/HS/FS

#### 8.7.1 USB Port1 Interface Signals

Table 23: USB 3.0/2.0 Port 1 Interface signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                                                                                                                                      | Ball    |
|------|------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 114  |      | USB1_D_N     | 0    | Differential Pair Negative side USB OTG capable                                                                                                                            | SOC.E10 |
| 116  |      | USB1_D_P     | 0    | Differential Pair Positive side USB OTG capable                                                                                                                            | SOC.D10 |
| 94   |      | USB1 ID      | 0    | USB PHY ID pin, No GPIO function USB OTG ID alternative signal location. "Low" means the SoC is Host role "High" means the SoC is Peripheral role. Pin referenced to 1.8V. | SOC.B11 |
| 91   |      | USB1_RX_N    | 0    | Differential Pair Negative side                                                                                                                                            | SOC.B9  |
| 93   |      | USB1_RX_P    | 0    | Differential Pair Positive side                                                                                                                                            | SOC.A9  |
| 99   |      | USB1_TX_N    | 0    | Differential Pair Negative side                                                                                                                                            | SOC.B10 |
| 97   |      | USB1_TX_P    | 0    | Differential Pair Positive side                                                                                                                                            | SOC.A10 |
| 106  |      | USB1_VBUS    | 0    | USB PHY power pin; 5V tolerant                                                                                                                                             | SOC.A11 |

Note: Usage of native USB ID in i.MX 8M -PLUS requires patches not included in NXP formal release. Pin referenced to 1.8V. For simple OTG implementation, use a CC Logic chip and connect to GPIO (see Symphony-Board implementation). USB1 ID can be left floating if not used.

Page 59 Variscite Ltd.

# 8.7.2 USB Port2 Interface Signals

Table 24: USB 3.0/2.0 Port 2 Interface signals

| Pin# | Assy | Pin Function | Alt# | Notes                           | Ball    |
|------|------|--------------|------|---------------------------------|---------|
| 108  |      | USB2_D_N     | 0    | Differential Pair Negative side | SOC.E14 |
| 110  |      | USB2_D_P     | 0    | Differential Pair Positive side | SOC.D14 |
| 142  |      | USB2_RX_N    | 0    | Differential Pair Negative side | SOC.B12 |
| 140  |      | USB2_RX_P    | 0    | Differential Pair Positive side | SOC.A12 |
| 141  |      | USB2_TX_N    | 0    | Differential Pair Negative side | SOC.B13 |
| 143  |      | USB2_TX_P    | 0    | Differential Pair Positive side | SOC.A13 |
| 104  |      | USB2_VBUS    | 0    | USB PHY power pin; 5V tolerant  | SOC.D12 |

# 8.7.3 USB OTG Interface Signals

The VAR-SOM-MX8M-PLUS exposes pins, which can be optionally used for additional functions.

Table 25: USB Port 1 & 2 OTG Interface signals

| Pin# | Assy    | Pin Function | Alt# | Notes | Ball   |
|------|---------|--------------|------|-------|--------|
| 70   | no SAI1 | USB1_OTG_OC  | 1    |       | SOC.A6 |
| 29   |         | USB2_OTG_OC  | 1    |       | SOC.B5 |
| 80   |         | USB2 OTG PWR | 1    |       | SOC.A4 |

### 8.8 PCle

The VAR-SOM-MX8M-PLUS exposes a single PCI Express Gen 3.0 single lane interface. The PCI Express port requires an external 100MHz PCIe compliant reference clock if the function is enabled.

The SOM exports the PCIE differential clock. These pins are bi-directional which can either be used to feed 100 MHz reference clock to the PHY from external clock source, or to output an internal generated 100 MHz reference clock to PCIE connector or PCIE device.

On the VAR-SOM-MX8M-PLUS carrier board, the Symphony-Board, a PCIE clock generator chip is used to feed high-quality clock to both the PHY and connecter/device.

The internal clock of the chip can be used instead of clock generator (requires SW modification). However, the internal clock exhibits larger jitter than that from PCIE clock generator and does not meet Gen 3.0 specification requirements.

The PCIe controller implements the following standards:

- PCI Express Base Specification, Revision 4.0, Version 0.7
- PCI Local Bus Specification, Revision 3.0
- PCI Bus Power Management Specification, Revision 1.2
- PCI Express Card Electromechanical Specification, Revision 1.1

Note: Access to the above specification requires membership in PCI-SIG.

The following list the key features of the Samsung PCIe PHY IP core used for PCI-Express (PCIe) applications:

- 2.5Gb/s, 5.0Gb/s, and 8.0Gb/s Serializer/De-serializer
- Serializes the 8b/10b encoded data for transmission for Gen1 and Gen2 operation, and 128b/130b encoded data for Gen3. De-serializes the received code groups
- PHY Interface for the PCI Express Architecture, Version 4.2 compliance
- Spread Spectrum Clocking in Transmitter and Receiver
- Separate Refclk Independent SSC (SRIS) Architecture
- Continuous-Time Linear Equalizer and 5-tap adaptive Decision-Feedback Equalizer

# 8.8.1 PCIE Signals

Table 26: PCIE Signals

| Pin# | Assy | Pin Function       | Alt# | Notes                                                                                                                                                 | Ball    |
|------|------|--------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 100  |      | PCIE_REF_PAD_CLK_N | 0    | Differential Pair Negative side Differential Pair Negative side PCIE compliant 100MHz reference clock; Terminate with 49.9 Ohm close to the connector | SOC.E16 |
| 102  |      | DOLE DEE DAD CIV.D |      | Differential Pair Positive side Differential Pair Positive side PCIE compliant 100MHz reference clock;                                                | 506 046 |
| 102  |      | PCIE_REF_PAD_CLK_P | 0    | Terminate with 49.9 Ohm close to the connector                                                                                                        | SOC.D16 |
| 136  |      | PCIE_RXN_N         | 0    | Differential Pair Negative side                                                                                                                       | SOC.B14 |
| 134  |      | PCIE_RXN_P         | 0    | Differential Pair Positive side                                                                                                                       | SOC.A14 |
| 128  |      | PCIE_TXN_N         | 0    | Differential Pair Negative side                                                                                                                       | SOC.B15 |
| 130  |      | PCIE_TXN_P         | 0    | Differential Pair Positive side                                                                                                                       | SOC.A15 |

# 8.8.2 PCIE Side band signals

Table 27: PCIE Side band Signals

| Pin# | Assy | Pin Function   | Alt# | Notes | Ball    |
|------|------|----------------|------|-------|---------|
| 92   |      | PCIE1_CLKREQ_B | 2    |       | SOC.AF8 |
| 115  |      | PCIE1 CLKREQ B | 2    |       | SOC.AJ5 |

### 8.9 Audio

The VAR-SOM-MX8M-PLUS features the following audio interfaces:

- WM8904CGEFL Audio codec interfaces:
  - o Analog outputs & inputs: stereo line-in & Stereo HP out.
  - Digital microphone input
- Five external SAI (synchronous audio interface) modules supporting I2S, AC97, TDM, codec/DSP and DSD interfaces:
  - SAI-1 supports to up to 16-channels TX (8 lanes) and 16-channels RX (8 lanes) at 768KHz/32-bit
  - SAI-2/5 supports to up to 8-channels TX (4 lanes) and 8-channels RX (4 lanes) at 768KHz/32-bit
  - SAI-3 supports up to 4-channels TX (2 lanes) and 4-channels RX (2 lanes) at 768KHz/32-bit
  - SAI-6 supports to up to 2-channels TX (1 lanes) and 2-channels RX (1 lanes) at 768KHz/32-bit when multiplexed on SAI1, or up to 384kHz/32-bit when multiplexed on Ethernet primary pins
  - SAI-7 supports to up to 2-channels TX (1 lanes) and 2-channels RX (1 lanes) at 384KHz/32-bit
- PDM supporting up to 8-channels (4 lanes)
- S/PDIF Input and Output, including a new Raw Capture input mode
- Hifi4 Audio DSP, operating up to 800 MHz

Analog audio signals are part of the SOM WM8904 audio codec, available with "AC" Configuration only. The codec interfaces the SoC via SAI3 lines, when not assembled, SoC balls are exported to SOM connector instead of Analog codec interface pins.

The Codec features stereo ground-referenced headphone amplifiers using the Wolfson 'Class-W' amplifier techniques -incorporating an innovative dual-mode charge pump architecture - to optimize efficiency and power consumption during playback. The ground-referenced headphone and line outputs eliminate AC coupling capacitors, and both outputs include common mode feedback paths to reject ground noise.

The following figure illustrates the connectivity for no large AC coupling capacitors implemented on SOM.



Figure 4: WM8904 Headphone connectivity

Page 63 Variscite Ltd.

# 8.9.1 WM8904CGEFL Audio Codec

# 8.9.1.1 Audio Codec Signals

Table 28: Analog audio Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                                                                                           | Ball      |
|------|------|--------------|------|---------------------------------------------------------------------------------------------------------------------------------|-----------|
| 195  |      | AGND         |      | Audio Ground                                                                                                                    | AGND      |
| 18   | AC   | DMIC_CLK     |      | Signal source is Audio Codec Digital microphone clock output                                                                    | WM8904.1  |
| 20   | AC   | DMIC_DATA    |      | Signal source is Audio Codec Digital microphone data input; Divided internally by 475 Ohm resistors to match Codec input levels | WM8904.27 |
| 198  | AC   | HPLOUT       |      | Signal source is Audio Codec<br>Left headphone output (line or headphone output)                                                | WM8904.13 |
| 196  | AC   | НРОИТГВ      |      | Signal source is Audio Codec Headphone output ground loop noise rejection feedback                                              | WM8904.14 |
| 200  | AC   | HPROUT       |      | Signal source is Audio Codec<br>Right headphone output (line or headphone output)                                               | WM8904.15 |
| 197  | AC   | LINEIN1_LP   |      | Signal source is Audio Codec<br>Left channel input                                                                              | WM8904.26 |
| 199  | AC   | LINEIN1_RP   |      | Signal source is Audio Codec<br>Right channel input                                                                             | WM8904.24 |

### 8.9.2 Serial Audio Interface

The SAI module provides a synchronous audio interface that supports full duplex serial interfaces with frame synchronization, such as I2S, AC97, TDM, and codec/DSP interfaces.

# 8.9.2.1 SAI1 Signals

Table 29: Serial Audio Interface 1 Signals

| Pin# | Assy | Pin Function  | Alt# | Notes                                                              | Ball     |
|------|------|---------------|------|--------------------------------------------------------------------|----------|
| 40   | SAI1 | SAI1_MCLK     | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AE12 |
| 86   | SAI1 | SAI1_RX_BCLK  | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH8  |
| 70   | SAI1 | SAI1_RX_DATA0 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AC10 |
| 117  | SAI1 | SAI1_RX_DATA1 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AF10 |
| 72   | SAI1 | SAI1_RX_DATA2 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH9  |
| 75   | SAI1 | SAI1_RX_DATA3 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AJ8  |
| 122  |      | SAI1_RX_DATA4 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AD10 |
| 81   |      | SAI1_RX_DATA5 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AE10 |
| 71   |      | SAI1_RX_DATA6 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH10 |
| 54   |      | SAI1_RX_DATA7 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH12 |
| 81   |      | SAI1_RX_SYNC  | 3    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AE10 |
| 82   | SAI1 | SAI1_RX_SYNC  | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AJ9  |
| 40   | SAI1 | SAI1_TX_BCLK  | 2    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AE12 |
| 57   |      | SAI1_TX_BCLK  | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AJ12 |
| 73   |      | SAI1_TX_DATA0 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AJ11 |
| 70   | SAI1 | SAI1_TX_DATA1 | 2    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AC10 |
| 177  |      | SAI1_TX_DATA1 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AJ10 |
| 56   |      | SAI1_TX_DATA2 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH11 |
| 55   |      | SAI1_TX_DATA3 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AD12 |
| 54   |      | SAI1_TX_DATA4 | 3    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH12 |
| 113  |      | SAI1_TX_DATA4 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH13 |
| 96   |      | SAI1_TX_DATA5 | 0    | Referenced to pin 38 supply (1.8V/3.3V) Includes series EMI filter | SOC.AH14 |
| 77   | SAI1 | SAI1_TX_DATA6 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AC12 |
| 173  | SAI1 | SAI1_TX_DATA7 | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AJ13 |
| 54   |      | SAI1_TX_SYNC  | 2    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AH12 |
| 120  |      | SAI1_TX_SYNC  | 0    | Referenced to pin 38 supply (1.8V/3.3V)                            | SOC.AF12 |

# 8.9.2.2 SAI2 Signals

Table 30: Serial Audio Interface 2 Signals

| Pin# | Assy  | Pin Function  | Alt# | Notes                                       | Ball     |
|------|-------|---------------|------|---------------------------------------------|----------|
| 48   |       | SAI2_MCLK     | 0    |                                             | SOC.AJ15 |
| 22   |       | SAI2_RX_BCLK  | 0    |                                             | SOC.AJ16 |
| 21   |       | SAI2_RX_DATA0 | 0    |                                             | SOC.AJ14 |
| 23   |       | SAI2_RX_DATA1 | 3    |                                             | SOC.AH17 |
| 196  | no AC | SAI2_RX_DATA1 | 1    | Available in SOM without "AC" configuration | SOC.AJ19 |
| 197  | no AC | SAI2_RX_DATA2 | 1    | Available in SOM without "AC" configuration | SOC.AJ18 |
| 198  | no AC | SAI2_RX_DATA3 | 1    | Available in SOM without "AC" configuration | SOC.AF18 |
| 23   |       | SAI2_RX_SYNC  | 0    |                                             | SOC.AH17 |
| 25   |       | SAI2_TX_BCLK  | 0    |                                             | SOC.AH15 |
| 26   |       | SAI2_TX_DATA0 | 0    |                                             | SOC.AH16 |
| 21   |       | SAI2_TX_DATA1 | 3    |                                             | SOC.AJ14 |
| 24   |       | SAI2_TX_DATA1 | 3    |                                             | SOC.AJ17 |
| 199  | no AC | SAI2_TX_DATA1 | 1    | Available in SOM without "AC" configuration | SOC.AC16 |
| 200  | no AC | SAI2_TX_DATA2 | 1    | Available in SOM without "AC" configuration | SOC.AH19 |
| 18   | no AC | SAI2_TX_DATA3 | 1    | Available in SOM without "AC" configuration | SOC.AH18 |
| 24   |       | SAI2_TX_SYNC  | 0    |                                             | SOC.AJ17 |

# 8.9.2.3 SAI3 Signals

Note: SAI3 interface is used by internal Audio Codec.

SAI3 interface can be used externally only in SOMs without "AC" assembly option.

Table 31: Serial Audio Interface 3 Signals

| Pin# | Assy  | Pin Function  | Alt# | Notes                                                                                                                                                        | Ball     |
|------|-------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 20   | no AC | SAI3_MCLK     | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AJ20 |
| 48   |       | SAI3_MCLK     | 6    |                                                                                                                                                              | SOC.AJ15 |
| 79   |       | SAI3_MCLK     | 2    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R26  |
| 197  | no AC | SAI3_RX_BCLK  | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AJ18 |
| 84   |       | SAI3_RX_DATA0 | 2    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R25  |
| 198  | no AC | SAI3_RX_DATA0 | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AF18 |
| 196  | no AC | SAI3_RX_DATA1 | 3    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AJ19 |
| 196  | no AC | SAI3_RX_SYNC  | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AJ19 |
| 145  | QSPI  | SAI3_TX_BCLK  | 2    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.N25  |
| 200  | no AC | SAI3_TX_BCLK  | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AH19 |
| 18   | no AC | SAI3_TX_DATA0 | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AH18 |
| 147  | QSPI  | SAI3_TX_DATA0 | 2    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L26  |
| 199  | no AC | SAI3_TX_DATA1 | 3    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AC16 |
| 31   | QSPI  | SAI3_TX_SYNC  | 2    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L25  |
| 199  | no AC | SAI3_TX_SYNC  | 0    | Available in SOM without "AC" configuration                                                                                                                  | SOC.AC16 |

# 8.9.2.4 SAI5 Signals

Table 32: Serial Audio Interface 5 Signals

| Pin# | Assy  | Pin Function  | Alt# | Notes                                       | Ball     |
|------|-------|---------------|------|---------------------------------------------|----------|
| Pin# | Assy  | Pin Function  | Alt# | Notes                                       | Ball     |
| 20   | no AC | SAI5_MCLK     | 2    | Available in SOM without "AC" configuration | SOC.AJ20 |
| 48   |       | SAI5_MCLK     | 1    |                                             | SOC.AJ15 |
| 197  | no AC | SAI5_RX_BCLK  | 2    | Available in SOM without "AC" configuration | SOC.AJ18 |
| 198  | no AC | SAI5_RX_DATA0 | 2    | Available in SOM without "AC" configuration | SOC.AF18 |
| 199  | no AC | SAI5_RX_DATA1 | 2    | Available in SOM without "AC" configuration | SOC.AC16 |
| 200  | no AC | SAI5_RX_DATA2 | 2    | Available in SOM without "AC" configuration | SOC.AH19 |
| 18   | no AC | SAI5_RX_DATA3 | 2    | Available in SOM without "AC" configuration | SOC.AH18 |
| 196  | no AC | SAI5_RX_SYNC  | 2    | Available in SOM without "AC" configuration | SOC.AJ19 |
| 22   |       | SAI5_TX_BCLK  | 1    |                                             | SOC.AJ16 |
| 21   |       | SAI5_TX_DATA0 | 1    |                                             | SOC.AJ14 |
| 23   |       | SAI5_TX_DATA1 | 2    |                                             | SOC.AH17 |
| 24   |       | SAI5_TX_DATA1 | 1    |                                             | SOC.AJ17 |
| 25   |       | SAI5_TX_DATA2 | 1    |                                             | SOC.AH15 |
| 26   |       | SAI5_TX_DATA3 | 1    |                                             | SOC.AH16 |
| 23   |       | SAI5_TX_SYNC  | 1    |                                             | SOC.AH17 |

# 8.9.2.5 SAI6 Signals

Table 33: Serial Audio Interface 6 Signals

| Pin# | Assy  | Pin Function  | Alt# | Notes                                                                                                                                            | Ball     |
|------|-------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|      |       |               |      | Referenced to pin 36 supply (1.8V/3.3V); On some SOM modules this pin is GND; If placed in such carrier with no "EC" configuration define PAD as |          |
| 1    | no EC | SAI6_MCLK     | 2    | input!                                                                                                                                           | SOC.AF24 |
| 54   |       | SAI6_MCLK     | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AH12 |
| 173  | SAI1  | SAI6_MCLK     | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AJ13 |
| 11   | no EC | SAI6_RX_BCLK  | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                          | SOC.AC25 |
| 113  |       | SAI6_RX_BCLK  | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AH13 |
| 122  |       | SAI6_RX_BCLK  | 2    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AD10 |
| 5    | no EC | SAI6_RX_DATA0 | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                          | SOC.AF26 |
| 81   |       | SAI6_RX_DATA0 | 2    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AE10 |
| 96   |       | SAI6_RX_DATA0 | 1    | Referenced to pin 38 supply (1.8V/3.3V) Includes series EMI filter                                                                               | SOC.AH14 |
| 9    | no EC | SAI6_RX_SYNC  | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                          | SOC.AE26 |
| 71   |       | SAI6_RX_SYNC  | 2    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AH10 |
| 77   | SAI1  | SAI6_RX_SYNC  | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AC12 |
| 3    | no EC | SAI6_TX_BCLK  | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                          | SOC.AD24 |
| 113  |       | SAI6_TX_BCLK  | 2    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AH13 |
| 122  |       | SAI6_TX_BCLK  | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AD10 |
| 74   |       | SAI6 TX DATA0 | 2    | Shared by SOM with "EC"; Pin alternate function cannot be changed when using SOM with EC assembled Do not alter pinmux with "EC" configuration   | SOC.AH28 |
| 81   |       | SAI6 TX DATA0 | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AE10 |
| 96   |       | SAI6_TX_DATA0 | 2    | Referenced to pin 38 supply (1.8V/3.3V) Includes series EMI filter                                                                               | SOC.AH14 |
| 30   |       | SAI6_TX_SYNC  | 2    | Shared by SOM with "EC"; Pin alternate function cannot be changed when using SOM with EC assembled Do not alter pinmux with "EC" configuration   | SOC.AH29 |
| 71   |       | SAI6 TX SYNC  | 1    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AH10 |
| 77   | SAI1  | SAI6_TX_SYNC  | 2    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                          | SOC.AC12 |

# 8.9.2.6 SAI7 Signals

Table 34: Serial Audio Interface 7 Signals

| Pin# | Assy  | Pin Function  | Alt# | Notes                                                                                                                                                                                           | Ball     |
|------|-------|---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 12   | no EC | SAI7_MCLK     | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                                         | SOC.AF28 |
| 41   |       | SAI7_MCLK     | 3    |                                                                                                                                                                                                 | SOC.AH20 |
| 10   | no EC | SAI7_RX_BCLK  | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                                         | SOC.AF29 |
| 52   |       | SAI7_RX_BCLK  | 3    | Used internally with "WBD",<br>Function can be released if BT Function disabled<br>Always exposed;                                                                                              | SOC.AC20 |
| 4    | no EC | SAI7_RX_DATA0 | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                                         | SOC.AG29 |
| 50   |       | SAI7_RX_DATA0 | 3    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed;                                                                                                    | SOC.AD20 |
| 6    | no EC | SAI7_RX_SYNC  | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                                         | SOC.AG28 |
| 53   |       | SAI7_RX_SYNC  | 3    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed;                                                                                                    | SOC.AF20 |
| 16   | no EC | SAI7_TX_BCLK  | 2    | Referenced to pin 36 supply (1.8V/3.3V);<br>Includes series EMI filter                                                                                                                          | SOC.AE29 |
| 43   |       | SAI7_TX_BCLK  | 3    |                                                                                                                                                                                                 | SOC.AH21 |
| 45   |       | SAI7_TX_DATA0 | 3    |                                                                                                                                                                                                 | SOC.AJ21 |
| 58   | no EC | SAI7_TX_DATA0 | 2    | Referenced to pin 36 supply (1.8V/3.3V);<br>Includes series EMI filter;<br>On some SOM modules this pin is GND; If placed in<br>such carrier with no "EC" configuration define PAD as<br>input! | SOC.AE24 |
| 15   | no EC | SAI7_TX_SYNC  | 2    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                                         | SOC.AE28 |
| 51   |       | SAI7_TX_SYNC  | 3    | Used internally with "WBD",<br>Function can be released if BT Function disabled<br>Always exposed;                                                                                              | SOC.AE20 |

The following table details the SAI interface signals definition.

Table 35: SAI interface signals definition

| Name     | Function                                                                                                                                                                                           | DIR |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| SAI_TXC  | Transmit Bit Clock. The bit clock is an input when externally generated and an output when internally generated.                                                                                   | I/O |
| SAI_TXFS | Transmit Frame Sync. The frame sync is an input sampled synchronously by the bit clock when externally generated and an output generated synchronously by the bit clock when internally generated. | I/O |
| SAI_TXD  | Transmit Data.  The transmit data is generated synchronously by the bit clock and is tristate whenever not transmitting a word                                                                     | 0   |
| SAI_RXC  | Receive Bit Clock. The bit clock is an input when externally generated and an output when internally generated.                                                                                    | I/O |
| SAI_RXFS | Receive Frame Sync.  The frame sync is an input sampled synchronously by the bit clock when externally generated and an output generated synchronously by the bit clock when internally generated. | 1/0 |
| SAI_RXD  | Receive Data. The receive data is sampled synchronously by the bit clock.                                                                                                                          |     |

#### 8.9.3 PDM - Microphone Interface (MICFIL)

The PDM module of the i.MX 8M Plus SOC, provides a popular way to deliver audio from microphones to the processor in several applications, such as mobile telephones. Up to 8 channels can be implemented with 4 lanes.

The PDM Microphone Interface module is composed of:

- An input interface for each pair of PDM microphones.
- A decimation filter by channel.
- A FIFO by channel.
- A time generation unit.
- Shared interfaces to DMA, interrupts and SoC.
- One or more Hardware Voice Activity Detectors (HWVAD).

#### PDM block main features are:

- Decimation filters:
  - o Fixed filtering characteristics for audio application.
  - o 24-bit signed filter output.
  - o Maximum dynamic range: 120dB.
  - o Internal clock divider for a programmable PDM clock generation.
  - o Full or partial set of channels operation with individual enable control.
  - Programmable decimation rate.
  - o Programmable DC remover.
  - Range adjustment capability.
  - FIFOs with interrupt and DMA capability.
    - Each FIFO with 32 entries length.
- Hardware Voice Activity Detector (HWVAD).
  - Interrupt capability.
  - o Zero-Crossing Detection (ZCD) option.

#### VAR-SOM-MX8M-PLUS SYSTEM ON MODULE

# Table 36: PDM Interface Signals

| Pin# | Assy  | Pin Function    | Alt# | Notes                                                                                                                                          | Ball     |
|------|-------|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 6    | no EC | PDM_BIT_STREAM0 | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AG28 |
| 9    | no EC | PDM_BIT_STREAM0 | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AE26 |
| 62   |       | PDM_BIT_STREAM0 | 4    | Bank voltage set on SOM 1.8V/3.3V                                                                                                              | SOC.AC28 |
| 70   | SAI1  | PDM_BIT_STREAM0 | 3    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                        | SOC.AC10 |
| 196  | no AC | PDM_BIT_STREAM0 | 6    | Available in SOM without "AC" configuration                                                                                                    | SOC.AJ19 |
| 4    | no EC | PDM_BIT_STREAM1 | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AG29 |
| 5    | no EC | PDM_BIT_STREAM1 | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AF26 |
| 22   |       | PDM_BIT_STREAM1 | 6    |                                                                                                                                                | SOC.AJ16 |
| 25   |       | PDM_BIT_STREAM1 | 6    |                                                                                                                                                | SOC.AH15 |
| 63   |       | PDM_BIT_STREAM1 | 4    | Bank voltage set on SOM 1.8V/3.3V                                                                                                              | SOC.AC29 |
| 117  | SAI1  | PDM_BIT_STREAM1 | 3    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                        | SOC.AF10 |
| 198  | no AC | PDM_BIT_STREAM1 | 6    | Available in SOM without "AC" configuration                                                                                                    | SOC.AF18 |
| 3    | no EC | PDM_BIT_STREAM2 | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AD24 |
| 16   | no EC | PDM_BIT_STREAM2 | 3    | Referenced to pin 36 supply (1.8V/3.3V);<br>Includes series EMI filter                                                                         | SOC.AE29 |
| 23   |       | PDM_BIT_STREAM2 | 6    |                                                                                                                                                | SOC.AH17 |
| 24   |       | PDM_BIT_STREAM2 | 6    |                                                                                                                                                | SOC.AJ17 |
| 61   |       | PDM_BIT_STREAM2 | 4    | Bank voltage set on SOM 1.8V/3.3V                                                                                                              | SOC.AA26 |
| 72   | SAI1  | PDM_BIT_STREAM2 | 3    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                        | SOC.AH9  |
| 200  | no AC | PDM_BIT_STREAM2 | 6    | Available in SOM without "AC" configuration                                                                                                    | SOC.AH19 |
| 15   | no EC | PDM_BIT_STREAM3 | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AE28 |
| 21   |       | PDM_BIT_STREAM3 | 6    |                                                                                                                                                | SOC.AJ14 |
| 30   |       | PDM_BIT_STREAM3 | 3    | Shared by SOM with "EC"; Pin alternate function cannot be changed when using SOM with EC assembled Do not alter pinmux with "EC" configuration | SOC.AH29 |
| 65   |       | PDM BIT STREAM3 | 4    | Bank voltage set on SOM 1.8V/3.3V                                                                                                              | SOC.AA25 |
| 75   | SAI1  | PDM BIT STREAM3 | 3    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                        | SOC.AJ8  |
| 199  | no AC | PDM BIT STREAM3 | 6    | Available in SOM without "AC" configuration                                                                                                    | SOC.AC16 |
| 10   | no EC | PDM_CLK         | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AF29 |
| 11   | no EC | PDM CLK         | 3    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                        | SOC.AC25 |
| 64   |       | PDM_CLK         | 4    | Bank voltage set on SOM 1.8V/3.3V                                                                                                              | SOC.AB28 |
| 86   | SAI1  | PDM CLK         | 3    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                        | SOC.AH8  |
| 173  | SAI1  | PDM_CLK         | 3    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                        | SOC.AJ13 |
| 197  | no AC | PDM_CLK         | 6    | Available in SOM without "AC" configuration                                                                                                    | SOC.AJ18 |

#### 8.9.4 SPDIF – Sony Philips Digital Interface Format

A standard audio file transfer format, developed jointly by the Sony and Phillips corporations. It supports Transmitter and Receiver functionality including frequency measurement block that allows the precise measurement of an incoming sampling frequency.

The SPDIF receiver extracts the audio data from each SPDIF frame and places the data in the SPDIF Rx left and right FIFOs with Channel Status and User bits.

For the SPDIF transmitter, the audio data is provided by the processor dedicated registers along with Channel Status and User bits.

Pin# Assy **Pin Function** Alt# Notes Ball 17 SPDIF1\_EXT\_CLK 0 SOC.AC18 18 no AC SPDIF1 EXT CLK 4 Available in SOM without "AC" configuration SOC.AH18 12 no EC SPDIF1\_IN 3 Referenced to pin 36 supply (1.8V/3.3V) SOC.AF28 Available in SOM without "AC" configuration 20 no AC SPDIF1 IN 6 SOC.AJ20 Bank voltage set on SOM 1.8V/3.3V SOC.AA25 65 SPDIF1 IN 3 196 SPDIF1 IN 4 Available in SOM without "AC" configuration SOC.AJ19 no AC Referenced to pin 36 supply (1.8V/3.3V); On some SOM modules this pin is GND; If placed in such carrier with no "EC" configuration define PAD as 1 no EC SPDIF1\_OUT 3 SOC.AF24 20 no AC SPDIF1\_OUT 4 Available in SOM without "AC" configuration SOC.AJ20 61 SPDIF1 OUT 3 Bank voltage set on SOM 1.8V/3.3V SOC.AA26 68 SPDIF1\_OUT 0 SOC.AE18

Table 37: SPDIF Interface Signals

### 8.10 Resistive Touch

The VAR-SOM-MX8M-PLUS features on board a 4-wire resistive touch panel interface controller (TI TSC2046) with the following features:

- Compatible with 4-wire resistive touch screens
- Pen-detection and nIRQ generation
- Supports several schemes of measurement, averaging to filter noise

The Resistive Touch is available only in SOMs with the "TP" assembly option when not assembled, ECSPI1 SoC balls are exported to SOM connector instead of Resistive Touch interface pins.

#### 8.10.1.1 Resistive Touch Signals

Table 38: Serial Resistive Touch Interface Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                       | Ball      |
|------|------|--------------|------|---------------------------------------------|-----------|
| 187  | TP   | TS_X-        |      | Signal source is Resistive Touch controller | TSC2046.8 |
| 189  | TP   | TS_X+        |      | Signal source is Resistive Touch controller | TSC2046.6 |
| 191  | TP   | TS_Y+        |      | Signal source is Resistive Touch controller | TSC2046.7 |
| 193  | TP   | TS_Y-        |      | Signal source is Resistive Touch controller | TSC2046.9 |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

### 8.11 UART

The VAR-SOM-MX8M-PLUS exposes up to four UART interfaces some of which are multiplexed with other peripherals. UART3 is used on SOM for Bluetooth interface and can be accessible only if the on SOM buffer is disabled or on SOM without "WBD" and "WB" Configuration.

The UART includes the following features:

- High-speed TIA/EIA-232-F compatible, up to 5 Mbit/s
- Serial IR interface low-speed, IrDA-compatible (up to 115.2 Kbit/s)
- 9-bit or Multidrop mode (RS-485) support (automatic slave address detection)
- 7 or 8 data bits for RS-232 characters, or 9 bit RS-485 format
- 1 or 2 stop bits
- Programmable parity (even, odd, and no parity)
- Hardware flow control support for request to send (RTS B) and clear to send (CTS B) signals
- RS-485 driver direction control via CTS B signal
- Edge-selectable RTS\_B and edge-detect interrupts
- Status flags for various flow control and FIFO states
- Voting logic for improved noise immunity (16x oversampling)
- Transmitter FIFO empty interrupt suppression
- UART internal clocks enable/disable
- Auto baud rate detection (up to 115.2 Kbit/s)
- Receiver and transmitter enable/disable for power saving
- RX DATA input and TX DATA output can be inverted respectively in RS-232/RS-485 mode
- DCE/DTE capability
- RTS\_B, IrDA asynchronous wake (AIRINT), receive asynchronous wake (AWAKE) interrupts wake the processor from STOP mode
- Maskable interrupts
- Two DMA Requests (TxFIFO DMA Request and RxFIFO DMA Request)
- Escape character sequence detection
- Software reset (SRST\_B)
- Two independent, 32-entry FIFOs for transmit and receive
- The peripheral clock can be totally asynchronous with the module clock. The module clock determines baud rate. This allows frequency scaling on peripheral clock (such as during DVFS mode) while remaining the module clock frequency and baud rate.

Table 39: UART I/O Configuration vs. mode

| Port           |           | DTE Mode                    | DCE Mode  |                             |  |
|----------------|-----------|-----------------------------|-----------|-----------------------------|--|
|                | Direction | Description                 | Direction | Description                 |  |
| UARTx_RTS_B    | Output    | UARTx_RTS_B from DTE to DCE | Input     | UARTx_RTS_B from DTE to DCE |  |
| UARTx_CTS_B    | Input     | UARTx_CTS_B from DCE to DTE | Output    | UARTx_CTS_B from DCE to DTE |  |
| UARTx_TX_ DATA | Input     | Serial data from DCE to DTE | Output    | Serial data from DCE to DTE |  |
| UARTx_RX _DATA | Output    | Serial data from DTE to DCE | Input     | Serial data from DTE to DCE |  |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

#### VAR-SOM-MX8M-PLUS SYSTEM ON MODULE

# 8.11.1 UART1 Signals

Table 40: UART1 Signals

| Pin# | Assy | Pin Function | Alt# | Notes | Ball     |
|------|------|--------------|------|-------|----------|
| 24   |      | UART1_CTS_B  | 4    |       | SOC.AJ17 |
| 44   |      | UART1_CTS_B  | 1    |       | SOC.AE6  |
| 21   |      | UART1_RTS_B  | 4    |       | SOC.AJ14 |
| 46   |      | UART1_RTS_B  | 1    |       | SOC.AJ4  |
| 22   |      | UART1_RX     | 4    |       | SOC.AJ16 |
| 175  |      | UART1_RX     | 0    |       | SOC.AD6  |
| 23   |      | UART1_TX     | 4    |       | SOC.AH17 |
| 124  |      | UART1_TX     | 0    |       | SOC.AJ3  |

## 8.11.2 UART2 Signals

Table 41: UART2 Signals

| Pin# | Assy  | Pin Function | Alt# | Notes                                       | Ball     |
|------|-------|--------------|------|---------------------------------------------|----------|
| 115  |       | UART2_CTS_B  | 1    |                                             | SOC.AJ5  |
| 197  | no AC | UART2_CTS_B  | 4    | Available in SOM without "AC" configuration | SOC.AJ18 |
| 171  |       | UART2_RTS_B  | 1    |                                             | SOC.AH5  |
| 198  | no AC | UART2_RTS_B  | 4    | Available in SOM without "AC" configuration | SOC.AF18 |
| 62   |       | UART2_RX     | 3    | Bank voltage set on SOM 1.8V/3.3V           | SOC.AC28 |
| 83   |       | UART2_RX     | 0    | Used as debug UART on Variscite base board  | SOC.AF6  |
| 199  | no AC | UART2_RX     | 4    | Available in SOM without "AC" configuration | SOC.AC16 |
| 63   |       | UART2_TX     | 3    | Bank voltage set on SOM 1.8V/3.3V           | SOC.AC29 |
| 85   |       | UART2_TX     | 0    | Used as debug UART on Variscite base board  | SOC.AH4  |
| 200  | no AC | UART2_TX     | 4    | Available in SOM without "AC" configuration | SOC.AH19 |

#### VAR-SOM-MX8M-PLUS SYSTEM ON MODULE

# 8.11.3 UART3 Signals

Table 42: UART3 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                            | Ball     |
|------|------|--------------|------|--------------------------------------------------|----------|
|      |      |              |      |                                                  |          |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 50   |      | UART3_CTS_B  | 1    | Always exposed;                                  | SOC.AD20 |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 51   |      | UART3_RTS_B  | 1    | Always exposed;                                  | SOC.AE20 |
| 44   |      | UART3_RX     | 0    |                                                  | SOC.AE6  |
|      |      |              |      |                                                  |          |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 53   |      | UART3_RX     | 1    | Always exposed;                                  | SOC.AF20 |
|      |      |              |      | Available in SOM with "QSPI" configuration;      |          |
| 145  | QSPI | UART3_RX     | 4    | Pin referenced to 1.8V                           | SOC.N25  |
| 46   |      | UART3_TX     | 0    |                                                  | SOC.AJ4  |
|      |      |              |      |                                                  |          |
|      |      |              |      | Used internally with "WBD",                      |          |
|      |      |              |      | Function can be released if BT Function disabled |          |
| 52   |      | UART3_TX     | 1    | Always exposed;                                  | SOC.AC20 |

## 8.11.4 UART4 Signals

Table 43: UART4 Signals

| Pin#     | Assy | Pin Function            | Alt# | Notes                                                                                                                                                        | Ball                |
|----------|------|-------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 33       | QSPI | UART4_CTS_B             | 3    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L24             |
| 41       |      | UART4_CTS_B             | 1    |                                                                                                                                                              | SOC.AH20            |
| 35<br>39 | QSPI | UART4_RTS_B UART4_RTS_B | 3    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.N24<br>SOC.AJ22 |
| 43       |      | UART4 RX                | 1    |                                                                                                                                                              | SOC.AH21            |
| 60       |      | UART4_RX                | 3    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AB29            |
| 84       |      | UART4_RX                | 4    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R25             |
| 115      |      | UART4_RX                | 0    |                                                                                                                                                              | SOC.AJ5             |
| 31       | QSPI | UART4_TX                | 4    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L25             |
| 45       |      | UART4_TX                | 1    |                                                                                                                                                              | SOC.AJ21            |
| 64       |      | UART4_TX                | 3    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AB28            |
| 171      |      | UART4_TX                | 0    |                                                                                                                                                              | SOC.AH5             |

## 8.12 Flexible Controller Area Network

The Flexible Controller Area Network (FLEXCAN) module is a communication controller supporting CAN-FD (CAN Flexible Data Rate) and CAN2.0B specification.

Note: CAN-FD is supported only on Industrial variant of the SOM, Consumer variant of the SOM supports only CAN

### Signal Description:

- CAN Rx: The receive pin from the CAN bus transceiver. Dominant state is represented by logic level '0'. Recessive state is represented by logic level '1'.
- CAN Tx: The transmit pin to the CAN bus transceiver. Dominant state is represented by logic level '0'. Recessive state is represented by logic level '1'.

### 8.12.1 FLEXCAN1 Signals

Table 44: FLEXCAN1 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                        | Ball     |
|------|------|--------------|------|--------------------------------------------------------------|----------|
| 25   |      | FLEXCAN1_RX  | 3    |                                                              | SOC.AH15 |
| 176  |      | FLEXCAN1_RX  | 4    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor; | SOC.AF22 |
| 22   |      | FLEXCAN1_TX  | 3    |                                                              | SOC.AJ16 |
| 68   |      | FLEXCAN1_TX  | 4    |                                                              | SOC.AE18 |
| 174  |      | FLEXCAN1_TX  | 4    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor; | SOC.AC22 |
|      |      |              |      |                                                              |          |

#### 8.12.2 FLEXCAN2 Signals

Table 45: FLEXCAN2 Signals

| Pin# | Assy    | Pin Function | Alt# | Notes                                         | Ball     |
|------|---------|--------------|------|-----------------------------------------------|----------|
| 46   |         | FLEXCAN2_RX  | 4    |                                               | SOC.AJ4  |
| 48   |         | FLEXCAN2_RX  | 3    |                                               | SOC.AJ15 |
| 154  | no CSI2 | FLEXCAN2_RX  | 4    | Available in SOM without "CSI2" configuration | SOC.AE22 |
| 26   |         | FLEXCAN2_TX  | 3    |                                               | SOC.AH16 |
| 44   |         | FLEXCAN2_TX  | 4    |                                               | SOC.AE6  |
| 156  | no CSI2 | FLEXCAN2_TX  | 4    | Available in SOM without "CSI2" configuration | SOC.AD22 |

Page 78 Variscite Ltd.

# 8.13 ECSPI - Enhanced Configurable SPI

The VAR-SOM-MX8M-PLUS exposes all ECSPI interfaces.

The Enhanced Configurable Serial Peripheral Interface (ECSPI) is a full-duplex, synchronous, fourwire serial communication block with full-duplex enhanced Synchronous Serial Interface and data rate up to 52 Mbit/s.

Key features of the ECSPI include:

- Full-duplex synchronous serial interface
- Master/Slave configurable
- One native Chip Select (SS) signal [see note below]
- Transfer continuation function allows unlimited length data transfers
- 32-bit wide by 64-entry FIFO for both transmit and receive data
- Polarity and phase of the Chip Select (SS) and SPI Clock (SCLK) are configurable
- Direct Memory Access (DMA) support
- Refer to the product data sheet for the maximum operating frequency

Note: Note: For interacting multiple peripherals on same SPI bus, one can define any GPIO to be used as chip select. Examples can be found in our DTS files.

#### 8.13.1 ESCPI1 Signals

Note: ECSPI1 interface is used by internal Resistive Touch Controller. ECSPI1 interface can be used externally only in SOMs without "TP" assembly option.

Table 46: ECSPI1 Signals

| Pin# | Assy  | Pin Function | Alt# | Notes                                            | Ball     |
|------|-------|--------------|------|--------------------------------------------------|----------|
|      |       |              |      | Used internally with "WBD",                      |          |
|      |       |              |      | Function can be released if BT Function disabled |          |
| 50   |       | ECSPI1_MISO  | 0    | Always exposed;                                  | SOC.AD20 |
| 193  | no TP | ECSPI1_MISO  | 3    | Available in SOM without TP                      | SOC.AH6  |
|      |       |              |      | Used internally with "WBD",                      |          |
|      |       |              |      | Function can be released if BT Function disabled |          |
| 52   |       | ECSPI1_MOSI  | 0    | Always exposed;                                  | SOC.AC20 |
| 187  | no TP | ECSPI1_MOSI  | 3    | Available in SOM without TP                      | SOC.AH7  |
|      |       |              |      | Used internally with "WBD",                      |          |
|      |       |              |      | Function can be released if BT Function disabled |          |
| 53   |       | ECSPI1_SCLK  | 0    | Always exposed;                                  | SOC.AF20 |
| 189  | no TP | ECSPI1_SCLK  | 3    | Available in SOM without TP                      | SOC.AC8  |
|      |       |              |      | Used internally with "WBD",                      |          |
|      |       |              |      | Function can be released if BT Function disabled |          |
| 51   |       | ECSPI1_SS0   | 0    | Always exposed;                                  | SOC.AE20 |
| 191  | no TP | ECSPI1_SS0   | 3    | Available in SOM without TP                      | SOC.AE8  |

Rev. 1.19, 5/2024 Page 79

#### VAR-SOM-MX8M-PLUS SYSTEM ON MODULE

# 8.13.2 ESCPI2 Signals

Table 47: ECSPI2 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                             | Ball     |
|------|------|--------------|------|-----------------------------------|----------|
| 41   |      | ECSPI2_MISO  | 0    |                                   | SOC.AH20 |
| 65   |      | ECSPI2_MISO  | 2    | Bank voltage set on SOM 1.8V/3.3V | SOC.AA25 |
| 92   |      | ECSPI2_MISO  | 3    |                                   | SOC.AF8  |
| 45   |      | ECSPI2_MOSI  | 0    |                                   | SOC.AJ21 |
| 64   |      | ECSPI2_MOSI  | 2    | Bank voltage set on SOM 1.8V/3.3V | SOC.AB28 |
| 87   |      | ECSPI2_MOSI  | 3    |                                   | SOC.AJ6  |
| 43   |      | ECSPI2_SCLK  | 0    |                                   | SOC.AH21 |
| 60   |      | ECSPI2_SCLK  | 2    | Bank voltage set on SOM 1.8V/3.3V | SOC.AB29 |
| 88   |      | ECSPI2_SCLK  | 3    |                                   | SOC.AJ7  |
| 39   |      | ECSPI2_SS0   | 0    |                                   | SOC.AJ22 |
| 61   |      | ECSPI2_SS0   | 2    | Bank voltage set on SOM 1.8V/3.3V | SOC.AA26 |
| 90   |      | ECSPI2_SS0   | 3    |                                   | SOC.AD8  |

# 8.13.3 ESCPI3 Signals

Table 48: ECSPI3 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                      | Ball    |
|------|------|--------------|------|--------------------------------------------|---------|
| 83   |      | ECSPI3_MISO  | 1    | Used as debug UART on Variscite base board | SOC.AF6 |
| 85   |      | ECSPI3_SS0   | 1    | Used as debug UART on Variscite base board | SOC.AH4 |
| 124  |      | ECSPI3_MOSI  | 1    |                                            | SOC.AJ3 |
| 175  |      | ECSPI3_SCLK  | 1    |                                            | SOC.AD6 |

# 8.14 QSPI/FlexSPI - Quad Serial Peripheral Interface

The VAR-SOM-MX8M-PLUS exposes one QSPI module which can be used to interface external serial flash devices.

The module contains the following features:

- Flexible sequence engine to support various flash vendor devices
- Single pad/Dual pad/Quad pad mode of operation
- Single Data Rate/Double Data Rate mode of operation
- Parallel Flash mode
- DMA support
- Memory mapped read access to connected flash devices
- Multi master access with priority and flexible and configurable buffer for each master

Note: QSPI signals are available on SOM with "QSPI" assembly option. QSPI signals are referenced to 1.8v.

### 8.14.1 QSPIA Signals

Table 49: QSPIA Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                                                                                                                                 | Ball    |
|------|------|--------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 84   |      | QSPI_A_DATA0 | 1    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v          | SOC.R25 |
| 31   | QSPI | QSPI_A_DATA1 | 1    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                                 | SOC.L25 |
| 33   | QSPI | QSPI_A_DATA2 | 1    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                                 | SOC.L24 |
| 35   | QSPI | QSPI_A_DATA3 | 1    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                                 | SOC.N24 |
| 79   |      | QSPI_A_DQS   | 1    | Pin is routed by default via on SOM 1.8<->3.3V open<br>drain voltage translator with 10K Pull up.<br>In "QSPI" configuration Pin is routed directly from<br>CPU @1.8v | SOC.R26 |
| 145  | QSPI | QSPI_A_SCLK  | 1    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                                 | SOC.N25 |
| 147  | QSPI | QSPI_A_SSO_B | 1    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                                 | SOC.L26 |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

## 8.15 PWM

The VAR-SOM-MX8M-PLUS exports up to 4 General purpose Pulse Width Modulators (PWM) signals.

#### **PWM Features:**

- 16-bit up-counter with clock source selection (bus clock, baud clock, or 32K)
- 4 x 16 FIFO to minimize interrupt overhead
- 12-bit prescaler for division of clock
- Sound and melody generation
- Active high or active low configured output
- Can be programmed to be active in low-power mode
- Can be programmed to be active in debug mode
- Interrupts at compare and rollover

## 8.15.1 PWM Signals

Table 50: PWM Signals

| Pin# | Assy    | Pin Function | Alt# | Notes                                       | Ball     |
|------|---------|--------------|------|---------------------------------------------|----------|
| 17   |         | PWM1_OUT     | 1    |                                             | SOC.AC18 |
| 75   | no SAI1 | PWM1_OUT     | 1    |                                             | SOC.E8   |
| 77   | no SAI1 | PWM1_OUT     | 2    |                                             | SOC.A8   |
| 90   |         | PWM1_OUT     | 1    |                                             | SOC.AD8  |
| 69   |         | PWM2_OUT     | 2    |                                             | SOC.D8   |
| 70   | no SAI1 | PWM2_OUT     | 5    |                                             | SOC.A6   |
| 92   |         | PWM2_OUT     | 1    |                                             | SOC.AF8  |
| 173  | no SAI1 | PWM2_OUT     | 2    |                                             | SOC.B8   |
| 68   |         | PWM3_OUT     | 1    |                                             | SOC.AE18 |
| 80   |         | PWM3_OUT     | 5    |                                             | SOC.A4   |
| 87   |         | PWM3_OUT     | 1    |                                             | SOC.AJ6  |
| 20   | no AC   | PWM4_OUT     | 1    | Available in SOM without "AC" configuration | SOC.AJ20 |
| 29   |         | PWM4_OUT     | 5    |                                             | SOC.B5   |
| 88   |         | PWM4_OUT     | 1    |                                             | SOC.AJ7  |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

### 8.16 I2C

The VAR-SOM-MX8M-PLUS exposes up to 5x I2C Interface connectivity peripherals which provides serial interface for external devices. Data rates of up to 400 kbps are supported.

The Inter-Integrated Circuit (I2C) provides functionality of a standard I2C master and slave. I2C is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange, minimizing the interconnection between devices.

This bus is suitable for applications requiring occasional communications over a short distance between many devices. The flexible I2C standard allows additional devices to be connected to the bus for expansion and system development.

The I2C has the following key features:

- Compatible with the I2C Bus Specification, version 2.1, by Philips Semiconductor (now NXP Semiconductors).
- Multi-master operation.
- After a reset, the I2C defaults to Slave Receive operations.
- Software programmability for one of 64 different serial clock frequencies:
  - Standard mode, I2C supports the data transfer rates up to 100 Kbits/s
  - o In Fast mode, data transfer rates up to 400 Kbits/s can be achieved
- Software-selectable acknowledge bit
- Interrupt-driven, byte-by-byte data transfer
- Arbitration-lost interrupt with automatic mode switching from master to slave
- Calling address identification interrupt
- Start and stop signal generation/detection
- Repeated start signal generation
- Acknowledge bit generation/detection
- Bus-busy detection

#### 8.16.1 I2C1 Signals

I2C1 is used internally by on-SOM EEPROM used for boot process and by Audio codec. Using it externally from SOM pins with have the I2C1 alternate function in not allowed.

### 8.16.2 I2C2 Signals

Table 51: I2C2 Signals

| Pin# | Assy  | Pin Function | Alt# | Notes                                                                                        | Ball     |
|------|-------|--------------|------|----------------------------------------------------------------------------------------------|----------|
|      |       |              |      | Used internally with "WBD", Function can be released if BT Function disabled                 |          |
| 50   |       | I2C2_SCL     | 2    | Always exposed;                                                                              | SOC.AD20 |
| 193  | no TP | I2C2_SCL     | 0    | Available in SOM without TP                                                                  | SOC.AH6  |
| 51   |       | I2C2_SDA     | 2    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed; | SOC.AE20 |
| 191  | no TP | I2C2_SDA     | 0    | Available in SOM without TP                                                                  | SOC.AE8  |

## 8.16.3 I2C3 Signals

Table 52: I2C3 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                                                                                                                        | Ball     |
|------|------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 43   |      | I2C3_SCL     | 2    |                                                                                                                                                              | SOC.AH21 |
| 79   |      | 12C3 SCL     | 4    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R26  |
| 88   |      | I2C3_SCL     | 0    |                                                                                                                                                              | SOC.AJ7  |
| 45   |      | I2C3_SDA     | 2    |                                                                                                                                                              | SOC.AJ21 |
| 87   |      | I2C3_SDA     | 0    |                                                                                                                                                              | SOC.AJ6  |

# 8.16.4 I2C4 Signals

## Table 53: I2C4 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                                 | Ball     |
|------|------|--------------|------|-----------------------------------------------------------------------|----------|
| 41   |      | I2C4_SCL     | 2    |                                                                       | SOC.AH20 |
| 63   |      | I2C4_SCL     | 2    | Bank voltage set on SOM 1.8V/3.3V                                     | SOC.AC29 |
| 92   |      | I2C4_SCL     | 0    |                                                                       | SOC.AF8  |
| 33   | QSPI | I2C4_SDA     | 4    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V | SOC.L24  |
| 39   |      | I2C4_SDA     | 2    |                                                                       | SOC.AJ22 |
| 62   |      | I2C4_SDA     | 2    | Bank voltage set on SOM 1.8V/3.3V                                     | SOC.AC28 |
| 90   |      | I2C4_SDA     | 0    |                                                                       | SOC.AD8  |

## 8.16.5 I2C5 Signals

## Table 54: I2C5 Signals

| Pin# | Assy | Pin Function | Alt# | Notes                                                        | Ball     |
|------|------|--------------|------|--------------------------------------------------------------|----------|
| 68   |      | I2C5_SCL     | 2    |                                                              | SOC.AE18 |
| 174  |      | 12C5_SCL     | 3    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor; | SOC.AC22 |
| 176  |      | I2C5_SDA     | 3    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor; | SOC.AF22 |

# 8.16.6 I2C6 Signals

## Table 55: I2C6 Signals

| Pin# | Assy    | Pin Function | Alt# | Notes                                         | Ball     |
|------|---------|--------------|------|-----------------------------------------------|----------|
| 115  |         | I2C6_SCL     | 4    |                                               | SOC.AJ5  |
| 156  | no CSI2 | I2C6_SCL     | 3    | Available in SOM without "CSI2" configuration | SOC.AD22 |
| 154  | no CSI2 | I2C6_SDA     | 3    | Available in SOM without "CSI2" configuration | SOC.AE22 |
| 171  |         | I2C6_SDA     | 4    |                                               | SOC.AH5  |

# 8.17 General Purpose Timer

The VAR-SOM-MX8M-PLUS exposes the GPT interface to its connector.

#### **GPT Features include:**

- One 32-bit up-counter with clock source selection, including external clock
- Two input capture channels with a programmable trigger edge
- Three outputs compare channels with a programmable output mode. A "forced compare" feature is also available
- Can be programmed to be active in low power and debug modes
- Interrupt generation at capture, compare, and rollover events
- Restart or free-run modes for counter operations

## 8.17.1.1 GPT Signals

Table 56: General Purpose Timer Signals

| Pin# | Assy  | Pin Function  | Alt# | Notes                                       | Ball     |
|------|-------|---------------|------|---------------------------------------------|----------|
| 171  |       | GPT1_CAPTURE1 | 3    |                                             | SOC.AH5  |
| 200  | no AC | GPT1_CAPTURE1 | 3    | Available in SOM without "AC" configuration | SOC.AH19 |
| 18   | no AC | GPT1_CAPTURE2 | 3    | Available in SOM without "AC" configuration | SOC.AH18 |
| 44   |       | GPT1_CAPTURE2 | 3    |                                             | SOC.AE6  |
| 46   |       | GPT1_CLK      | 3    |                                             | SOC.AJ4  |
| 197  | no AC | GPT1_CLK      | 3    | Available in SOM without "AC" configuration | SOC.AJ18 |
| 68   |       | GPT1_COMPARE1 | 3    |                                             | SOC.AE18 |
| 115  |       | GPT1_COMPARE1 | 3    |                                             | SOC.AJ5  |
| 85   |       | GPT1_COMPARE2 | 3    | Used as debug UART on Variscite base board  | SOC.AH4  |
| 17   |       | GPT1_COMPARE3 | 3    |                                             | SOC.AC18 |
| 83   |       | GPT1_COMPARE3 | 3    | Used as debug UART on Variscite base board  | SOC.AF6  |
| 88   |       | GPT2_CLK      | 2    |                                             | SOC.AJ7  |
| 87   |       | GPT3_CLK      | 2    |                                             | SOC.AJ6  |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

# 8.18 Reference Clocks

The VAR-SOM-MX8 exposes the clock outputs from the internal CCM module which can be used to clock external devices.

## 8.18.1 Clock Signals

Table 57: Clock Signals

| Pin# | Assy    | Pin Function                                                    | Alt# | Notes                                   | Ball     |
|------|---------|-----------------------------------------------------------------|------|-----------------------------------------|----------|
| 41   |         | CCM_CLKO1                                                       | 4    |                                         | SOC.AH20 |
| 80   |         | CCM_CLKO1                                                       | 6    |                                         | SOC.A4   |
| 29   |         | CCM_CLKO2                                                       | 6    |                                         | SOC.B5   |
| 39   |         | CCM_CLKO2                                                       | 4    |                                         | SOC.AJ22 |
| 40   | no SAI1 | CCM_ENET_PHY_REF_CLK_ROOT                                       | 1    | Differential Pair Positive side         | SOC.A7   |
| 40   | no SAI1 | CCM_EXT_CLK1                                                    | 6    |                                         | SOC.A7   |
| 75   | no SAI1 | CCM_EXT_CLK2                                                    | 6    |                                         | SOC.E8   |
| 86   | no SAI1 | CCM_EXT_CLK3                                                    | 6    |                                         | SOC.A3   |
| 82   | no SAI1 | CCM_EXT_CLK4                                                    | 6    |                                         | SOC.F6   |
| 69   |         | CCM_PMIC_READY                                                  | 5    | Differential Pair Positive side         | SOC.D8   |
| 72   | no SAI1 | CCM_PMIC_READY                                                  | 5    | Differential Pair Positive side         | SOC.B4   |
| 75   | no SAI1 | CCM_REF_CLK_24M                                                 | 5    |                                         | SOC.E8   |
| 40   | no SAI1 | CCM_REF_CLK_32K                                                 | 5    |                                         | SOC.A7   |
| 5    | no EC   | ENET_QOS_INPUT=ENET_QOS_TX_CLK OUTPUT=CCM_ENET_QOS_REF_CLK_ROOT | 1    | Referenced to pin 36 supply (1.8V/3.3V) | SOC.AF26 |
| 40   | SAI1    | ENET1_INPUT=ENET1_TX_ CLK OUTPUT=CCM_ENET_REF_ CLK_ROOT         | 4    | Referenced to pin 38 supply (1.8V/3.3V) | SOC.AE12 |

### 8.19 JTAG

The VAR-SOM-MX8M-PLUS consists of the the System JTAG Controller (SJC) provides debug and test control with maximum security. The test access port (TAP) is designed to support features compatible with the IEEE standard 1149.1 v2001 (JTAG) and IEEE 1149.6 standards.

The JTAG port allows debug-related control and status, such as putting selected cores into reset and/or debug mode and the ability to monitor individual core status signals via JTAG. JTAG port interfaces the M7 and Cortex A53 Cores DAP - debug access port. The VAR-SOM-MX8M-PLUS JTAG MOD pin is hardware tied low and enables the Daisy chain ALL mode only, used for common SW debug (High speed and production).

VAR-SOM-MX8M-PLUS exposes JTAG signals on a 14-pin header (not assembled by default) on the SOM top left side. Pins 1-10 are dedicated for JTAG pins, pins 11-14 are dedicated for BOOT\_MODE pins (see "boot configuration" section).

## 8.19.1 JTAG Signals

Table 58: JTAG signals on 14-pin Header Connector

| Pin# | Assy | Pin Function | Alt# | Notes                         | Ball    |
|------|------|--------------|------|-------------------------------|---------|
| 1    |      | JTAG_VTREF   |      | JTAG reference voltage (3.3v) |         |
| 2    |      | JTAG_TMS     |      | JTAG Test Mode select         | SOC.G14 |
| 3    |      | GND          |      | Digital Ground                |         |
| 4    |      | JTAG_TCK     |      | JTAG Test Clock               | SOC.G18 |
| 5    |      | GND          |      | Digital Ground                |         |
| 6    |      | JTAG_TDO     |      | JTAG Test Data Out            | SOC.F14 |
| 7    |      | RTCK         |      | JTAG Return clock             |         |
| 8    |      | JTAG_TDI     |      | JTAG Test Data In             | SOC.G16 |
| 9    |      | GND          |      | Digital Ground                |         |
| 10   |      | JTAG_SRST_B  |      | JTAG System reset             |         |



VAR-SOM-MX8M-PLUS\_V1.x Datasheet

# 8.20 General Purpose IO

The VAR-SOM-MX8M-PLUS provides IO pins which can be used as GPIOs.

# 8.20.1 GPIO Signals

Table 59: GPIO Signals

| Pin# | Assy    | Pin Function | Alt# | Notes                                                                                                                                                                               | Ball     |
|------|---------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 40   | no SAI1 | GPIO1_IO00   | 0    |                                                                                                                                                                                     | SOC.A7   |
| 75   | no SAI1 | GPIO1_IO01   | 0    |                                                                                                                                                                                     | SOC.E8   |
| 117  | no SAI1 | GPIO1_IO03   | 0    |                                                                                                                                                                                     | SOC.D6   |
| 72   | no SAI1 | GPIO1_IO05   | 0    |                                                                                                                                                                                     | SOC.B4   |
| 86   | no SAI1 | GPIO1_IO06   | 0    |                                                                                                                                                                                     | SOC.A3   |
| 82   | no SAI1 | GPIO1_IO07   | 0    |                                                                                                                                                                                     | SOC.F6   |
| 77   | no SAI1 | GPIO1_IO08   | 0    |                                                                                                                                                                                     | SOC.A8   |
| 173  | no SAI1 | GPIO1_IO09   | 0    |                                                                                                                                                                                     | SOC.B8   |
| 69   |         | GPI01_I011   | 0    |                                                                                                                                                                                     | SOC.D8   |
| 70   | no SAI1 | GPIO1_IO13   | 0    |                                                                                                                                                                                     | SOC.A6   |
| 80   |         | GPIO1_IO14   | 0    |                                                                                                                                                                                     | SOC.A4   |
| 29   |         | GPIO1_IO15   | 0    |                                                                                                                                                                                     | SOC.B5   |
| 74   |         | GPIO1_IO16   | 5    | Shared by SOM with "EC"; Pin alternate function cannot be changed when using SOM with EC assembled Do not alter pinmux with "EC" configuration                                      | SOC.AH28 |
| 30   |         | GPIO1_IO17   | 5    | Shared by SOM with "EC"; Pin alternate function cannot be changed when using SOM with EC assembled Do not alter pinmux with "EC" configuration                                      | SOC.AH29 |
| 3    | no EC   | GPI01_I017   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AD24 |
| 5    | no EC   | GPIO1_IO19   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AF26 |
| 9    | no EC   | GPIO1 IO20   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AE26 |
| 11   | no EC   | GPIO1 IO21   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AC25 |
| 1    | no EC   | GPIO1_IO22   | 5    | Referenced to pin 36 supply (1.8V/3.3V); On some SOM modules this pin is GND; If placed in such carrier with no "EC" configuration define PAD as input!                             | SOC.AF24 |
| 58   | no EC   | GPIO1 IO23   | 5    | Referenced to pin 36 supply (1.8V/3.3V); Includes series EMI filter; On some SOM modules this pin is GND; If placed in such carrier with no "EC" configuration define PAD as input! | SOC.AE24 |
| 15   | no EC   | GPIO1_IO24   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AE28 |
| 16   | no EC   | GPIO1_IO25   | 5    | Referenced to pin 36 supply (1.8V/3.3V);<br>Includes series EMI filter                                                                                                              | SOC.AE29 |
| 4    | no EC   | GPIO1_IO26   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AG29 |
| 6    | no EC   | GPIO1_IO27   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AG28 |
| 10   | no EC   | GPIO1_IO28   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AF29 |
| 12   | no EC   | GPIO1_IO29   | 5    | Referenced to pin 36 supply (1.8V/3.3V)                                                                                                                                             | SOC.AF28 |

| Pin# | Assy    | Pin Function | Alt# | Notes                                                                                                                                                        | Ball     |
|------|---------|--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| 39   |         | GPIO5_IO13   | 5    |                                                                                                                                                              | SOC.AJ22 |
| 60   |         | GPIO2 IO13   | 5    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AB29 |
| 64   |         | GPIO2 IO14   | 5    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AB28 |
| 62   |         | GPIO2_IO15   | 5    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AC28 |
| 63   |         | GPIO2 IO16   | 5    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AC29 |
| 61   |         | GPIO2_IO17   | 5    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AA26 |
| 65   |         | GPIO2_IO18   | 5    | Bank voltage set on SOM 1.8V/3.3V                                                                                                                            | SOC.AA25 |
|      |         |              |      | Available in SOM with "QSPI" configuration;                                                                                                                  |          |
| 145  | QSPI    | GPIO3_IO00   | 5    | Pin referenced to 1.8V                                                                                                                                       | SOC.N25  |
| 147  | QSPI    | GPIO3_IO01   | 5    | Available in SOM with "QSPI" configuration; Pin referenced to 1.8V                                                                                           | SOC.L26  |
| 84   | QOIT    | GPIO3_IO06   | 5    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R25  |
| 31   | QSPI    | GPIO3_IO07   | 5    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L25  |
| 33   | QSPI    | GPIO3_IO08   | 5    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.L24  |
| 35   | QSPI    | GPIO3_IO09   | 5    | Available in SOM with "QSPI" configuration;<br>Pin referenced to 1.8V                                                                                        | SOC.N24  |
| 79   |         | GPIO3_IO14   | 5    | Pin is routed by default via on SOM 1.8<->3.3V open drain voltage translator with 10K Pull up. In "QSPI" configuration Pin is routed directly from CPU @1.8v | SOC.R26  |
| 174  |         | GPIO3_IO26   | 5    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor;                                                                                                 | SOC.AC22 |
| 176  |         | GPIO3_IO27   | 5    | Internal signal pulled up to SOM_PER_3V3 using 10K resistor;                                                                                                 | SOC.AF22 |
| 156  | no CSI2 | GPIO3_IO28   | 5    | Available in SOM without "CSI2" configuration                                                                                                                | SOC.AD22 |
| 154  | no CSI2 | GPIO3_IO29   | 5    | Available in SOM without "CSI2" configuration                                                                                                                | SOC.AE22 |
| 82   | SAI1    | GPIO4_IO00   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AJ9  |
| 86   | SAI1    | GPIO4_IO01   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AH8  |
| 70   | SAI1    | GPIO4_IO02   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AC10 |
| 117  | SAI1    | GPIO4_IO03   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AF10 |
| 72   | SAI1    | GPIO4_IO04   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AH9  |
| 75   | SAI1    | GPIO4_IO05   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AJ8  |
| 122  |         | GPIO4_IO06   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AD10 |
| 81   |         | GPIO4_IO07   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AE10 |
| 71   |         | GPIO4_IO08   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AH10 |
| 54   |         | GPIO4_IO09   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AH12 |
| 120  |         | GPIO4_IO10   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AF12 |
| 57   |         | GPIO4_IO11   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AJ12 |
| 73   |         | GPIO4_IO12   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AJ11 |
| 177  |         | GPIO4_IO13   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AJ10 |
| 56   |         | GPIO4_IO14   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AH11 |
| 55   |         | GPIO4_IO15   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                                                                                      | SOC.AD12 |

| Pin# | Assy  | Pin Function | Alt# | Notes                                                                                        | Ball     |
|------|-------|--------------|------|----------------------------------------------------------------------------------------------|----------|
| 113  |       | GPIO4 IO16   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                      | SOC.AH13 |
| 96   |       | GPIO4 IO17   | 5    | Referenced to pin 38 supply (1.8V/3.3V) Includes series EMI filter                           | SOC.AH14 |
| 77   | SAI1  | GPIO4 IO18   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                      | SOC.AC12 |
| 173  | SAI1  | GPIO4_IO19   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                      | SOC.AJ13 |
| 40   | SAI1  | GPIO4_IO20   | 5    | Referenced to pin 38 supply (1.8V/3.3V)                                                      | SOC.AE12 |
| 23   |       | GPIO4_IO21   | 5    |                                                                                              | SOC.AH17 |
| 22   |       | GPIO4_IO22   | 5    |                                                                                              | SOC.AJ16 |
| 21   |       | GPIO4_IO23   | 5    |                                                                                              | SOC.AJ14 |
| 24   |       | GPIO4_IO24   | 5    |                                                                                              | SOC.AJ17 |
| 25   |       | GPIO4_IO25   | 5    |                                                                                              | SOC.AH15 |
| 26   |       | GPIO4_IO26   | 5    |                                                                                              | SOC.AH16 |
| 48   |       | GPIO4_IO27   | 5    |                                                                                              | SOC.AJ15 |
| 196  | no AC | GPIO4_IO28   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AJ19 |
| 197  | no AC | GPIO4_IO29   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AJ18 |
| 198  | no AC | GPIO4_IO30   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AF18 |
| 199  | no AC | GPIO4_IO31   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AC16 |
| 200  | no AC | GPIO5_IO00   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AH19 |
| 18   | no AC | GPIO5_IO01   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AH18 |
| 20   | no AC | GPIO5_IO02   | 5    | Available in SOM without "AC" configuration                                                  | SOC.AJ20 |
| 68   |       | GPIO5_IO03   | 5    |                                                                                              | SOC.AE18 |
| 17   |       | GPIO5_IO05   | 5    |                                                                                              | SOC.AC18 |
| 53   |       | GPIO5_IO06   | 5    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed; | SOC.AF20 |
| 52   |       | GPIO5_IO07   | 5    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed; | SOC.AC20 |
| 50   |       | GPIO5_IO08   | 5    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed; | SOC.AD20 |
| 51   |       | GPIO5_IO09   | 5    | Used internally with "WBD", Function can be released if BT Function disabled Always exposed; | SOC.AE20 |
| 43   |       | GPIO5_IO10   | 5    |                                                                                              | SOC.AH21 |
| 45   |       | GPI05_I011   | 5    |                                                                                              | SOC.AJ21 |
| 41   |       | GPIO5_IO12   | 5    |                                                                                              | SOC.AH20 |
| 189  | no TP | GPIO5_IO14   | 5    | Available in SOM without TP                                                                  | SOC.AC8  |
| 187  | no TP | GPIO5_IO15   | 5    | Available in SOM without TP                                                                  | SOC.AH7  |
| 193  | no TP | GPIO5_IO16   | 5    | Available in SOM without TP                                                                  | SOC.AH6  |
| 191  | no TP | GPIO5_IO17   | 5    | Available in SOM without TP                                                                  | SOC.AE8  |
| 88   |       | GPIO5_IO18   | 5    |                                                                                              | SOC.AJ7  |

#### VAR-SOM-MX8M-PLUS SYSTEM ON MODULE

| Pin# | Assy | Pin Function | Alt# | Notes                                      | Ball    |
|------|------|--------------|------|--------------------------------------------|---------|
| 87   |      | GPIO5_IO19   | 5    |                                            | SOC.AJ6 |
| 92   |      | GPIO5_IO20   | 5    |                                            | SOC.AF8 |
| 90   |      | GPI05_I021   | 5    |                                            | SOC.AD8 |
| 175  |      | GPIO5_IO22   | 5    |                                            | SOC.AD6 |
| 124  |      | GPIO5_IO23   | 5    |                                            | SOC.AJ3 |
| 83   |      | GPI05_I024   | 5    | Used as debug UART on Variscite base board | SOC.AF6 |
| 85   |      | GPI05_I025   | 5    | Used as debug UART on Variscite base board | SOC.AH4 |
| 44   |      | GPIO5_IO26   | 5    |                                            | SOC.AE6 |
| 46   |      | GPIO5_IO27   | 5    |                                            | SOC.AJ4 |
| 115  |      | GPIO5_IO28   | 5    |                                            | SOC.AJ5 |
| 171  |      | GPIO5_IO29   | 5    |                                            | SOC.AH5 |

# 8.21 Power

## 8.21.1 Power

Table 60: Power

| Pin#                                              | Assy  | Pin Function             | Alt# | Notes                                                                                                                                                                                                                                                                                                                                                                                                                 | Ball                     |
|---------------------------------------------------|-------|--------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|
| 32,<br>34,<br>103,<br>105,<br>107,<br>109,<br>111 |       | VCC_SOM                  |      | SOM Power                                                                                                                                                                                                                                                                                                                                                                                                             | VCC_SOM                  |
| 36                                                | no EC | VDD_ENETO_1P8_3P3<br>_IN |      | ENET_QOS pins group power IN  "EC" configuration:  * Not Connected  No "EC" configuration:  NVCC_ENET 1.8V/3.3V supply voltage input.  The following SOM pins are referenced to this voltage:  1,3,4,5,6,9,10,11,12,15,16,30,58,74.  Must supply one option:  * For RMII - connect to 1.8 or 3.3V.  * For RGMII - connect to 1.8V  * For other alternates - connect to 1.8V/3.3V                                      | VDD_ENETO_<br>1P8_3P3_IN |
| 38                                                |       | VDD_ENET1_1P8_3P3<br>_IN |      | ENET1 pins group power IN  NVCC_SAI1_SAI5 supply voltage input.  The following SOM pins are referenced to this voltage:  54,55,56,57,71,73,81,96,113,120,122,177  In "SAI1" configuration, also these pins are referenced to this voltage:  40,70,72,75,77,82,86,117,173  Must supply one option:  * For RMII - connect to 1.8 or 3.3V.  * For RGMII - connect to 1.8V  * For other alternates - connect to 1.8V/3.3V | VDD_ENET1_<br>1P8_3P3_IN |
| 104                                               |       | USB2_VBUS                | 0    | USB Host VBUS (5V) input                                                                                                                                                                                                                                                                                                                                                                                              | SOC.D12                  |
| 106                                               |       | USB1_VBUS                | 0    | USB Host VBUS (5V) input                                                                                                                                                                                                                                                                                                                                                                                              | SOC.A11                  |
| 49                                                |       | SOM_3V3_PER              |      | SOM Peripherals' 3.3v rail Output. Should be used to sequence carrier board peripherals' 3.3v supply.  Refer to Symphony-Board schematics for implementation.  Max. 200mA current draw is allowed.                                                                                                                                                                                                                    | SOM_3V3_PE               |

## 8.21.2 Ground

Table 61: Digital Ground Pins

| Pin#         | Assy | Pin Function | Alt# | Notes          | Ball |
|--------------|------|--------------|------|----------------|------|
| 2,           |      |              |      |                |      |
| 7,           |      |              |      |                |      |
| 8,           |      |              |      |                |      |
| 13,          |      |              |      |                |      |
| 14,          |      |              |      |                |      |
| 19,<br>27,   |      |              |      |                |      |
| 28,          |      |              |      |                |      |
| 37,          |      |              |      |                |      |
| 47,          |      |              |      |                |      |
| 59,          |      |              |      |                |      |
| 66,          |      |              |      |                |      |
| 67,          |      |              |      |                |      |
| 76,          |      |              |      |                |      |
| 78,          |      |              |      |                |      |
| 89,          |      |              |      |                |      |
| 95,          |      | GND          |      | Digital ground | GND  |
| 101,         |      |              |      |                |      |
| 112,         |      |              |      |                |      |
| 118,         |      |              |      |                |      |
| 126,         |      |              |      |                |      |
| 132,         |      |              |      |                |      |
| 138,         |      |              |      |                |      |
| 139,         |      |              |      |                |      |
| 144,         |      |              |      |                |      |
| 149,<br>158, |      |              |      |                |      |
| 158,         |      |              |      |                |      |
| 169,         |      |              |      |                |      |
| 172,         |      |              |      |                |      |
| 172,         |      |              |      |                |      |
| 179,         |      |              |      |                |      |
| 185          |      |              |      |                |      |
| 195          | AGND |              |      | Audio ground   | AGND |

# 8.22 General System Control

### 8.22.1 General System Control Signals

Table 62: General System Control Signals

| Pin# | Assy | Pin Function | Alt#                                                                                                                                                                                               | Notes                                                                                                                                                                                                     | Ball        |
|------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 49   |      | SOM_3V3_PER  | SOM Peripherals' 3.3v rail Output. Should be used to sequence carrier board peripherals' 3.3v supply.  Refer to Symphony-Board schematics for implementation.  Max. 200mA current draw is allowed. |                                                                                                                                                                                                           | SOM_3V3_PER |
| 98   |      | SYS_nRST_3V3 |                                                                                                                                                                                                    | SOM reset input pin. Internally pulled up. Once it is asserted low, SOM performs reset. By default cold reset is performed power cycling the PMIC rails. Can be programmed to perform warm reset instead. | PMIC.8      |

#### NOTE

Users using SOM\_3V3\_PER as a supply power source, required to add 10uF to 20uF ceramic capacitor rated to > 6.3V.

### 8.22.2 Boot configuration

The VAR-SOM-MX8M-PLUS can be boot from the following sources:

- Internal source eMMC Flash memory
- External source SD Card

The BOOT MODE pins determine the boot source. On the SOM, BOOT MODE [3:0] pins are strapped internally by 10K PU/PD resistors.

Boot source selection is done via **pin 42** of the SOM-DIMM 200 pin connector.

Table 63: BOOT\_SEL signal SOM-DIMM 200 pin connector

| Pin# | Assy | Pin Function | Alt# | Notes                                                                                                               | Ball       |
|------|------|--------------|------|---------------------------------------------------------------------------------------------------------------------|------------|
|      |      |              |      | Controls internal OR external boot source; Internal signal pulled up to SOM_PER_3V3 using 10K resistor; 0=EXT. BOOT |            |
| 42   |      | BOOT_SEL     |      | 1/Float=INT. BOOT                                                                                                   | INT. LOGIC |

(Note: On SOM, pin 42 signal is pulled up to SOM\_PER\_3V3 using 10K resistor and is connected to the Gate of an inverting FET which drives BOOT\_MODE0 signal. This inversion is required in order to maintain "VAR-SOM" pin2pin family boot logic.)

BOOT\_MODE[3:0] are also exposed on JTAG Header (not assembled by default) in order to allow support of other boot source.

Rev. 1.19, 5/2024 Page 94

Table 64: BOOT\_MODE signals on 14-pin Header Connector

| Pin# | Assy | Pin Function | Alt# | Notes                           | Ball    |
|------|------|--------------|------|---------------------------------|---------|
| 11   |      | BOOT_MODE0   |      | Includes 10K PD resistor on SOM | SOC.G10 |
| 12   |      | BOOT_MODE1   |      | Includes 10K PU resistor on SOM | SOC.F8  |
| 13   |      | BOOT_MODE2   |      | Includes 10K PD resistor on SOM | SOC.G8  |
| 14   |      | BOOT_MODE3   |      | Includes 10K PD resistor on SOM | SOC.G12 |

## Table 65: BOOT\_MODE signals on SO-DIMM 200 pin Connector

| Pin# | Assy  | Pin Function   | Alt# | Notes                                       | Ball     |
|------|-------|----------------|------|---------------------------------------------|----------|
| 26   |       | SRC_BOOT_MODE4 | 6    |                                             | SOC.AH16 |
| 18   | no AC | SRC_BOOT_MODE5 | 6    | Available in SOM without "AC" configuration | SOC.AH18 |

#### **ATTENTION**

External drivers connected to BOOT\_MODE pins should be disabled on during reset (SYS\_nRST\_3V3), otherwise they may change the boot option and the SOM will not boot.

# 9. Assembly Options

To make the solution as Flexible as possible the following assembly options were added. The assembly options help customers to order the SOM variant that includes only the needed interfaces with a lower cost.

## 9.1 DSI

The SOM can be ordered with the DSI related pins exposed.

Table 66: DSI assembly option

|      | Default SOM option (r | no DSI) | Special SOM option (DSI) |         |
|------|-----------------------|---------|--------------------------|---------|
| Pin# | Pin Function          | Ball    | Pin Function             | Ball    |
| 168  | LVDS0_CLK_N           | SOC.G28 | MIPI_DSI1_CLK_N          | SOC.B18 |
| 170  | LVDS0_CLK_P           | SOC.F29 | MIPI_DSI1_CLK_P          | SOC.A18 |
| 161  | LVDS0_D0_N            | SOC.E28 | MIPI_DSI1_D0_N           | SOC.B16 |
| 163  | LVDS0_D0_P            | SOC.D29 | MIPI_DSI1_D0_P           | SOC.A16 |
| 160  | LVDS0_D1_N            | SOC.F28 | MIPI_DSI1_D1_N           | SOC.B17 |
| 162  | LVDS0_D1_P            | SOC.E29 | MIPI_DSI1_D1_P           | SOC.A17 |
| 164  | LVDS0_D2_N            | SOC.H28 | MIPI_DSI1_D2_N           | SOC.B19 |
| 166  | LVDS0_D2_P            | SOC.G29 | MIPI_DSI1_D2_P           | SOC.A19 |
| 165  | LVDS0_D3_N            | SOC.J28 | MIPI_DSI1_D3_N           | SOC.B20 |
| 167  | LVDS0_D3_P            | SOC.H29 | MIPI_DSI1_D3_P           | SOC.A20 |

## 9.2 CSI2

The SOM can be ordered with the CSI2 related pins exposed.

Table 67: CSI2 assembly option

|      | Default SOM option (no CSI2) |          | Special SOM option (CSI2) |         |
|------|------------------------------|----------|---------------------------|---------|
| Pin# | Pin Function                 | Ball     | Pin Function              | Ball    |
| 150  | HDMI_TXC_N                   | SOC.AJ24 | MIPI_CSI2_CLK_N           | SOC.B23 |
| 152  | HDMI_TXC_P                   | SOC.AH24 | MIPI_CSI2_CLK_P           | SOC.A23 |
| 157  | HDMI_TX0_N                   | SOC.AJ25 | MIPI_CSI2_D0_N            | SOC.B25 |
| 155  | HDMI_TX0_P                   | SOC.AH25 | MIPI_CSI2_D0_P            | SOC.A25 |
| 148  | HDMI_TX1_N                   | SOC.AJ26 | MIPI_CSI2_D1_N            | SOC.B24 |
| 146  | HDMI_TX1_P                   | SOC.AH26 | MIPI_CSI2_D1_P            | SOC.A24 |
| 153  | HDMI_TX2_N                   | SOC.AJ27 | MIPI_CSI2_D2_N            | SOC.B22 |
| 151  | HDMI_TX2_P                   | SOC.AH27 | MIPI_CSI2_D2_P            | SOC.A22 |
| 156  | HDMI_CEC                     | SOC.AD22 | MIPI_CSI2_D3_N            | SOC.B21 |
| 154  | HDMI_HPD                     | SOC.AE22 | MIPI_CSI2_D3_P            | SOC.A21 |

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

## 9.3 SAI1

The SOM can be ordered with related SAI1 pins exposed.

Table 68: SAI1 assembly option

|      | Default SOM option (no SAI1) |        | Special SOM option (SAI1) |          |
|------|------------------------------|--------|---------------------------|----------|
| Pin# | Pin Function                 | Ball   | Pin Function              | Ball     |
| 40   | GPIO1_IO00                   | SOC.A7 | SAI1_MCLK                 | SOC.AE12 |
| 70   | GPIO1_IO13                   | SOC.A6 | SAI1_RX_DATA0             | SOC.AC10 |
| 72   | GPIO1_IO05                   | SOC.B4 | SAI1_RX_DATA2             | SOC.AH9  |
| 75   | GPIO1_IO01                   | SOC.E8 | SAI1_RX_DATA3             | SOC.AJ8  |
| 77   | GPIO1_IO08                   | SOC.A8 | SAI1_TX_DATA6             | SOC.AC12 |
| 82   | GPIO1_IO07                   | SOC.F6 | SAI1_RX_SYNC              | SOC.AJ9  |
| 86   | GPIO1_IO06                   | SOC.A3 | SAI1_RX_BCLK              | SOC.AH8  |
| 117  | GPIO1_IO03                   | SOC.D6 | SAI1_RX_DATA1             | SOC.AF10 |
| 173  | GPIO1_IO09                   | SOC.B8 | SAI1_TX_DATA7             | SOC.AJ13 |

## 9.4 **QSPI**

The SOM can be ordered with related QSPIA pins exposed.

Table 69: QSPIA assembly option

|      | Default SOM option (n  | o QSPI)  | Special SOM option (QSPI) |         |
|------|------------------------|----------|---------------------------|---------|
| Pin# | Pin Function           | Ball     | Pin Function              | Ball    |
|      | QSPI_A_DATA0 (via on   |          | QSPI_A_DATA0 (@1.8V)      |         |
|      | SOM 1.8<->3.3V voltage |          |                           |         |
| 84   | translator)            |          |                           | SOC.R25 |
| 31   | NC                     | NC_QSPI  | QSPI_A_DATA1 (@1.8V)      | SOC.L25 |
| 33   | NC                     | NC_QSPI  | QSPI_A_DATA2 (@1.8V)      | SOC.L24 |
| 35   | NC                     | NC_QSPI  | QSPI_A_DATA3 (@1.8V)      | SOC.N24 |
|      | QSPI_A_DQS (via on SOM |          |                           |         |
|      | 1.8<->3.3V voltage     |          |                           |         |
| 79   | translator)            |          | QSPI_A_DQS (@1.8V)        | SOC.R26 |
| 145  | EARC_N_HPD (@1.8V)     | SOC.AH22 | QSPI_A_SCLK (@1.8V)       | SOC.N25 |
| 147  | EARC_P_UTIL (@1.8V)    | SOC.AJ23 | QSPI_A_SSO_B (@1.8V)      | SOC.L26 |

# 9.5 Ethernet PHY

The SOM can be ordered without Ethernet PHY chip assembled; it allows reducing the overall cost of the product in case the Ethernet Interfaces are not used.

when not assembled, SoC balls are exported to SOM connector instead of Ethernet interface pins.

# 9.6 Analog Audio Codec

The SOM can be ordered without Audio Codec chip assembled. This allows reducing the overall cost of the product in case the Analog Audio Codec is not used.

when not assembled, SoC balls are exported to SOM connector instead of Analog codec interface pins.

# 9.7 Single/Dual band Wi-Fi and BT/BLE combo

The SOM can be ordered without the Single or Dual band Wi-Fi and BT/BLE combo chip assembled, it allows reducing the overall cost of the product in case the Wi-Fi and BT/BLE is not used.

## 9.8 Resistive Touch

The SOM can be ordered without Resistive Touch controller assembled. This allows reducing the overall cost of the product in case the Resistive Touch is not used. when not assembled, SoC balls are exported to SOM connector instead of Resistive Touch interface pins.

### 9.9 LPDDR4

The SOM can be ordered with different RAM size capacities, it allows reducing the overall cost of the product in case lower RAM size is sufficient.

### 9.10 eMMC

The SOM can be ordered with different eMMC size capacities, it allows reducing the overall cost of the product in case lower eMMC size is sufficient.

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

# 10. Electrical Specifications

# 10.1 Absolute Maximum Ratings

**Table 70: Absolute Maximum Ratings** 

| Pin #                                                | Min  | Max      | Units | Comments                       |
|------------------------------------------------------|------|----------|-------|--------------------------------|
| VCC_SOM                                              | -0.3 | 3.6      | V     |                                |
| USB_OTG1_VBUS,<br>USB_OTG2_VBUS                      | -0.3 | 5.25     | V     |                                |
| VDD_ENETO_1P8_3P3_IN,<br>VDD_ENET1_1P8_3P3_IN        | -0.3 | 3.8      | V     |                                |
| Vin/Vout input/output voltage range (GPIO Type Pins) | -0.3 | OVDD+0.3 |       | OVDD is the I/O supply voltage |
| ESD damage immunity<br>Human Body Model (HBM)        | 1    | +/-1000  | V     | JS-001-2017 Reference          |
| ESD damage immunity<br>Charge Device Model (CDM)     |      | +/-250   | V     | JS-002-2018 Reference          |

# 10.2 Operating Conditions

**Table 71: Operating Ranges** 

| Parameter                       |     | Min. | Тур. | Max. | Unit |
|---------------------------------|-----|------|------|------|------|
| VCC_SOM                         |     | 3.25 | 3.3  | 3.45 | V    |
| USB_OTG1_VBUS/<br>USB_OTG2_VBUS |     | 4.75 | 5    | 5.25 | V    |
| VDD_ENETO_1P8_3P3_IN/           | 1.8 | 1.65 | 1.8  | 1.95 | V    |
| VDD_ENET1_1P8_3P3_IN            | 3.3 | 3    | 3.3  | 3.6  | V    |

# 10.3 Peripheral Voltage Levels

Most of the peripheral interface lines used as inputs or output to the VAR-SOM-MX8M-PLUS uses 3.3V LVCMOS levels, except the following interfaces: SD2, ENET\_QOS, ENET1, HDMI, PCIe, USB, MIPI-DSI, MIPI-CSI, LVDS.

PCIe/HDMI/USB/MIPI-DSI/MIPI-CSI/LVDS: Interfaces follow a different standard since they are high-speed signals.

uSDHC2: (SDIO lines) interface IOs will change voltage between 3.3V and 1.8V depending on the SD card capabilities.

With other alternative function user can determine the voltage uSDHC2 IOs bank will be 1.8V or 3.3V;

ENET\_QOS: interface available in case SOM is ordered without "EC" configuration. IOs will run according to the power fed to VDD\_ENETO\_1P8\_3P3\_IN (pin 36) (1.8V/3.3V).

ENET1: IOs will run according to the power fed to VDD\_ENET1\_1P8\_3P3\_IN (pin 38) (1.8V/3.3V)

VAR-SOM-MX8M-PLUS\_V1.x Datasheet Rev. 1.19, 5/2024 Page 99

# 10.4 Power Consumption

Table 72: VAR-SOM-MX8M-PLUS Power Consumption

| Mode                  | Voltage | Current | Power    | Conditions                                                                             |
|-----------------------|---------|---------|----------|----------------------------------------------------------------------------------------|
| Run                   | 3.334V  | 0.830A  | 2.76W    | Linux up, Wi-Fi connected and Iperf is running<br>802.11 ac 5GHz (Dual Band Module)    |
| Run                   | 3.337V  | 0.735A  | 2.45W    | Linux up, Wi-Fi connected and Iperf is running<br>802.11 n 2.4GHz (Dual Band Module)   |
| Run                   | 3.340V  | 0.660A  | 2.2W     | Linux up, Wi-Fi connected and Iperf is running<br>802.11 n 2.4GHz (Single Band Module) |
| Run                   | 3.343V  | 0.520A  | 1.73W    | Linux up                                                                               |
| FHD video<br>playback | 3.339V  | 0.750A  | 2.5W     | On 800x400 LCD                                                                         |
| Standby               | 3.357V  | ~10.5mA | ~35.24mW | Memory retention mode<br>(Measured after 3 min, R54 on Symphony-Board removed)         |
| Off (RTC)             | 3.447V  | 0.24mA  | 0.82mW   | All power rails are Off, only Internal SoC RTC is powered                              |

#### NOTE

Setup:

HW:

Wi-Fi iperf test Single Band module -

VAR-SOM-MX8MPQ\_1800C\_4096R\_16G\_AC\_EC\_TP\_WB\_IT V1.2; CPU Rev A1 Other tests:

VAR-SOM-MX8MPQ\_1800C\_4096R\_16G\_AC\_EC\_TP\_WBD\_CT V1.2; CPU Rev A1

SW: gatesgarth-fsl-5.10.9\_1.0.0-mx8mp-v1.0

#### **DISCLAIMER:**

The power consumption measurements apply only to limited operation scenarios. Actual power consumption may vary depending on the interfacing peripherals and user application modes; Users must conduct testing per their specific operation scenarios.

Depending on the specific use cases and end product system design, an appropriate thermal solution should be applied.

# 11. Environmental Specifications

**Table 73: Environmental Specifications** 

| Parameter                                             | Min         | Max  |
|-------------------------------------------------------|-------------|------|
| Commercial Operating Temperature Range                | 0°C         | 70°C |
| Extended Operating Temperature Range                  | -25°C       | 85°C |
| Industrial Operating Temperature Range                | -40°C       | 85°C |
| Storage temperature                                   | -40°C       | 85°C |
| Relative humidity (operation)                         | 10%         | 90%  |
| Relative humidity (storage)                           | 05%         | 95%  |
| Prediction Method Model:                              |             |      |
| Telcordia Technologies Special Report SR-332, Issue 4 | > 6183 Khrs |      |
| 50°C, GB                                              |             |      |

<u>Note:</u> Industrial Temperature is only based on the operating temperature grade of the SoM components. Customer should consider specific thermal design for the final product based upon the specific environmental and operational conditions.

# 12. Mechanical

# 12.1 Carrier Board Mounting

The SOM has four mounting holes for mounting it to the carrier board which are plated holes and connected to GND.

Customers requiring a mechanical solution for mounting in harsh vibration environments can use the following standoff:

Manufacturer: MAC8

PN: TH-1.6-3.0-M2-B

# 12.2 Thermal Management

Certain operation scenarios may prompt the use of an external heat dissipation solution. To handle intensive applications where thermal management is required, Variscite offers a heat sink designed for the VAR-SOM-MX8M family:

Variscite PN: VHP-VS8M

#### **DISCLAIMER:**

Implemented solution may vary depending on the device operation scenario as well as its mechanical design. Thermal solution must be evaluated.

### 12.3 SOM Dimensions



Figure 5: VAR-SOM-MX8M-PLUS Mechanics in millimeters [mils]

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

#### VAR-SOM-MX8M-PLUS SYSTEM ON MODULE

## 12.3.1 CAD Files

CAD files are available for download at <a href="http://www.variscite.com/">http://www.variscite.com/</a>

# 13. Legal Notice

Variscite Ltd. ("Variscite") products and services are sold subject to Variscite terms and conditions of sale, delivery and payment supplied at the time of order acknowledgement.

Variscite warrants performance of its products to the specifications in effect at the date of shipment. Variscite reserves the right to make changes to its products and specifications or to discontinue any product or service without notice. Customers should therefore obtain the latest version of relevant product information from Variscite to verify that their reference is current.

Testing and other quality control techniques are utilized to the extent that Variscite deems necessary to support its warranty.

Specific testing of all parameters of each device is not necessarily performed unless required by law or regulation.

In order to minimize risks associated with customer applications, the customer must use adequate design and operating safeguards to minimize inherent or procedural hazards. Variscite is not liable for applications assistance or customer product design. The customer is solely responsible for its selection and use of Variscite products. Variscite is not liable for such selection or use or for use of any circuitry other than circuitry entirely embodied in a Variscite product.

Variscite products are not intended for use in life support systems, appliances, nuclear systems or systems where malfunction can reasonably be expected to result in personal injury, death or severe property or environmental damage. Any use of products by the customer for such purposes is at the customer's own risk.

Variscite does not grant any license (express or implied) under any patent right, copyright, mask work right or other intellectual property right of Variscite covering or relating to any combination, machine, or process in which its products or services might be or are used. Any provision or publication of any third party's products or services does not constitute Variscite's approval, license, warranty or endorsement thereof. Any third-party trademarks contained in this document belong to the respective third-party owner.

Reproduction of information from Variscite datasheets is permissible only if reproduction is without alteration and is accompanied by all associated copyright, proprietary and other notices (including this notice) and conditions. Variscite is not liable for any un-authorized alteration of such information or for any reliance placed thereon.

Any representations made, warranties given, and/or liabilities accepted by any person which differ from those contained in this datasheet or in Variscite's standard terms and conditions of sale, delivery and payment are made, given and/or accepted at that person's own risk. Variscite is not liable for any such representations, warranties or liabilities or for any reliance placed thereon by any person.

VAR-SOM-MX8M-PLUS\_V1.x Datasheet

# 14. Warranty Terms

Variscite guarantees hardware products against defects in workmanship and material for a period of one (1) year from the date of shipment. Your sole remedy and Variscite's sole liability shall be for Variscite, at its sole discretion, to either repair or replace the defective hardware product at no charge or to refund the purchase price. Shipment costs in both directions are the responsibility of the customer. This warranty is void if the hardware product has been altered or damaged by accident, misuse or abuse.

#### **Disclaimer of Warranty**

THIS WARRANTY IS MADE IN LIEU OF ANY OTHER WARRANTY, WHETHER EXPRESSED, OR IMPLIED, OF MERCHANTABILITY, FITNESS FOR A SPECIFIC PURPOSE, NON-INFRINGEMENT OR THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION, EXCEPT THE WARRANTY EXPRESSLY STATED HEREIN. THE REMEDIES SET FORTH HEREIN SHALL BE THE SOLE AND EXCLUSIVE REMEDIES OF ANY PURCHASER WITH RESPECT TO ANY DEFECTIVE PRODUCT.

#### **Limitation on Liability**

UNDER NO CIRCUMSTANCES SHALL VARISCITE BE LIABLE FOR ANY LOSS, DAMAGE OR EXPENSE SUFFERED OR INCURRED WITH RESPECT TO ANY DEFECTIVE PRODUCT. IN NO EVENT SHALL VARISCITE BE LIABLE FOR ANY INCIDENTAL OR CONSEQUENTIAL DAMAGES THAT YOU MAY SUFFER DIRECTLY OR INDIRECTLY FROM USE OF ANY PRODUCT. BY ORDERING THE SOM, THE CUSTOMER APPROVES THAT THE VARISCITE SOM, HARDWARE AND SOFTWARE, WAS THOROUGHLY TESTED AND HAS MET THE CUSTOMER'S REQUIREMETS AND SPECIFICATIONS.

# 15. Contact Information

# Headquarters:

Variscite Ltd.

9, Hamelacha Street Lod P.O.B 1121 Airport City, 70100 ISRAEL

Tel: +972 (9) 9562910 Fax: +972 (9) 9589477

Sales: <a href="mailto:sales@variscite.com">sales@variscite.com</a>

Technical Support: <a href="mailto:support@variscite.com">support@variscite.com</a>

Corporate Website: <a href="https://www.variscite.com">www.variscite.com</a>

