## **EE241B Spring 2017**

## Project title: A comparison of Asynchronous and Synchronous Digital Design Methods

Sohum Datta | sohumdatta@berkeley.edu

Asynchronous circuits don't have clocks; their proper functioning does not depend on the requirement that delay between logic layers is bounded by a fixed (clock) interval. An ideal asynchronous circuit would be completely insensitive to its component delays - it only guarantees that computations occur in correct order and that operations start only after all its dependencies are available. Several attempts have been made to popularize the asynchronous paradigm for commercial processors ([1], [2], [3]). Some commercial asynchronous systems have come up recently to work around the power wall [4].

This project explores the various options available to the circuit and system designer when making an asynchronous system. I plan to implement an complete in-order Asynchronous MIPS processor, and compare it to a synchronous implementation on area, power and (average) delay. If time permits, I want to study some theoretical aspects of the topic. For instance, asynchronous circuits are proved to consume power bounded by a constant factor of the entropy of the circuit specification [5]. Similar results on power and elasticity gives a rigorous framework for developing low-power circuits.

(Possibly Quasi-) Delay-insensitive circuits have been modeled as parallel and Communicating Sequential Processes [6]. The first part of the project will be to learn a similar formalism of Communicating Hardware Processes and describe the minimal MIPS processor.

The second part will be to synthesize and prepare the layout of the asynchronous and synchronous processor. Several tools exist for Asynchronous digital circuits (such as BEEST [7] and CellTK [8]).

The third (final) part will be to optimize the digital designs on delay, area and power metrics. Three versions of the processor is planned: completely synchronous, globally synchronous locally asynchronous (GSLA, within modules), completely asynchronous. GSLA can be useful for easier design and interfacing components of a large system but lower power overall.

The main advantages of an asynchronous circuit is savings on power due to the absence of a clock tree. Dynamic load scheduling and throttling are handled automatically due to its time-less nature. It is also inherently robust to transient variations in temperature and crosstalk. The main disadvantages are that they are harder to design, test and verify (no timing guarantees) and may need additional circuits in large systems for handshaking and consistency.

The principal motivation for this project is to study and observe these trade-offs.

## References:

- [1] Alain J. Martin, Andrew Lines, Rajit Manohar, Mika Nystrom, Paul Penzes, Robert Southworth, Uri Cummings and Tak Kwan Lee. The Design of an Asynchronous MIPS R3000 Microprocessor. ARVLSI'97. IEEE Computer Society Press, 1997.
- [2] Rajit Manohar. Comparing Stochastic and Deterministic Computing. IEEE Computer Architecture Letters, 14(2):119--122, July 2015.
- [3] Rajit Manohar. A Case for Asynchronous Computer Architecture. Proceedings of the ISCA Workshop on Complexity-Effective Design, June 2000.
- [4] http://www.eetimes.com/document.asp?doc\_id=1299083
- [5] J.A. Tierno, R. Manohar, A.J. Martin. The energy and entropy of VLSI computations. Proc. on Advanced Research in Asynchronous Circuits and Systems, 1996.
- [6] C.A.R. Hoare. Communicating Sequential Processes. Communications of the ACM, 21(8):666–677, 1978.
- [7] D. Shang, F.Burns, A.Koelmans, A.Yakovlev, F. Xia. Asynchronous system synthesis based on direct mapping using VHDL and Petri nets, IEE Proceedings-CDT, Vol. 151, No.3, May 2004, pp. 209-220.
- [8] Robert Karmazin, Carlos Otero, and Rajit Manohar. CellTK: Automated Layout for Asynchronous Circuits with Nonstandard Cells. Proceedings of the 19th IEEE International Symposium on Asynchronous Circuits and Systems (ASYNC), May 2013.