



#### **■** General Description

The OCP7190 is an audio power amplifier primarily designed for demanding applications in mobile phones and other portable communication device applications. It is capable of delivering 1 watt of continuous average power to an  $8\Omega$  BTL load with less than 1% distortion (THD+N) from a 5VDC power supply.

Audio power amplifiers were designed specifically to provide high quality output power with a minimal amount of external components. The OCP7190 does not require output coupling capacitors or bootstrap capacitors, and therefore is ideally suited for mobile phone and other low voltage applications where minimal power consumption is a primary requirement.

The OCP7190 features a low-power consumption shutdown mode, which is achieved by driving the shutdown pin with logic low. Additionally, the OCP7190 features an internal thermal shutdown protection mechanism.

The OCP7190 contains advanced pop and click circuitry which eliminates noises which would otherwise occur during turn-on and turn-off transitions. The OCP7190 is unity-gain stable and can be configured by external gain-setting resistors.

#### **■** Pin Configuration

1) 9 Bump micro SMD (Top View)



#### Key Specifications

PSRR at 217Hz, VDC=5V (Fig.1)
Power Output at 5.0V & 1% THD
Power Output at 3.3V & 1% THD
Shutdown Current
62dB(typ.)
1W(typ.)
400mW(typ.)
0.1µA(typ.)

#### Features

- Available in space-saving packages: micro SMD, MSOP
- Ultra low current shutdown mode
- BTL output can drive capacitive loads
- Improved pop and click circuitry eliminates noises during turn-on and turn-off transitions
- 2.2V 5.5V operation
- No output coupling capacitors, snubber networks or bootstrap capacitors required
- Thermal shutdown protection
- Unity-gain stable
- External gain configuration capability

#### Applications

- Mobile Phones
- PDA
- Portable electronic devices

#### 2) MSOP8L





### **Absolute Maximum Ratings**

| S                  | supply Voltage (Note 11)                  | 6.0V                           |  |  |
|--------------------|-------------------------------------------|--------------------------------|--|--|
|                    | Input Voltage                             | -0.3V to V <sub>DD</sub> +0.3V |  |  |
|                    | Junction Temperature                      | 150℃                           |  |  |
| Sto                | rage Temperature Range                    | -65℃ to +150℃                  |  |  |
| Po                 | ower Dissipation (Note 3)                 | Internally Limited             |  |  |
| ES                 | SD Susceptibility (Note 4)                | 2000V                          |  |  |
|                    | $\theta_{JA}$ (9 Bump micro SMD, Note 12) | 180℃/W                         |  |  |
| Thermal Resistance | $\theta_{JC}(MSOP)$                       | 56°C/W                         |  |  |
|                    | $\theta_{JA}(MSOP)$                       | 190℃/W                         |  |  |

### **Recommended Operating Conditions**

| Parameter         | Symbol   | Min. | Тур. | Max. | Unit                 |
|-------------------|----------|------|------|------|----------------------|
| Supply Voltage    | $V_{DD}$ | 2.2  |      | 5.5  | V                    |
| Temperature Range | TA       | -40  |      | 85   | $^{\circ}\mathbb{C}$ |

 $\blacksquare$  Electrical Characteristics (V<sub>DD</sub>=5V, notes 1,2,8) The following specifications apply for the circuit shown in Figure 1 unless otherwise specified. Limits apply for TA=25°C

| Parameter                              | Symbol               | Condition                                        | Typical<br>(Note 6) | Limit<br>(Notes7,9) | <b>Units</b> (Limits) |
|----------------------------------------|----------------------|--------------------------------------------------|---------------------|---------------------|-----------------------|
| Quiescent Power Supply Current         | 1                    | V <sub>IN</sub> =0V, I <sub>O</sub> =0A, No Load | 4                   | 8                   | mA(max)               |
| Quiescent Fower Supply Current         | I <sub>DD</sub>      | $V_{IN}$ =0V, $I_O$ =0A, $8\Omega$ Load          | 5                   | 10                  | mA(max)               |
| Shutdown Current                       | $I_{SD}$             | V <sub>SHUTDOWN</sub> =0V                        | 0.1                 | 2.0                 | μA(max)               |
| Shutdown Voltage Input High            | $V_{SDIH}$           |                                                  |                     | 1.2                 | V(min)                |
| Shutdown Voltage Input Low             | $V_{SDIL}$           |                                                  |                     | 0.4                 | V(max)                |
| Output Offset Voltage                  | $V_{OS}$             |                                                  | 7                   | 50                  | mV(max)               |
| Resistor Output to GND(Note10)         | R <sub>OUT-GND</sub> |                                                  | 8.5                 | 9.7                 | kΩ(max)               |
| Resistor Output to GND(Note 10)        |                      |                                                  | 0.5                 | 7.0                 | $k\Omega(min)$        |
| Output Power(8Ω)                       | Po                   | THD=2%(max); f=1kHz                              | 1.0                 | 0.8                 | W                     |
| Wake-up time                           | $T_{WU}$             |                                                  | 170                 | 220                 | ms(max)               |
| Thermal Shutdown Temperature           | $T_{SD}$             |                                                  | 170                 | 150                 | ℃(min)                |
| Thermal Shuldown Temperature           |                      |                                                  | 170                 | 190                 | °C(max)               |
| Total Harmonic Distortion+Noise        | THD+N                | P <sub>O</sub> =0.4Wrms; f=1kHz                  | 0.1                 |                     | %                     |
| Power Supply Pojection Padio           | PSRR                 | Vripple=200mV sine p-p                           | 62(f=217H           |                     |                       |
| Power Supply Rejection Radio (Note 14) |                      | Input Temperature with 10                        | z)                  | 55                  | dB(min)               |
| (11016-14)                             |                      | ohms to ground                                   | 66(f=1kHz)          |                     |                       |
| Shut Down Time                         | $T_{SDT}$            | 8Ω load                                          | 1.0                 |                     | ms(max)               |





#### ■ Electrical Characteristics (V<sub>DD</sub>=3V, notes 1,2,8)

The following specifications apply for the circuit shown in Figure 1 unless otherwise specified. Limits apply for TA=25 $^{\circ}$ C

| Parameter                              | Symbol               | Condition                                        | Typical<br>(Note 6) | Limit<br>(Notes7,9) | Units<br>(Limits) |
|----------------------------------------|----------------------|--------------------------------------------------|---------------------|---------------------|-------------------|
| Quiescent Power Supply Current         | 1                    | V <sub>IN</sub> =0V, I <sub>O</sub> =0A, No Load | 3.5                 | 7                   | mA(max)           |
| Quiescent Fower Supply Current         | I <sub>DD</sub>      | $V_{IN}$ =0V, $I_O$ =0A, $8\Omega$ Load          | 4.5                 | 9                   | mA(max)           |
| Shutdown Current                       | $I_{SD}$             | V <sub>SHUTDOWN</sub> =0V                        | 0.1                 | 2.0                 | μA(max)           |
| Shutdown Voltage Input High            | $V_{SDIH}$           |                                                  |                     | 1.2                 | V(min)            |
| Shutdown Voltage Input Low             | $V_{SDIL}$           |                                                  |                     | 0.4                 | V(max)            |
| Output Offset Voltage                  | $V_{os}$             |                                                  | 7                   | 50                  | mV(max)           |
| Resistor Output to GND(Note10)         | R <sub>OUT-GND</sub> |                                                  | 8.5                 | 9.7                 | kΩ(max)           |
| Resistor Output to GND(Note 10)        |                      |                                                  | 0.5                 | 7.0                 | kΩ(min)           |
| Output Power(8Ω)                       | Po                   | THD=1%(max); f=1kHz                              | 0.31                | 0.28                | W                 |
| Wake-up time                           | $T_{WU}$             |                                                  | 120                 | 180                 | ms(max)           |
| Thermal Shutdown Temperature           | T <sub>SD</sub>      |                                                  | 170                 | 150                 | °C (min)          |
| Thermal Shuldown Temperature           |                      |                                                  | 170                 | 190                 | °C(max)           |
| Total Harmonic Distortion+Noise        | THD+N                | P <sub>O</sub> =0.15Wrms; f=1kHz                 | 0.1                 |                     | %                 |
| Dower Supply Dejection Dadio           |                      | Vripple=200mV sine p-p                           | 56(f=217H           |                     |                   |
| Power Supply Rejection Radio (Note 14) | PSRR                 | Input Temperature with 10                        | z)                  | 45                  | dB(min)           |
| (Note 14)                              |                      | ohms to ground                                   | 62(f=1kHz)          |                     |                   |

#### ■ Electrical Characteristics (V<sub>DD</sub>=2.6V, notes 1,2,8)

The following specifications apply for the circuit shown in Figure 1 unless otherwise specified. Limits apply for TA=25 $^{\circ}$ C

| Parameter                       | Symbol          | Condition                                        | Typical<br>(Note 6) | Limit<br>(Notes7,9) | <b>Units</b><br>(Limits) |
|---------------------------------|-----------------|--------------------------------------------------|---------------------|---------------------|--------------------------|
| Quiescent Power Supply Current  | $I_{DD}$        | V <sub>IN</sub> =0V, I <sub>O</sub> =0A, No Load | 2.6                 |                     | mA(max)                  |
| Shutdown Current                | I <sub>SD</sub> | V <sub>SHUTDOWN</sub> =0V                        | 0.1                 |                     | μA(max)                  |
| Output Power(8Ω)                | Po              | THD=1%(max); f-1kHz                              | 0.2                 |                     | W                        |
| Output Power(4Ω)                | <b>F</b> 0      | THD=1%(max); f-1kHz                              | 0.22                |                     | VV                       |
| Total Harmonic Distortion+Noise | THD+N           | P <sub>O</sub> =0.1Wrms; f=1kHz                  | 0.08                |                     | %                        |
| Power Supply Rejection Radio    |                 | Vripple=200mV sine p-p                           | 44(f=217H           |                     |                          |
| (Note 14)                       | PSRR            | Input Temperature with 10                        | z)                  |                     | dB                       |
| (14016-14)                      |                 | ohms to ground                                   | 44(f=1kHz)          |                     |                          |

Note1: All voltages are measured with respect to the ground pin, unless otherwise specified.

Note2: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but not guarantee specific performance limits. Electrical Characteristics state DC and AC electrical specifications under particular test conditions which guarantee specific performance limits. This assumes that the device is within the Operating Ratings. Specifications are not guaranteed for parameters where no limit is given, however, the typical value is a good indication of device performance.

Note3: The maximum power dissipation must be derated at elevated temperature and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable power dissipation is PDMAX=(TJMAX-TA)/  $\theta$ JA or the number given in Absolute Maximum Ratings, whichever is lower. For the OCP7190, see power derating curves for additional information.

Note4: Human body model, 100pF discharged through a  $1.5k\Omega$  resistor.

Note5: Machine Model, 220pF-240pF discharged through all pins.

Note6: Typicals are measured at 25 °C and represent the parametric norm.

Note7: Limits are guaranteed to CSMSC"s AOQL(Average Outgoing Quality Level).

Note8: For micro SMD only, shutdown current is measured in a Normal Room Environment. Exposure to direct sunlight will increase  $I_{SD}$  by a maximum of  $2\mu A$ .

Note9: Datasheet min/max specification limits are guaranteed by design, test, or statistical analysis.

Note10: ROUT is measured from each of the output pins to ground. This value represents the parallel combination





of the 10k ohm output resistors and the two 20k ohm resistors.

- Note11: If the product is in shutdown mode and  $V_{DD}$  exceeds 6V (to a max of 8V  $V_{DD}$ ), then most of the excess current will follow through the ESD protection circuits. If the source impedance limits the current to a max of 10mA, then the part will be protected. If the part is enabled when  $V_{DD}$  is greater than 5.5V and less than 6.5V, no damage will occur, although operational life will be reduced. Operation above 6.5V with no current limit will result in permanent damage.
- Note12: All bumps have the same thermal resistance and contribute equally when used to lower thermal resistance.

  All bumps must be connected to achieve specified thermal resistance.
- Note13: Maximum power dissipation (P<sub>DMAX</sub>) in the device occurs at an output power level significantly below full output power. P<sub>DMAX</sub> can be calculated using Equation 1 shown in the Application section. It may also be obtained from the dissipation graphs.
- Note14: PSRR is a functional of systems gain. Specifications apply to the circuit in Figure 1 where  $A_V$ =2. Higher system gains will reduce PSRR value by the amount of gain increase. A system gain of 10 represents a gain increased by 14dB and applies to all operating voltages.

#### Typical Application Circuit



Figure 1

#### **■** External Components Description

| Components          | Functional Description                                                                                                                                                                                                                                                                               |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>IN</sub>     | Inverting input resistance which sets the closed-loop gain in conjunction with $R_f$ . This resistor also forms a high pass filter with $C_{IN}$ at $f_C = 1/(2\pi R_{IN} C_{IN})$                                                                                                                   |
| C <sub>IN</sub>     | Input coupling capacitor which blocks the DC voltage at the amplifier's input terminals. Also creates a highpass filter with $R_{IN}$ at fc = $1/(2\pi R_{IN} C_{IN})$ . Refer to the section, Proper Selection of External Components, for an explanation of how to determine the value of $C_{IN}$ |
| $R_f$               | Feedback resistance which sets the closed-loop gain in conjunction with R <sub>IN</sub>                                                                                                                                                                                                              |
| Cs                  | Supply bypass capacitor which provides power supply filtering. Refer to the section, Power Supply Bypassing, for information concerning proper placement and selection of the supply bypass capacitor $C_{\text{BAPASS}}$                                                                            |
| C <sub>BAPASS</sub> | Bypass pin capacitor which provides half-supply filtering. Refer to the section, Proper Selection of External Components, for information concerning proper placement and selection of $C_{BAPASS}$                                                                                                  |





### Typical Performance Characteristics

## THD+N vs Frequency at $V_{DD}$ =5V, $R_L$ =8 $\Omega$ , and PWM=250mW, $A_V$ =2



## THD+N vs Frequency at $V_{DD}$ =3V, $R_L$ =8 $\Omega$ , and PWM=250mW, $A_V$ =2



## THD+N vs Frequency at $V_{DD}$ =3.3V, $R_L$ =8 $\Omega$ , and PWM=150mW, $A_V$ =2



### THD+N vs Frequency









#### THD+N vs Frequency

at  $V_{DD}$ =2.6V,  $R_L$ =4 $\Omega$ , and PWM=100mW,  $A_V$ =2



#### THD+N vs Power Out

at  $V_{DD}$ =3.3V,  $R_L$ =8 $\Omega$ , 1kHz,  $A_V$ =2



#### **THD+N vs Power Out**

at  $V_{DD}$ =5V,  $R_L$ =8 $\Omega$ , 1kHz,  $A_V$ =2



#### THD+N vs Power Out

at  $V_{DD}$ =3V,  $R_L$ =8 $\Omega$ , 1kHz,  $A_V$ =2







## THD+N vs Power Out at $V_{DD}$ =2.6V, $R_L$ =8 $\Omega$ , 1kHz, $A_V$ =2



## Power Supply Rejection Ratio (PSRR) at AV=2 $V_{DD}$ =5V, $V_{ripole}$ =200mvp-p, $R_L$ =8 $\Omega$ , $R_{IN}$ =10 $\Omega$



## THD+N vs Power Out at $V_{DD}$ =2.6V, $R_L$ =4 $\Omega$ , 1kHz, $A_V$ =2



### Power Supply Rejection Ratio (PSRR) at AV=2

 $V_{DD}$ =5V,  $V_{ripple}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =Float







## Power Supply Rejection Ratio (PSRR) at AV=4 $V_{DD}$ =5V, $V_{ripple}$ =200mvp-p, $R_L$ =8 $\Omega$ , $R_{IN}$ =10 $\Omega$



Power Supply Rejection Ratio (PSRR) at AV=2  $V_{DD}$ =3V,  $V_{ripple}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =10 $\Omega$ 



Power Supply Rejection Ratio (PSRR) at AV=4  $V_{DD}$ =5V,  $V_{ripple}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =Float



Power Supply Rejection Ratio (PSRR) at AV=2  $V_{DD}$ =3V,  $V_{ripple}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =Float







Power Supply Rejection Ratio (PSRR) at AV=4  $V_{DD}$ =3V,  $V_{ripple}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =10 $\Omega$ 



Power Supply Rejection Ratio (PSRR) at AV=4  $V_{DD}$ =3V,  $V_{ripple}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =Float



Power Supply Rejection Ratio (PSRR) at AV=2  $V_{DD}$ =3.3V,  $V_{ripole}$ =200mvp-p,  $R_L$ =8 $\Omega$ ,  $R_{IN}$ =10 $\Omega$ 



## Power Supply Rejection Ratio (PSRR) at AV=2 $V_{DD}$ =2.6V, $V_{ripole}$ =200mvp-p, $R_L$ =8 $\Omega$ , $R_{IN}$ =10 $\Omega$







## PSRR vs DC Output Voltage $V_{DD}$ =5V, $A_V$ =2



PSRR vs DC Output Voltage  $V_{DD}$ =5V,  $A_V$ =4



PSRR vs DC Output Voltage  $V_{DD}$ =5V,  $A_V$ =10



PSRR vs DC Output Voltage  $V_{DD}$ =3V,  $A_V$ =2



PSRR vs DC Output Voltage  $V_{DD}=3V$ ,  $A_V=4$ 



PSRR vs DC Output Voltage  $V_{DD}=3V$ ,  $A_V=10$ 







#### **PSRR Distribution VDD=5V**

217Hz, 200mvp-p, -30,+25,and+80°C



#### Power Supply Rejection Ration vs Bypass Capacitor Size

 $V_{DD}$ =5V, Input Grounded=10 $\Omega$ , Output Load=8 $\Omega$ 



#### PSRR Distribution VDD=3V

217Hz, 200mvp-p, -30,+25,and+80°C



#### Power Supply Rejection Ration vs Bypass Capacitor Size

 $V_{DD}$ =3V, Input Grounded=10 $\Omega$ , Output Load=8 $\Omega$ 







#### Power Derating Curves (P<sub>DMAX</sub>=670mW)



Ambient Temperature in Degrees C Note: ( $P_{DMAX}$ =670mW for 5V, 8 $\Omega$ )

#### Power Derating -9 bump SMD (P<sub>DMAX</sub>=670mW)



Ambient Temperature in Degrees C Note: ( $P_{DMAX}$ =670mW for 5V, 8 $\Omega$ )

#### Power Derating -8 bump SMD (P<sub>DMAX</sub>=670mW)



Ambient Temperature in Degrees C Note: ( $P_{DMAX}$ =670mW for 5V, 8 $\Omega$ )

#### Power Derating -10 Pin LD Pkg (P<sub>DMAX</sub>=670mW)



Ambient Temperature in Degrees C Note: ( $P_{DMAX}$ =670mW for 5V, 8 $\Omega$ )





#### **Power Output vs Supply Voltage**



Power Dissipation vs Output Power  $V_{DD}$ =5V, 1kHz, 8 $\Omega$ , THD $\leq$ 1.0%



#### **Power Output vs Temperature**



Power Dissipation vs Output Power  $V_{DD}$ =3.3V, 1kHz, 8 $\Omega$ , THD≤1.0%







## Power Dissipation vs Output Power $V_{DD}$ =2.6V, 1kHz,



#### **Supply Current v s Ambient Temperature**



#### **Output Power vs Load Resistance**



#### Clipping (Dropout) Voltage vs Supply Voltage







## **Max Die Temp at P<sub>DMAX</sub>** (9 bump microSMD)



#### **Output Offset Voltage**



## Max Die Temp at P<sub>DMAX</sub> (8 bump microSMD)



#### **Supply Current vs Shutdown Voltage**







## Shutdown Hysterisis Voltage $V_{\text{DD}}$ =5V



Open Loop Frequency Response  $V_{DD}$ =5V, No Load



## Shutdown Hysterisis Voltage $V_{DD}$ =3V



Open Loop Frequency Response  $V_{\text{DD}}$ =3V, No Load







Gain/Phase Response, AV=2  $V_{DD}$ =5V,  $8\Omega$  Load,  $C_{LOAD}$ =500pF



Phase Margin vs  $C_{LOAD}$ , AV=2  $V_{DD}$ =5V,  $8\Omega$  Load Capacitor to gnd on each output



Gain/Phase Response, AV=4  $V_{DD}$ =5V,  $8\Omega$  Load,  $C_{LOAD}$ =500pF



Phase Margin vs  $C_{LOAD}$ , AV=4  $V_{DD}$ =5V,  $8\Omega$  Load Capacitor to gnd on each output







#### Phase Margin and Limits vs Application Variables, $R_{\text{IN}}$ =22k $\Omega$



### Wake Up Time (Twu)







#### Frequency Response vs Input Capacitor Size





### Application Information

#### **Bridged Configuration Explanation**

As shown in Figure 1 the OCP7190 has two operational amplifiers internally, allowing for a few different amplifier configurations. The first amplifier's gain is externally configurable, while the second amplifier is internally fixed in a unity-gain, inverting configuration. The closed-loop gain of the first amplifier is set by selecting the ratio of  $R_f$  to  $R_{I\,N}$  while the second amplifier's gain is fixed by the two internal  $20k\Omega$  resistors. Figure 1 shows that the output of amplifier one serves as the input to amplifier two which results in both amplifiers producing signals identical in magnitude, but out of phase by  $180^\circ$ . Consequently, the differential gain for the IC is

$$A_{VD}$$
=2\*( $R_f/R_{IN}$ )

By driving the load differentially through outputs Vo1 and Vo2, an amplifier configuration commonly referred to as "bridged mode" is established. Bridged mode operation is different from the classical single-ended amplifier configuration where one side of the load is connected to ground.

A bridge amplifier design has a few distinct advantages over the single-ended configuration, as it provides differential drive to the load, thus doubling output swing for a specified supply voltage. Four times the output power is possible as compared to a single-ended amplifier under the same conditions. This increase in attainable output power assumes that the amplifier is not current limited or clipped. In order to choose an amplifier's closed-loop gain without causing excessive clipping, please refer to the Audio Power Amplifier Design section.

A bridge configuration, such as the one used in the OCP7190, also creates a second advantage over single-ended amplifiers. Since the differential outputs, Vo1 and Vo2, are biased at half-supply, no net DC voltage exists across the load. This eliminates the need for an output coupling capacitor which is required in a single supply, single-ended amplifier configuration. Without an output coupling capacitor, the half-supply bias across the load would result in both increased internal IC power dissipation and also possible loudspeaker damage.

#### **Exposed-Dap Package PCB Mounting Considerations For The OCP7190**

The OCP7190's exposed-DAP (die attach paddle) package (LD) provides a low thermal resistance between the die and the PCB to which the part is mounted and soldered. The OCP7190 package should have its DAP soldered to the grounded copper pad (heatsink) under the OCP7190 (the NC pins, no connect, and ground pins should also be directly connected to this copper pad-heatsink area). The area of the copper pad (heatsink) can be determined from the LD Power Derating graph. If the multiple layer copper heatsink areas are used, then these inner layer or backside copper heatsink areas should be connected to each other with 4(2 x 2) vias. The diameter for these vias should be between 0.013 inches and 0.02 inches with a 0.050inch pitch-spacing. Ensure efficient thermal conductivity by plating through and solderfilling the vias.





#### **Power Dissipation**

Power dissipation is a major concern when designing a successful amplifier, whether the amplifier is bridged or single-ended. A direct consequence of the increased power delivered to the load by a bridge amplifier is an increase in internal power dissipation. Since the OCP7190 has two operational amplifiers in one package, the maximum internal power dissipation is 4 times that of a single-ended amplifier. The maximum power dissipation for a given application can be derived from the power dissipation graphs or from Equation 1.

$$P_{DMAX} = 4*(V_{DD})^2/(2\pi^2R_L)$$
 (1)

It is critical that the maximum junction temperature  $T_{JMAX}$  of  $150^{\circ}C$  is not exceeded.  $T_{JMAX}$  can be determined from the power derating curves by using  $P_{DMAX}$  and the PC board foil area. By adding additional copper foil, the thermal resistance of the application can be reduced, resulting in higher  $P_{DMAX}$ . Additional copper foil can be added to any of the leads connected to the OCP7190. Refer to the application information on the OCP7190 reference design board for an example of good heat sinking. If  $T_{JMAX}$  still exceeds  $150^{\circ}C$ , then additional changes must be made. These changes can include reduced supply voltage, higher load impedance, or reduced ambient temperature. Internal power dissipation is a function of output power. Refer to the Typical Performance Characteristics curves for power dissipation information for different output powers and output loading.

#### **Power Supply Bypassing**

As with any amplifier, proper supply bypassing is critical for low noise performance and high power supply rejection. The capacitor location on both the bypass and power supply pins should be as close to the device as possible. Typical applications employ a 5V regulator with 10  $\mu$ F tantalum or electrolytic capacitor and a ceramic bypass capacitor which aid in supply stability. This does not eliminate the need for bypassing the supply nodes of the OCP7190. The selection of a bypass capacitor, especially  $_{CBYPASS}$ , is dependent upon PSRR requirements, click and pop performance (as explained in the section, Proper Selection of External Components), system cost, and size constraints.

#### **Shutdown Function**

In order to reduce power consumption while not in use, the OCP7190 contains a shutdown pin to externally turn off the amplifier's bias circuitry. This shutdown feature turns the amplifier off when a logic low is placed on the shutdown pin. By switching the shutdown pin to ground, the OCP7190 supply current draw will be minimized in idle mode. While the device will be disabled with shutdown pin voltages less than  $0.5 VD\ C$ , the idle current may be greater than the typical value of  $0.1\ \mu A$ . (Idle current is measured with the shutdown pin grounded).

In many applications, a microcontroller or microprocessor output is used to control the shutdown circuitry to provide a quick, smooth transition into shutdown. Another solution is to use a single-pole, single-throw switch in conjunction with an external pull-up resistor. When the switch is closed, the shutdown pin is connected to ground and disables the amplifier. If the switch is open, then the external pull-up resistor will enable the OCP7190. This scheme guarantees that the shutdown pin will not float thus preventing unwanted state changes.

#### **Shutdown Output Information**

For  $R_f$  = 20k ohms:

 $Z_{OUT1}$  (between Out1 and GND) =  $10k||50k||R_f = 6k\Omega$ 

 $Z_{OUT2}$  (between Out2 and GND) =  $10k||(40k+(10k||R_f)) = 8.3k\Omega$ 

 $Z_{OUT1-2}$  (between Out1 and Out2) =40k||(10k+(10k||R<sub>f</sub>)) = 11.7k $\Omega$ 

The -3dB roll off for these measurements is 600kHz

#### **Proper Selection of External Components**

Proper selection of external components in applications using integrated power amplifiers is critical to optimize device and system performance. While the OCP7190 is tolerant of external component combinations, consideration to component values must be used to maximize overall system quality.

The OCP7190 is unity-gain stable which gives the designer maximum system flexibility. The OCP7190 should be used in low gain configurations to minimize THD+N values, and maximize the signal to noise ratio. Low gain configurations require large input signals to obtain a given output power. Input signals equal to or greater than 1 Vrms are available from sources such as audio codecs. Please refer to the section, Audio Power Amplifier Design, for a more complete explanation of proper gain selection.

Besides gain, one of the major considerations is the closedloop bandwidth of the amplifier. To a large extent, the bandwidth is dictated by the choice of external components shown in Figure 1. The input coupling capacitor,  $C_{IN}$  forms a first order high pass filter which limits low frequency response. This value should be chosen based on needed frequency response for a few distinct reasons.

#### **Selection Of Input Capacitor Size**

Large input capacitors are both expensive and space hungry for portable designs. Clearly, a certain sized capacitor is

Page20 - 25 Rev. 1.0 Jun. 16, 2006





needed to couple in low frequencies without severe attenuation. But in many cases the speakers used in portable systems, whether internal or external, have little ability to reproduce signals below 100Hz to 150Hz. Thus, using a large input capacitor may not increase actual system performance.

In addition to system cost and size, click and pop performance is effected by the size of the input coupling capacitor,  $C_{IN}$ . A larger input coupling capacitor requires more charge to reach its quiescent DC voltage (nominally  $1/2 \ V_{DD}$ ). This charge comes from the output via the feedback and is apt to create pops upon device enable. Thus, by minimizing the capacitor size based on necessary low frequency response, turn-on pops can be minimized.

Besides minimizing the input capacitor size, careful consideration should be paid to the bypass capacitor value. Bypass capacitor,  $C_{BYPASS,}$  is the most critical component to minimize turn-on pops since it determines how fast the OCP7190 turns on. The slower the OCPD7190's outputs ramp to their quiescent DC voltage (nominally  $1/2V_{DD}$ ), the smaller the turn-on pop. Choosing  $_{CBYPASS}$  equal to  $1.0\mu F$  along with a small value of  $C_{IN,}$  (in the range of  $0.1~\mu F$  to  $0.39\mu F$ ), should produce a virtually clickless and popless shutdown function. While the device will function properly, (no oscillations or motorboating), with  $C_{BYPASS}$  equal to  $0.1~\mu F$ , the device will be much more susceptible to turn-on clicks and pops. Thus, a value of  $C_{BYPASS}$  equal to  $1.0\mu F$  is recommended in all but the most cost sensitive designs.

## Audio Power Amplifier Design A 1W/8Ω Audio Amplifier

#### Given:

| Power Output    | 1 Wrms             |
|-----------------|--------------------|
| Load Impedance  | 8Ω                 |
| Input Level     | 1 Vrms             |
| Input Impedance | 20kΩ               |
| Bandwidth       | 100Hz~20kHz±0.25dB |

A designer must first determine the minimum supply rail to obtain the specified output power. By extrapolating from the Output Power vs Supply Voltage graphs in the Typical Performance Characteristics section, the supply rail can be easily found. A second way to determine the minimum supply rail is to calculate the required  $V_{\text{OPEAK}}$  using Equation 2 and add the output voltage. Using this method, the minimum supply voltage would be (Vopeak + ( $V_{\text{ODTOP}}$  +  $V_{\text{ODBOT}}$ )), where  $V_{\text{ODBOT}}$  and  $V_{\text{ODTOP}}$  are extrapolated from the Dropout Voltage vs Supply Voltage curve in the Typical Performance Characteristics section.

$$V_{\text{opeak}} = \sqrt{(2R_L \overline{P_0})}$$
 (2)

5V is a standard voltage which in most applications is chosen for the supply rail. Extra supply voltage creates headroom that allows the OCP7190 to reproduce peaks in excess of 1 W without producing audible distortion. At this time, the designer must make sure that the power supply choice along with the output impedance does not violate the conditions explained in the Power Dissipation section.

Once the power dissipation equations have been addressed, the required differential gain can be determined from Equation 3.

$$A_{VD} \ge \sqrt{(P_0 R_L)}/(V_{IN}) = V_{orms}/V_{inrms}$$
(3)

 $R_f/R_{IN}=A_{VD}/2$ 

From Equation 3, the minimum  $A_{VD}$  is 2.83; use  $A_{VD}$  = 3.

Since the desired input impedance is  $20~k\Omega$ , and with  $A_{VD}$  an gain of 3, a ratio of 1.5:1 of  $R_f$  to  $R_{IN}$  results in an allocation of  $R_{IN}$  =  $20~k\Omega$  and  $R_f$  =  $30~K\omega$ . The final design step is to address the bandwidth requirements which must be stated as a pair of -3 dB frequency points. Five times away from a -3 dB point is 0.17 dB down from passband response which is better than the required  $\pm 0.25$  dB specified.

 $f_L = 100Hz/5 = 20Hz$ 

 $f_H = 20kHz * 5 = 100kHz$ 

As stated in the External Components section,  $R_{IN}$  in conjunction with  $C_{IN}$  create a highpass filter.  $C_{IN} \ge 1/2(2\pi^*20k\Omega^*20Hz) = 0.397\mu F$ ; use  $0.39\mu F$ 

The high frequency pole is determined by the product of the desired frequency pole, f<sub>H</sub>, and the differential gain, A<sub>V,D</sub>

With a  $A_{V\,D}$  = 3 and  $f_H$  = 100kHz, the resulting GBWP = 300kHz which is much smaller than theOCP7190 GBWP of 2.5MHz. This calculation shows that if a designer has a need to design an amplifier with a higher differential gain, theOCP7190 can still be used without running into bandwidth limitations.





#### **Higher Gain Audio Amplifier**



Figure 2

The OCP7190 is unity-gain stable and requires no external components besides gain-setting resistors, an input coupling capacitor, and proper supply bypassing in the typical application. However, if a closed-loop differential gain of greater than 10 is required, a feedback capacitor (C4) may be needed as shown in Figure 2 to bandwidth limit the amplifier. This feedback capacitor creates a low pass filter that eliminates possible high frequency oscillations. Care should be taken when calculating the -3dB frequency in that an incorrect combination of R3 and C4 will cause rolloff before 20kHz. A typical combination of feedback resistor and capacitor that will not produce audio band high frequency rolloff is  $R_3 = 20k\Omega$  and C4 = 25pf. These components result in a -3dB point of approximately 320 kHz.

#### **Differential Amplifier Configuration For OCP7190**



Figure3





### Ordering Information



### ■ Marking Information

1) MSOP8L



2) BGA







# ■ Package Information (Dimensions in millimeters) 1) 9 bump micro SMD





SILICON-





X1=1.514±0.03 X2=1.514±0.03 X3 0.945±0.10





2) MSOP8L









| Symbol | Dimensions In Millimeters |      |       | Dimensions In Inches |        |       |  |
|--------|---------------------------|------|-------|----------------------|--------|-------|--|
|        | Min.                      | Nom. | Max.  | Min.                 | Nom.   | Max.  |  |
| Α      | 0.81                      | 1.02 | 1.09  | 0.032                | 0.040  | 0.044 |  |
| A1     | 0.05                      |      | 0.15  | 0.002                |        | 0.006 |  |
| A2     | 0.76                      | 0.86 | 0.97  | 0.030                | 0.034  | 0.038 |  |
| b      | 0.28                      | 0.30 | 0.38  | 0.011                | 0.012  | 0.015 |  |
| С      | 0.13                      | 0.15 | 0.23  | 0.005                | 0.006  | 0.009 |  |
| D      | 2.90                      | 3.00 | 3.10  | 0.114                | 0.118  | 0.122 |  |
| E      | 4.80                      | 4.90 | 5.00  | 0.189                | 0.193  | 0.197 |  |
| E1     | 2.90                      | 3.00 | 3.10  | 0.114                | 0.118  | 0.122 |  |
| е      |                           | 0.65 |       |                      | 0.0256 |       |  |
| L      | 0.40                      | 0.53 | 0.66  | 0.016                | 0.021  | 0.026 |  |
| У      |                           |      | 0.076 |                      |        | 0.003 |  |
| θ      | 0°                        | 3°   | 6°    | 0°                   | 3°     | 6°    |  |