

THE AMERICAN

UNIVERSITY IN CAIRO

الجامعة الأمريكية بالقاهرة

#### CSCE 3301: COMPUTER ARCHITECTURE

Project I Description Dr. Cherif Salama

## PROJECTI

- Team of 3 students
  - Tasks must be equally divided
- A Member's grade:
  - 40% team work
  - 60% individual work
- You will design, model and test a pipelined RV32I with a single memory for data and instructions



## PROJECTI

Structural Hazards introduced by single memory constraints can be removed by issuing one instruction every 2 cycles as

follows



- Also, this simplifies the forwarding logic as the only possible RAW data hazard can occur because of data dependency between two adjacent instructions and allows the handling of loaduse hazards as normal RAW hazards that can be resolved using forwarding
- You may think of this new pipeline as a 3-stage pipeline where every stage is constructed out of 2 old stages: [IF ID], [EX M] and [WB --]



### GRADING

- This project is first of 2 projects. Both projects collectively are worth 40% of the course marks. This project will count for 25% of the course marks while project 2 will count for 15%.
- The project will be graded out of 100 points distributed as follows:
  - · MSI: 5%
  - MS2 & MS3: 20% (10% each)
  - MS4 deliverables: 75%
- Bonuses: Each bonus feature will count for 5% with a maximum of 2 bonuses worth 10%.
- Deductions:
  - -5% for not complying with the coding guidelines.
  - -5% for not following the required submission directory structure.
  - -5% for late submissions (I day only).
  - -100% for plagiarized submissions.



#### SUBMISSION FILE STRUCTURE

- Every deliverable (except for the first milestone) must be submitted by the group leader as a single zip file. The zip file must include the following:
  - A readme.txt file that contains student names as well as release notes (issues, assumptions, what works, what does not work, etc.)
  - · A journal folder that contain the journal file of each team member.
  - A Verilog folder that contain all Verilog descriptions
  - A test folder that contain any files used for testing
  - A Report folder that contains your reports.
    - One report PDF should be added with each new milestone.
       Therefore, this folder should contain three reports in the final submission.



#### BONUS FEATURES

- Add support for all compressed instructions to effectively support the full RV32IC instruction set.
- Add support for all integer multiplication and division instructions to effectively support the full RV32IM instruction set.
- Implement a 2-bit dynamic branch prediction mechanism
- Move the branch outcome and target address computation to the ID stage



#### DEVELOPING TEST CASES

- You can use the RISC-V official compliance test suite
  - https://github.com/riscv/riscv-compliance/tree/master/riscv-test-suite/ rv32i
- You can develop your own test cases, I recommend using oak.js
  - https://donn.github.io/Oak.js/
  - Save the generate machine code in hexadecimal in a text file with a ".hex" extension
  - Load the hex file into your memory (Verilog array) using the Verilog system task \$readmemh()



# IMPLEMENTING CONDITIONAL BRANCHES: BEQ, BNE, BLT, BGE, BLTU, BGEU

- Subtract and check the following flags:
  - Zero: Z, Carry: C, Overflow: V, and Sign: S
    - BEQ: Branch if Z
    - BNE: Branch if ~Z;
    - BLT: Branch if (S!=V)
    - BGE: Branch if (S == V)
    - BLTU: Branch if ~C
    - BGEU: Branch if C
  - **Note:** All the flags above are generated by the provided ALU Verilog module.

