# Complex Atomic Operations CS511

# **Complex Atomic Operations**

- ► Its not easy to solve the MEP using atomic load and store, as we have seen
- This difficulty disappears if we allow more complicated atomic operations
- ▶ Note: Also known as read-modify-write (RMW) operations
- In this class we take a look at some examples

## Four Solutions

- ▶ We'll see four solutions using complex atomic statements
  - ► Compare and exchange
  - ► Test and set
  - Exchange
  - Fetch and add
- ► These are all equivalent

## Four Solutions

- ► The solutions require that we pass arguments to methods that are to be modified
- ► Therefore we shall use a dummy class

```
class Ref {
  boolean value;
}
```

Passing arguments by reference will be achieved simply by passing arguments of type Ref

# Compare and Exchange

```
atomic boolean compare_and_swap(lock, expected, new_value) {
       boolean temp = lock.value;
       if (lock.value == expected) {
         lock.value = new_value;
       return temp;
  }
 Revisiting our example:
1 Ref shared = new Ref();
2 shared.value = false;
3 Thread.start { //P and 0
   while (true) {
     // non-critical section
    await (compare_and_swap(shared, false, true) == false);
   // critical section
   shared.value = false:
     // non-critical section
10
11 }
```

Mutex+Absence of Livelock (Can use last or turn for Freedom from Starvation)

# Test and Exchange

- Specific atomic operations are provided by hardware
- ► Eg.¹ CMPXCHG—Compare and Exchange

#### Description

Compares the value in the AL, AX, EAX, or RAX register with the first operand (destination operand). If the two values are equal, the second operand (source operand) is loaded into the destination operand. Otherwise, the destination operand is loaded into the AL, AX, EAX or RAX register. RAX register is available only in 64-bit mode

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically. To simplify the interface to the processor's but, the destination operand receives a write cycle without regard to the result of the

Other instructions can be prefixed with lock too

www.intel.com/content/dam/www/public/us/en/documents/manuals/

<sup>64-</sup>ia-32-architectures-software-developer-instruction-set-reference-mapdf

### Test and Set

```
atomic boolean TestAndSet(ref) {
  result = ref.value; // reads the value before it changes it
  ref.value = true; // changes the value to true
  return result; // returns the previously read value
 Revisiting our example:
1 Ref shared = new Ref();
2 shared.value = false;
3 Thread.start { //P
                             3 Thread.start { //Q
  while (true) {
                             4 while (true) {
   // non-critical section 5 // non-critical section
  // critical section
                                 // critical section
   shared.value = false: 8
                                 shared.value = false:
   // non-critical section
                                 // non-critical section
                            10
11 }
                            11 }
```

# Exchange

```
atomic void Exchange(sref, lref) {
                = sref.value;
    temp
    sref.value = lref.value:
    lref.value = temp;
 }
 Revisiting our example
1 Ref shared = new Ref();
2 shared.value = 0;
3 Thread.start { // P
                                  3 Thread.start { //Q
    local = new Ref();
                                      local = new Ref();
    local.value = 1:
                                      local.value = 1:
                                  5
    while (true) {
                                      while (true) {
                                        // non-critical section
      // non-critical section
      dο
                                  8
                                        dο
          Exchange (shared, local) 9
                                           Exchange (shared, local)
9
      while (local.value == 1); 10
                                        while (local.value == 1);
10
      // critical section
                                        // critical section
                                11
12
      Exchange(shared,local);
                               12
                                        Exchange (shared, local);
      // non-critical section
                                        // non-critical section
                                 13
13
14
    }
                                 14
                                      }
15 }
                                 15 }
```

## **Problem**

- Previous solutions do not guarantee serving in the order in which they arrive
- ► Can we use an atomic operation that allows us to guarantee the order?

## Fetch and Add

```
atomic int FetchAndAdd(ref, x) {
   temp = ref.value;
   ref.value = ref.value + x;
   return temp;
 Revisiting our example
1 Ref ticket = new Ref();
2 Ref turn = new Ref():
3 ticket.value = 0:
4 turn.value = 0:
  Thread.start { //P
   int myTurn;
    // non-critical section
    myTurn = FetchAndAdd(ticket, 1);
   await (turn.value == myTurn.value);
10
11 // critical section
12 FetchAndAdd(turn, 1);
13 // non-critical section
14 }
```

# Busy waiting

- ► All solutions seen up until now are inefficient given that they consume CPU time while they wait.
- ▶ It would be much better to suspend execution of a process that is trying to enter the critical region until it is possible to do so.
- This can be achieved using semaphores.