# **Computer Organization Lab2**

Name:林秉

ID:109550112

## **Architecture diagrams:**



## Hardware module analysis:

#### Adder:

```
|//Main function
| assign sum_o = srcl_i + src2_i;
| endmodule
```

We simply add result and return to sum.

ALU\_ctrl:

```
wire [5:0] add, sub, And, Or, slt, slti;
'assign add = 6'b100000;
'assign sub = 6'b100100;
'assign And = 6'b100100;
'assign Or = 6'b100101;
'assign slt = 6'b100110;
'assign slti = 6'b000000;
```

We followed the function field in pdf to give 6 instructions.

```
always@(*)
begin
if(ALUOp_i[2] = 1)
begin
ALUCtrl_o[0] = (funct_i = slt) || (funct_i = 0r);
ALUCtrl_o[1] = (funct_i = add) || (funct_i = sub) || (funct_i = slt);
ALUCtrl_o[2] = (funct_i = slt) || (funct_i = sub) || (funct_i = slt);
end
else if(ALUOp_i[1:0] = 2'b||)
begin
ALUCtrl_o[2:0] = 3'b||0;
end
else if(ALUOp_i[1] = 1)
begin
ALUCtrl_o[2:0] = 3'b||0;
end
else if(ALUOp_i[0] = 1)
begin
ALUCtrl_o[2:0] = 3'b||1;
```

Then we checked the table of ALU\_OP to assign the ALU\_ctrl output by the following graph. When ALU\_op[2] = 0, means it's R\_format(Which you'll see in decoder), thus we assign value for R\_format instructions here. For rest I\_format instructions, we assign values one-by-one. The ALUCtrl\_o[3] would remain 0 since there's no need in this lab.

| ALU control | Function         |
|-------------|------------------|
| 0000        | AND              |
| 0001        | OR               |
| 0010        | add              |
| 0110        | subtract         |
| 0111        | set-on-less-than |
| 1100        | NOR              |

ALU:

```
assign zero_o = result_o == 0;
always@(*)
   begin
    case(ctrl_i)
       0: result_o = src1_i & src2_i;
       1: result_o = src1_i | src2_i;
       2: result_o = src1_i + src2_i;
        6: result_o = src1_i - src2_i;
        7: if(src1_i<src2_i)
             begin
                result_o = 1;
           else
             begin
              result_o = 0;
        12: result_o = \sim (src1_i \mid src2_i);
    endcase
```

Zero = 1 iff result is 0. Then again, we follow the ALUctrl instructions with given values by the above graph.

#### Decoder:

```
V/Main function
41 | O | assign r = (instr_op_i = 0);
42 | O assign addi = (instr_op_i = 8);
43 | O | assign beq = (instr_op_i = 4);
44 | O | assign slti = (instr_op_i = 10);
45
46 ♥ O always@(*)
            begin
47 🖨
47 😊 begin
48 : O RegWrite_o = addi | r | slti;
            ALUSrc_o = addi | slti;
RegDst_o = r;
Branch_o = beq;
49 O
50 O
51 0
52 O ALU_op_o[2] = r:
53 O ALU_op_o[1] = addi
54 O ALU_op_o[0] = beq
            ALU_op_o[1] = addi | beq;
             ALU_op_o[0] = beq | slti;
end
55 🖒
56 🖨
        endmodule
```

| Op<br>Field |
|-------------|
| 0           |
| 8           |
| 0           |
| 0           |
| 0           |
| 0           |
| 10<br>(0xa) |
| 4           |

We assign four wires for specified instructions. When r = 1, means the instruction is R-format, else it's I-format. And with checking the instruction table, we can assign correct value for the decoder, especially for ALU\_op, since it explains the specific condition segment for ALU\_ctrl.

#### MUX:

```
lalways@(*)
begin
if(select_i == 1)
    data_o = datal_i;
else
data_o = data0_i;
end
lendmodule
```

When select\_i is 1 then output data 1, likewise for select\_i = 0.

#### Shift\_Left\_Two\_32:

```
assign data_o = data_i << 2;
```

We simply shift 2 bits.

#### Sign\_Extend:

```
always@(*)
begin

for(i = 0;i<32;i=i+1)
begin

if(i>=16)

data_o[i] = data_i[15];
else

data_o[i] = data_i[i];
end
end
endmodule
```



We extend the output bits by the above diagram.

#### Simple\_Single\_CPU:

```
wire [31:0] pc_in, pc_out, addl_out, ist_out, sign_out, shift_out, add2_out, regs_out, regt_out, aluresult, muxalu_out;
wire [4:0] muxregl_out;
wire [3:0] aluctrl;
wire [2:0] aluop;
wire regdst,branch,regwrite,alusrc,zero, adders_select;
assign adders_select = branch & zero;
```

We assign enough different wires with different bits count to allocate to different modules. And the result would be assigned by the given architecture diagram above.

### **Finished part:**

#### Case1:

| #  | run | 1000ns |
|----|-----|--------|
|    |     | 2      |
| r( | )=  | 0      |
| r1 | =   | 10     |
| r2 | 2=  | 4      |
| r  | 3=  | 0      |
| r  | =   | 0      |
| r. | 5=  | 6      |
| re | =   | 0      |
| r  | 7=  | 0      |
| r8 | 3=  | 0      |
| r9 | )=  | 0      |
| r1 | 0=  | 0      |
| r1 | 1=  | 0      |
| rl | 2=  | 0      |



#### Case2:

```
# run 1000ns
r0=
            0
r1=
            1
r2=
            0
r3=
            0
            0
r4=
r5=
            0
r6=
            0
r7=
            14
r8=
           15
r10=
r11=
r12=
```



### Problems you met and solutions:

Since this lab includes lots of variables calculations, when I was debugging, I find myself often using variables with typo, and the program can still run with undeclared variables. This has confused me a lot. And the ALU\_operations are a little hard to understand at first. But with lots of careful double checks, I eventually solved the problems.

### **Summary:**

This lab is more messy comparing to lab1, there are a lot of details needed to pay attention, I think I need to be careful on every tasks and focus myself for the next challenge.