### Run-Time Scheduling Support for Hybrid CPU/FPGA SoCs

Jason M. Agron

Submitted to the Department of Electrical Engineering & Computer Science and the Faculty of the Graduate School of the University of Kansas in partial fulfillment of the requirements for the degree of Master's of Science

#### Thesis Committee:

| Dr. David Andrews: Chairperson |
|--------------------------------|
|                                |
| Dr. Perry Alexander            |
|                                |
| Dr. Ron Sass                   |
| Date Defended                  |

© 2016 Jason M. Agron

The Thesis Committee for Jason M. Agron certifies
That this is the approved version of the following thesis:

#### Run-Time Scheduling Support for Hybrid CPU/FPGA SoCs

| _ |
|---|

## Abstract

f This is the abstract

## Contents

| A                        | ccept      | cance Page                                | i  |  |
|--------------------------|------------|-------------------------------------------|----|--|
| A                        | bstra      | ct                                        | ii |  |
| 1                        | Intr       | roduction                                 | 1  |  |
| 2                        | Stat       | tement of Problem                         | 3  |  |
|                          | 2.1        | Programmability of Hybrid Systems         | 3  |  |
|                          | 2.2        | Uniformity of Services in a Hybrid System | 3  |  |
|                          | 2.3        | Contributions of this Thesis              | 3  |  |
| 3                        | Background |                                           |    |  |
| 4                        | Rela       | ated Works                                | 5  |  |
| 5                        | Des        | ign & Architecture                        | 6  |  |
|                          | 5.1        | First Scheduler Redesign                  | 6  |  |
|                          | 5.2        | Second Scheduler Redesign                 | 9  |  |
|                          | 5.3        | Third Scheduler Redesign                  | 9  |  |
| 6 Implementation Results |            | elementation Results                      | 10 |  |
|                          | 6.1        | Results of the First Redesign             | 10 |  |
|                          | 6.2        | Results of the Second Redesign            | 11 |  |
|                          | 6.3        | Results of the Third Redesign             | 11 |  |
| 7                        | Con        | aclusion                                  | 12 |  |

# List of Figures

## List of Tables

| 5.1 Command Set of Scheduler Module, Build 1 | 9 |
|----------------------------------------------|---|
|----------------------------------------------|---|

### Introduction

Embedded systems are becoming more sophisticated and universal in our society, and are increasingly relying on Real-Time Operating Systems (RTOS) to deliver precise, predictable, and robust behavior. Two fundamental challenges in the design of RTOS kernels are the minimization of system overhead and jitter [?]. With a shared computational resource such as a CPU, the execution of system services themselves takes away from much needed application processing time. By minimizing the system overhead, more computational cycles are available to the application. Minimizing the jitter in the system allows for more precise, deterministic scheduling of threads which allows the system to respond to overhead in our system.

The rest of the paper is organized as follows. The problem statement of this thesis work is developed in chapter 2. The subject of improved precision and predictability of scheduling within an RTOS are discussed in chapter 3. Related works in the subject area are discussed in chapter 4. Chapter 5 describes the iterative redesigns of the scheduler module over the course of my thesis work. The initial design of the scheduler module [?] is discussed in section 5.1. The second

redesign of the scheduler module is covered in section 5.2, which includes the work done to further reduce scheduling overhead and jitter. Section 5.3 covers the final scheduler module redesign which extends thread management and scheduling services to both hardware and software-based threads in the HybridThreads system. Performance results of the various versions of the scheduler module, both as an independent entity and actual integrated performance measurements are shown in chapter 6. The evaluation of the design and implementation of the scheduler module, and comments on future work to be done on the scheduler module and other components within HybridThreads, a multithreaded RTOS kernel [?,?,?,?,?], are discussed in chapter 7.

### Statement of Problem

#### 2.1 Programmability of Hybrid Systems

Hybrid CPU/FPGA systems form a union between two different areas of expertise: hardware design and software

#### 2.2 Uniformity of Services in a Hybrid System

FPGAs provide a "blank" slate of computational components. Standard interfaces and services have not

#### 2.3 Contributions of this Thesis

The main goal of this work is to develop IP cores capable of providing run-time scheduling services to all threads, both

## Background

Most real-time operating systems, such as RTLinux [?], attempt to minimize the jitter introduced by asynchronous requests by pre-processing external requests within a small, fast interrupt service routine that determines if the request should be immediately handled, or can simply be marked as pending for future service. While this approach does reduce jitter, it is still based on the semantics of allowing asynchronous invocations to interrupt the CPU, and incurring the overhead of a context switch to an interrupt service routine.

## Related Works

increase the size of the ready-to-run queue, only slightly more logic resources for writes and 2 clock cycles for reads.

### Design & Architecture

#### 5.1 First Scheduler Redesign

The initial scheduler in the HybridThreads system used a simple FIFO scheduling mechanism that was internal to the Thread Manager (TM) [?]. The add\_thread system call would be routed to the Thread Manager and the TM would then insert the thread into a singly-linked FIFO ready-to-run queue. The main problem with this scheduling structure is that the ready-to-run queue was built in to the Thread Manager's attribute structures used for data storage for thread management status. This means that thread management (allocation, creation, and control) and thread scheduling (ready-to-run queue management, and scheduling decisions) activities could not occur in parallel. Additionally, any changes in scheduling mechanisms and scheduling data arrangement would also affect the management mechanisms, and vice-versa, so maintenance of the management and scheduling services would be difficult, cumbersome, and error-prone.

Both the thread management and thread scheduling mechanisms would have to be modified if either were to be extended in their functionality or data storage requirements. The scheduling mechanism was going to be upgraded to allow for priority scheduling and eventually would have to handle the scheduling of both SW and HW threads, so it was decided to make the scheduler a separate IP module that would have its own interface to the HybridThreads system bus. Many thread management operations result in the invocation of scheduling operations, so essentially the TM uses the scheduler module as a coprocessor for any and all scheduling operations. Many of these coprocessor operations can only occur as a result of a management operation so the TM will always be the "caller" in these cases. This, in conjunction with the scheduler becoming a separate module, means that all outgoing operations from the TM to the scheduler will result in a bus operation; however if the TM is using the scheduler to complete a management operation, then the bus will already be locked by the caller of the TM operation. This meant that a special interface must be created between the TM and the new scheduler module to allow access to scheduling operations while the system bus was locked. Additionally, since other scheduler specific operations are not ever called as the result of a thread management operation, then these scheduling operations can be called via the new interface used to attach the independent scheduler module to the HybridThreads system bus.

The TMcom interface is a dedicated hardware interface between the scheduler module and the TM that consists of a total of seven control and data signals as well as access to a read-only interface (B-port) of the TM's Block RAM (BRAM). The data signals include Next\_Thread\_ID, Current\_Thread\_ID, and Thread\_ID\_2\_Sched. The Next\_Thread\_ID signal represents the identifier of the thread chosen to run next on the CPU. This signal is writable by the scheduler module and readable by the TM. The Current\_Thread\_ID signal represents.

sents the identifier of the thread that is currently running on the CPU (PowerPC 405). This signal is readable by the scheduler module and writable by the TM. The Thread\_ID\_2\_Sched signal contains the identifier of the thread that is being added to the ready-to-run queue by the TM. This signal is readable by the scheduler and writable by the TM. The control signals include Next\_Thread\_Valid, Dequeue\_Request, Enqueue\_Request, and Enqueue\_Busy. The Next\_Thread\_Valid signal represents whether or not that the scheduling decision available from the scheduler module on the Next\_Thread\_ID signal is valid or not (Valid = 1, Invalid = 0). This signal is writable by the scheduler module and readable by the TM. The Dequeue\_Request signal is used by the TM to request the scheduler module to perform a dequeue operation of the thread whose identifier is on the Next\_Thread\_ID signal. This signal is readable by the scheduler module and writable by the TM. The Enqueue\_Request signal is used by the TM to request the scheduler module to perform an enqueue operation of the thread whose identifier is on the Thread\_ID\_2\_Sched signal. This signal is readable by the scheduler module and writable by the TM. The Enqueue\_Busy signal represents whether or not the scheduler is currently busy performing an enqueue operation (Busy = 1, Not Busy = 0). This signal is writable by the scheduler module and readable by the TM. The B-Port interface to the TM's BRAM allows the scheduler module to query thread management information in order to perform error-checking that concerns the parent-child relationships of threads that the TM's data structures hold. The purpose of the TMcom interface is to allow the TM to request scheduling operations as a result of thread management operations whose side-effects alter the scheduling status of the system (i.e. the status of the ready-to-run queue). The operations available through the TMcom interface can be seen in table 5.1.

Table 5.1. Command Set of Scheduler Module, Build 1

| Type                    | Name                        | Actions                                        |
|-------------------------|-----------------------------|------------------------------------------------|
| TMcom                   | Enqueue                     | Schedules a thread                             |
| TMcom                   | Dequeue                     | Removes a thread from the ready-to-run         |
|                         |                             | queue                                          |
| BUScom                  | $\operatorname{Get\_Entry}$ | Returns a thread's table attribute entry       |
| BUScom                  | $Toggle\_Preemption$        | Toggle preemption interrupt on/off             |
| BUScom                  | $\operatorname{Get\_Entry}$ | Returns a thread's table attribute entry       |
|                         |                             | (for debug use)                                |
| BUScom                  | Get_Priority                | Returns the priority-level of a thread         |
| $\operatorname{BUScom}$ | Set_Priority                | Sets the priority-level of a thread            |
| BUScom                  | Set_Default_Priority        | Sets the priority-level of a thread (no error- |
|                         |                             | checking)                                      |

#### 5.2 Second Scheduler Redesign

The main goal of the second redesign of the scheduler module is to further reduce the amount of overhead and jitter involved in thread scheduling

#### 5.3 Third Scheduler Redesign

One of the main goals of The new hardware components used to schedule both SW and HW threads were fully integrated into the existing scheduler module. Results from simulation and synthesis tests to verify scheduler correct scheduler functionality of the new hybrid features along with O(1) ready-to-run queue structure can be found in chapter 6.

### Implementation Results

The modules from each of the scheduler redesigns have undergone a series of tests in both simulated and synthesized forms. These tests help show the performance differences between the different ready-to-run queue structures in terms of scheduling overhead and jitter as well as the effects of the hybridization of the scheduler on the entire HybridThreads operating system.

#### 6.1 Results of the First Redesign

making a scheduling decision is hidden because it occurs during a context switch. However, if a scheduling event occurs very soon after a thread is initially context switched to, the system may have to wait for the scheduler to finish calculating the next scheduling decision resulting from the context switch. This is more likely to happen with more threads in the ready-to-run queue, due to increased execution-times of scheduling operations due to the O(n) nature of the queue itself. Although the amount of jitter is in the microsecond range, it can still be further reduced by restructuring the ready-to-run queue so that its functions

are able to operate in constant amounts of time.

#### 6.2 Results of the Second Redesign

Synthesis of the second redesign of the scheduler module targeting a Xilinx [?] Virtex-II Pro 30 yields the following FPGA resource statistics: 1,034 out of 13,696 slices, 522 out of 27,392 slice flip-flops, 1,900 out of 27,392 4-input LUTs, and 2 out of 136 BRAMs. The module has a maximum operating frequency of 143.8 MHz, which easily meets our goal of a 100 MHz clock frequency.

#### 6.3 Results of the Third Redesign

Synthesis of the third redesign of the scheduler module targeting a Xilinx [?] Virtex-II Pro 30 yields the following FPGA resource statistics: 1,455 out of 13,696 slices, 973 out of 27,392 slice flip-flops, 2,425 out of 27,392 4-input LUTs, and 3 out of 136 BRAMs. The module has a maximum operating frequency of 119.6 MHz, which easily meets our goal of a 100 MHz clock frequency.

### Conclusion

In this paper we have presented the scheduling operations that execute in under 50 clock cycles (500 ns) or less at the base hardware level. From the system level, the hardware scheduler module provides very fast scheduling operations with an end-to-end scheduling delay of 1.9  $\mu$ s with 1.4  $\mu$ s of jitter with 250 active threads running on a Xilinx [?] Virtex-II Pro FPGA. The integrated system level tests have shown that the migration of scheduling services into the fabric of the FPGA have drastically reduced the amount of system overhead and jitter related

HybridThreads project [?], which furthers the future impacts of the project even more. More detailed descriptions of the hybrid threads project can be found in [?].

#### Acknowledgment

The work in this article is partially sponsored by National Science Foundation EHS contract CCR-0311599. The opinions expressed are those of the authors and not necessarily those of the foundation.