## **SOUMYA MITTAL**

Pittsburgh, PA | (412) 708-4065 | www.linkedin.com/in/soumyamittal | soumyami@andrew.cmu.edu

# **INTERESTS**

Scan/volume diagnosis, layout-aware and cell-aware diagnosis, test data analysis, defect modeling, design for test (DFT), ATPG, yield learning, machine learning

#### **EDUCATION**

**Carnegie Mellon University** 

Pittsburgh, PA

PhD in Electrical and Computer Engineering [GPA: 3.87/4]

Dec 2019

Advisor: Prof. Shawn Blanton

Thesis: Learning Enhanced Diagnosis of Logic Circuit Failures

Indian Institute of Technology (IIT) Roorkee

Roorkee, INDIA

Bachelor of Technology in Electronics and Communication Engineering [GPA: 8.76/10]

May 2014

# **RESEARCH EXPERIENCE**

## **Carnegie Mellon University**

Pittsburgh, PA

Development of a machine learning assisted diagnosis methodology (PhD Thesis)

- Effectively handles (multiple) defects with arbitrary behavior
- Improves diagnostic resolution by 30% for 36 silicon test cases without losing accuracy

Development of a back-end and a front-end (cell-aware) layout-analysis technique

- Enhances physical resolution up to 5X for back-end defects
- Improves accuracy by 22% and physical resolution for 34% of front-end defects

Towards efficient digital circuit diagnosis using machine learning

- Engineered features from test failure data to identify fail logs that result in insignificant diagnosis result
- Achieves up to 9X speed-up in a virtual scenario

Test chip design, test and diagnosis

- Collaborated on the design of a logic test chip that reflects design characteristics of actual product layouts and diagnoses multiple defects effectively
- Developed a "Design-for-Diagnosis" method that creates a design from scratch to guarantee **optimal** defect localization accuracy

#### **PROFESSIONAL EXPERIENCE**

## **Intel Corporation**

Hillsboro, OR

Graduate Technical Intern

May – Aug 2016

- Evaluated testability and diagnosability of logic block architectures of two different test chip designs
- Devised and implemented a fault simulation and diagnosis framework using a commercial tool for test/diagnosis coverage analysis

GlobalFoundries

Malta, NY July – Aug 2015

Summer Intern

- Implemented a physically-aware diagnosis technique that improves diagnostic resolution by 26% without degrading accuracy on 18 silicon test cases for a 14nm FinFET test chip design
- Developed Python APIs for extracting data from the physical layout database to efficiently enable rapid root-cause identification

## **TECHNICAL SKILLS**

Industry Knowledge: Scan diagnosis, Physical diagnosis, Cell-internal diagnosis, Layout analysis, Defect modeling,

Design for test, ATPG, Fault simulation, Data analysis, Applied machine learning

EDA Tools: Cadence Modus/Encounter Test, Virtuoso and SoC Encounter, Mentor Graphics Tessent

and Calibre, Synopsys TetraMAX and Design Compiler

Programming Languages: Python (including Pandas/NumPy/Matplotlib), C, MATLAB, SQLite, Verilog, Tcl

## **TEACHING EXPERIENCE**

## **Carnegie Mellon University**

Pittsburgh, PA

Teaching Assistant

Digital Systems Testing and Testable Design (18-765)

Spring'16, Fall'17, Fall'18, Fall'19

Lead weekly recitation sessions occasionally

Hold office hours, and grade exams, homework assignments and projects

Summer Academy of Mathematics and Science (SAMS)

Summer'17, Summer'18, Summer'19

SAMS is a six-week outreach program for rising high school seniors

- Instruct two courses: Python programming and Circuit Basics
- Assist students one-on-one during lab sessions

# **AWARDS**

- 1st place in the Ph.D. Forum competition at the European Test Symposium (ETS), 2019
- Neil and Jo Bushnell Fellowship in Engineering, 2018
- Carnegie Institute of Technology Dean's Fellowship for graduate studies, 2014
- Merit Scholarship by Central Board of Secondary Education (CBSE) for undergraduate studies, 2010-2014
- Excellence Award by Indian Institute of Technology (IIT) Roorkee Heritage Foundation, 2013
- Summer Undergraduate Research Award (SURA) by IIT Roorkee, 2012

#### **PATENTS**

- 1. **S. Mittal** and R. D. Blanton; US Provisional Patent Application 62/922,401; Integrated Circuit Defect Diagnosis using Machine Learning; Carnegie Mellon University.
- 2. R. D. Blanton *et al.*; US Provisional Patent Application 62/761,725; Logic Characterization Vehicle Design, Test and Diagnosis; Carnegie Mellon University.

#### **PUBLICATIONS**

- 1. **S. Mittal** and R. D. Blanton, "LearnX: A Hybrid Deterministic-Statistical Defect Diagnosis Methodology," IEEE European Test Symposium (ETS), May 2019.
- 2. C. Fang, Q. Huang, **S. Mittal** and R. D. Blanton, "Diagnosis Outcome Preview through Learning," IEEE VLSI Test Symposium (VTS), Apr 2019.
- 3. Q. Huang, C. Fang, S. Mittal and R. D. Blanton, "Improving Diagnosis Efficiency via Machine Learning," IEEE International Test Conference (ITC), Nov 2018.
- 4. **S. Mittal** and R. D. Blanton, "NOIDA: Noise-resistant Intra-cell Diagnosis," in IEEE VLSI Test Symposium (VTS), Apr 2018.
- 5. **S. Mittal** and R. D. Blanton, "PADLOC: Physically-Aware Defect Localization and Characterization," IEEE Asian Test Symposium (ATS), Nov 2017.
- 6. B. Niewenhuis, **S. Mittal** and R. D. Blanton, "Multiple-defect diagnosis for Logic Characterization Vehicles," IEEE European Test Symposium (ETS), May 2017.
- 7. **S. Mittal**, Z. Liu, B. Niewenhuis and R. D. Blanton, "Test chip design for optimal cell-aware diagnosability," IEEE International Test Conference (ITC), Nov 2016.
- 8. P. Fynan, Z. Liu, B. Niewenhuis, **S. Mittal**, M. Strojwas and R. D. Blanton, "Logic characterization vehicle design reflection via layout rewiring," IEEE International Test Conference (ITC), Nov 2016.
- 9. B. Niewenhuis, Z. Dexter Liu, **S. Mittal** and R. D. Blanton, "Logic characterization vehicle design for yield learning," SEMI Advanced Semiconductor Manufacturing Conference (ASMC), May 2016.
- 10. Z. Liu, B. Niewenhuis, **S. Mittal** and R. D. Blanton, "Achieving 100% cell-aware coverage by design," Design, Automation & Test in Europe Conference & Exhibition (DATE), Mar 2016.

# **PROFESSIONAL ACTIVITIES**

- Reviewer, IEEE Transactions on Very Large Scale Integration (VLSI) Systems (TVLSI), 2018
- Reviewer, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems (TCAD), 2017
- Reviewer, IEEE Transactions on Computers (TC), 2017
- Reviewer, IEEE International Test Conference (ITC), 2016-2019
- Reviewer, IEEE VLSI Test Symposium (VTS), 2016-2019
- Reviewer, IEEE European Test Symposium (ETS), 2015-2017