# Digital System Design SS2024

## Lab 1: Design and Test of VHDL IP

Report submitted by:

Soumya Ranjan Sabat

Matrikelnr: 1127993

**Azaz Hassan Khan** 

Matrikelnr: 11280321127988

May/08/2024

### Content

| 1 | Introduc  | tion   | 3 |
|---|-----------|--------|---|
|   |           | t-1    |   |
|   |           | Task-1 |   |
|   |           | Task-2 |   |
|   |           | t-2    |   |
|   |           |        |   |
|   | 1.2.1     | Task-1 | 5 |
|   | 1.2.2     | Task-2 | 5 |
| 2 | Reference | res    | 7 |

#### 1 Introduction

Test a HDMI display controller, designed to display images captured by a camera. Data of the HDMI display controller is finally sent to the on-board HDMI transmitter chip. The camera is getting emulated by another VHDL model.

#### Objectives:

- Study of the top-level RTL design
- VHDL design of the Camera Emulator
- Simulation of the Camera Emulator
- Test of HDMI Display Controller on ZedBoard

#### 1.1 Part-1

#### 1.1.1 Task-1

Q1. Describe the meaning of all output signals of HDMI\_V1!! Consider that those output signals are inputs to the HDMI transmitter ADV7511. Do research on ADV7511 of ZedBoard. Use a table format with two columns: signal name and description!

#### **Elaboration**:

| Signal Name     | Description                                                                                                                                                                                                                                                                                                                       |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Data_out [15:0] | 16-bit Data output of frame buffer                                                                                                                                                                                                                                                                                                |  |
| HDMI_CLK        | A clock of 25MHz from vga_pll_zedboard                                                                                                                                                                                                                                                                                            |  |
| config_done     | <ul> <li>CEC data signal. Supports CMOS logic levels from 1.8V to 5V</li> <li>One of the outputs of ov7670_controller</li> <li>A LED to show when config is finished</li> </ul>                                                                                                                                                   |  |
| PwDn            | <ul> <li>Power saver mode. One of the outputs of ov7670_controller (transfers registers to the camera over an I2C like bus)</li> <li>A LED shows if it is at the power saver mode</li> </ul>                                                                                                                                      |  |
| de              | <ul> <li>Data Enable signal input for Digital Video. Supports typical CMOS logic levels from 1.8V up to 3.3V</li> <li>One of the outputs of vga_controller and acts as input to Video data capture of the HDMI transmitter ADV7511</li> <li>Display enables where '1' is the display time and '0' is the blanking time</li> </ul> |  |
| h_sync          | <ul> <li>Horizontal Sync Pulse input. Supports typical CMOS logic levels from 1.8V up to 3.3V</li> <li>One of the outputs of vga_controller and acts as input to Video data capture of the HDMI transmitter ADV7511</li> </ul>                                                                                                    |  |
| v_sync          | <ul> <li>Vertical Sync Pulse input. Supports typical CMOS logic levels from 1.8V up to 3.3V</li> <li>One of the outputs of vga_controller and acts as input to Video</li> </ul>                                                                                                                                                   |  |

|           | data capture of the HDMI transmitter ADV7511                                                                                                                          |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| siod_hdmi | <ul> <li>Serial Port Data I/O. Supports CMOS logic levels from 1.8V to 3.3V</li> <li>This pin serves as the serial port data I/O slave for register access</li> </ul> |
| sioc_hdmi | <ul> <li>Serial Port Data Clock input. Supports CMOS logic levels from 1.8V to 3.3V</li> <li>Can write to the registers</li> </ul>                                    |
| xClk      | <ul><li>Clk Driver for OV7670 camera</li><li>One of the outputs of ov7670_controller</li></ul>                                                                        |
| Reset     | <ul> <li>Always '1' for normal mode</li> <li>One of the outputs of ov7670_controller</li> </ul>                                                                       |

#### 1.1.2 Task-2

Q1. The component IMG\_GENERATOR emulates the camera. Do research on OV7670 camera (data sheet). Describe each signal provided by the camera (assume a resolution setting of 640x480 and an output format of Y/Cb/Cr 4:2:2) and compare with the output ports of IMG\_GENERATOR! Use a table format with two columns: signal name and description!

#### **Elaboration**:

| Signal Name   | Description                                                                                                                      |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------|--|
| cam_pwdn      | <ul> <li>Power Down Mode Selection</li> <li>0: Normal mode</li> <li>1: Power down mode</li> </ul>                                |  |
| cam_reset     | <ul> <li>Clears all registers and resets them to their default values.</li> <li>0: Normal mode</li> <li>1: Reset mode</li> </ul> |  |
| cam_sioc      | SCCB serial interface clock input                                                                                                |  |
| cam_xclk      | System clock input                                                                                                               |  |
| cam_data[7:0] | <ul><li>8-bit output of Pixel_Generator</li><li>YUV video component output</li></ul>                                             |  |
| cam_href      | <ul> <li>HREF output</li> <li>It is responsible for synchronizing each line of the image frame</li> </ul>                        |  |
| cam_pclk      | Pixel clock output                                                                                                               |  |
| cam_siod      | SCCB serial interface data I/O                                                                                                   |  |
| cam_vsync     | Vertical sync output                                                                                                             |  |

• It is responsible for synchronizing an entire image frame on the screen

#### 1.2 Part-2

#### 1.2.1 Task-1

#### 1.2.2 Task-2

Q1. In Pixel\_Generator.vhd we need to specify Y, CB and CR. Use VHDL constant with data type STD\_LOGIC\_VECTOR (7 downto 0)! Generate blue pixels!

#### Elaboration:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity Pixel_Generator is
  Port (pclk: in STD_LOGIC;
      href : in STD_LOGIC;
      vsync: in STD_LOGIC;
      data: out STD_LOGIC_VECTOR (7 downto 0));
end Pixel_Generator;
architecture Behavioral of Pixel Generator is
  --Hex value representation for blue pixel in YCbCr format.
  constant y_blue : STD_LOGIC_VECTOR (7 downto 0) := x"29";
  constant cb_blue : STD_LOGIC_VECTOR (7 downto 0) := x"F0";
  constant cr_blue : STD_LOGIC_VECTOR (7 downto 0) := x"6E";
  -- A counter of 640 as resolution is 640x480
  signal count : integer range 0 to 639 := 0;
begin
  --On the falling edge of pixel clock
  blue_pixel_generation : process(pclk)
  begin
  if(falling_edge(pclk)) then
    if((count rem 4) = 0) then
       data <= cb_blue;
    elsif ((count rem 4) = 1) then
       data <= y_blue;
    elsif ((count rem 4) = 2) then
       data <= cr_blue;
    elsif ((count rem 4) = 3) then
       data <= y_blue;
    end if;
```

```
if(count = 639) then
    count <= 0;
else
    count <= (count + 1);
end if;
end if;
end process;
end Behavioral;</pre>
```

| Colors  | Y-Cb-Cr Value |
|---------|---------------|
| Black   | (16,128,128)  |
| White   | (235,128,128) |
| Red     | (82,90,240)   |
| Green   | (145,54,34)   |
| Blue    | (41,240,110)  |
| Yellow  | (210,16,146)  |
| Cyan    | (170,166,16)  |
| Magenta | (107,202,222) |

## 2 References

- [1]
- [2]
- [3]
- [4]
- [5]