# Design a logarithmic adder using Brent Kung architecture for adding 32 bit operands.

Assume that the delay of some common gates (inclusive of parasitic delay) is as given below:

```
Inverter => 100 ps
NAND gate => 150 ps
NOR gate => 150 ps
(A+B.C)' => 200 ps
Tiny XOR => 200 ps
```

```
Defining variables as below,
```

$$C_0,0 = G_0 + P_0 \cdot C_i,0$$

where,  $C_{\text{o}}$ ,0 is output carry for  $0^{\text{th}}$  bit.

C<sub>i</sub>,0 is input carry at 0<sup>th</sup> bit.

 $G_0$  is generate carry i.e.  $G_0$ = A.B, i.e. And of  $A_0$  &B<sub>0</sub>.

 $P_0$  is pass carry, i.e.  $P_0 = A_0 \text{ XOR } B_0$ .

$$C_0,1 = G_1 + P_1 \cdot G_0 + P_1 \cdot P_0 \cdot C_i,0$$

where,  $C_0$ ,1 is output carry for  $1^{st}$  bit.

$$= G_{1:0} + P_{1:0} \cdot C_{i}, 0$$

Similary,

$$\begin{split} C_{o}, &3 = G_{3} + P_{3} \cdot C_{o}, 2 \\ &= G_{3} + P_{3} \cdot G_{2} + P_{3} \cdot P_{2} \cdot G_{1} + P_{3} \cdot P_{2} \cdot G_{0} \cdot P_{1} + P_{3} \cdot P_{2} \cdot P_{1} \cdot P_{0} \cdot C_{i}, 0 \\ &= (G_{3} + P_{3} \cdot G_{2}) + P_{3} \cdot P_{2} \cdot (C_{0}, 1) \\ &= G_{3:2} + P_{3:2} \cdot C_{0}, 1 \\ &= (G_{3:0} + P_{3:0}) \cdot C_{i}, 0 \end{split}$$

So,  $G_{i:j}$  is logic 1, if group generates a carry, independent of incoming carry. It is true when carry either is generated at bit position i or is generated at position j and propagated through position 3.

Also,  $P_{i:j}$  is logic 1, if an incoming carry propagate through the composite group. It is true when incoming carry propage through both bit positions  $P_i$  and  $P_i$ .

### **Dot Operation:**

$$(G,P) \cdot (g,p) = (G + P.g, P.p)$$

Example,

$$(G_{3:2}, P_{3:2}) = (G_3 + P_3) \cdot (G_2 + P_2)$$
  
=  $(G_3 + P_3) \cdot (G_2 + P_3)$ 

So, 
$$(G_{3:0}, P_{3:0}) = (G_{3:2}, P_{3:2}) \cdot (G_{1:0}, P_{1:0})$$

This expression above is used for calculating the carry at individual bit after the 9<sup>th</sup> stage ( refer to figure 1),

# Gate delays:

• sum <= (P xor c), Time: 200 ps

P and G generation at stage i,

 g<sub>i</sub> <=( a<sub>i</sub> and b<sub>i</sub>), Time : 250 ps which is combination of two gates, i.e. AND = NAND + Inverter

•  $pi \le (a_i xor b_i)$ , Time: 200 ps

## **Dot Operation**

- $G_{i,j} \le (g_i \text{ or}(p_i \text{ and } g_i))$ , Time: 300 ps.
- So, its again a combination of (A+B.C)' + Inverter
- $P_{i,j} \le (p_i \text{ and } p_j)$ , Time: 250 ps

# Carry Generation,

•  $C_i \le (g_i \text{ or}(p_i \text{ and } c_0))$ , Time: 300 ps.

As shown in figure 1, 32 bit brent kung adder has 5 stages to generate the carry out. However, to generate individual bits, we reverse traverse the tree in other 4 stages. So, there are total 9 stages for 32 bit adder.

After the  $9^{th}$  stage the  $G_9$  and  $P_9$  is genrated which is 15 bit wide. Then carry at each is calculated using the equation-1.

Figure-1



Critical Path shown in red Brent Kung 32 Bit Adder

# Test Cases Example,



Here,

A = -2113929217

B = 66060351

C = 1

Sum = -2047868865

 $Carry_out = 0$ 

Time for carry out generation = 2.050 nsec

Time for Sum out generation = 2.550 nsec

b) What is its critical path? In how much time can we guarantee that the addition will be complete?

The critical path is shown by red color line in figure 1.

The case corresponding to this path is shown below:

The worst case path is,

Generation of  $G_0$ ,  $P_0$ , which takes 250psec.

Generation of C<sub>0</sub> which takes 300psec.

Next would be generation of  $C_1$ ,  $C_3$ ,  $C_7$ ,  $C_{15}$ ,  $C_{23}$ ,  $C_{27}$ ,  $C_{29}$ ,  $C_{30}$ , with 300 psec each.

Next would be generation of Sum<sub>30</sub> bit which takes 200psec.



C = 0b 0

So,

Total delay,

Time for output carry generation = 2.050 nsec.

Time for output sum generation = 250 + (9\*300) + 200 = 3.150 nsec.

Date: October 08, 2019 Project: Brent\_Kung



Page 1 of 1